ncgutil.pas 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Helper routines for all code generators
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgutil;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,cpuinfo,
  22. globtype,
  23. cpubase,cgbase,parabase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. symconst,symbase,symdef,symsym,symtype,symtable
  26. {$ifndef cpu64bitalu}
  27. ,cg64f32
  28. {$endif not cpu64bitalu}
  29. ;
  30. type
  31. tloadregvars = (lr_dont_load_regvars, lr_load_regvars);
  32. pusedregvars = ^tusedregvars;
  33. tusedregvars = record
  34. intregvars, addrregvars, fpuregvars, mmregvars: Tsuperregisterworklist;
  35. end;
  36. {
  37. Not used currently, implemented because I thought we had to
  38. synchronise around if/then/else as well, but not needed. May
  39. still be useful for SSA once we get around to implementing
  40. that (JM)
  41. pusedregvarscommon = ^tusedregvarscommon;
  42. tusedregvarscommon = record
  43. allregvars, commonregvars, myregvars: tusedregvars;
  44. end;
  45. }
  46. procedure firstcomplex(p : tbinarynode);
  47. procedure maketojumpboollabels(list: TAsmList; p: tnode; truelabel, falselabel: tasmlabel);
  48. // procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  49. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  50. procedure location_allocate_register(list:TAsmList;out l: tlocation;def: tdef;constant: boolean);
  51. { loads a cgpara into a tlocation; assumes that loc.loc is already
  52. initialised }
  53. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  54. { allocate registers for a tlocation; assumes that loc.loc is already
  55. set to LOC_CREGISTER/LOC_CFPUREGISTER/... }
  56. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation;def: tdef);
  57. procedure register_maybe_adjust_setbase(list: TAsmList; opdef: tdef; var l: tlocation; setbase: aint);
  58. procedure alloc_proc_symbol(pd: tprocdef);
  59. procedure release_proc_symbol(pd:tprocdef);
  60. procedure gen_proc_entry_code(list:TAsmList);
  61. procedure gen_proc_exit_code(list:TAsmList);
  62. procedure gen_save_used_regs(list:TAsmList);
  63. procedure gen_restore_used_regs(list:TAsmList);
  64. procedure gen_load_para_value(list:TAsmList);
  65. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  66. { adds the regvars used in n and its children to rv.allregvars,
  67. those which were already in rv.allregvars to rv.commonregvars and
  68. uses rv.myregvars as scratch (so that two uses of the same regvar
  69. in a single tree to make it appear in commonregvars). Useful to
  70. find out which regvars are used in two different node trees
  71. e.g. in the "else" and "then" path, or in various case blocks }
  72. // procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  73. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  74. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  75. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  76. procedure location_free(list: TAsmList; const location : TLocation);
  77. function getprocalign : shortint;
  78. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  79. implementation
  80. uses
  81. version,
  82. cutils,cclasses,
  83. globals,systems,verbose,export,
  84. ppu,defutil,
  85. procinfo,paramgr,fmodule,
  86. dbgbase,
  87. pass_1,pass_2,
  88. nbas,ncon,nld,nmem,nutils,ngenutil,
  89. tgobj,cgobj,hlcgobj,hlcgcpu
  90. {$ifdef llvm}
  91. { override create_hlcodegen from hlcgcpu }
  92. , hlcgllvm
  93. {$endif}
  94. {$ifdef powerpc}
  95. , cpupi
  96. {$endif}
  97. {$ifdef powerpc64}
  98. , cpupi
  99. {$endif}
  100. {$ifdef SUPPORT_MMX}
  101. , cgx86
  102. {$endif SUPPORT_MMX}
  103. ;
  104. {*****************************************************************************
  105. Misc Helpers
  106. *****************************************************************************}
  107. {$if first_mm_imreg = 0}
  108. {$WARN 4044 OFF} { Comparison might be always false ... }
  109. {$endif}
  110. procedure location_free(list: TAsmList; const location : TLocation);
  111. begin
  112. case location.loc of
  113. LOC_VOID:
  114. ;
  115. LOC_REGISTER,
  116. LOC_CREGISTER:
  117. begin
  118. {$ifdef cpu64bitalu}
  119. { x86-64 system v abi:
  120. structs with up to 16 bytes are returned in registers }
  121. if location.size in [OS_128,OS_S128] then
  122. begin
  123. if getsupreg(location.register)<first_int_imreg then
  124. cg.ungetcpuregister(list,location.register);
  125. if getsupreg(location.registerhi)<first_int_imreg then
  126. cg.ungetcpuregister(list,location.registerhi);
  127. end
  128. {$else cpu64bitalu}
  129. if location.size in [OS_64,OS_S64] then
  130. begin
  131. if getsupreg(location.register64.reglo)<first_int_imreg then
  132. cg.ungetcpuregister(list,location.register64.reglo);
  133. if getsupreg(location.register64.reghi)<first_int_imreg then
  134. cg.ungetcpuregister(list,location.register64.reghi);
  135. end
  136. {$endif cpu64bitalu}
  137. else
  138. if getsupreg(location.register)<first_int_imreg then
  139. cg.ungetcpuregister(list,location.register);
  140. end;
  141. LOC_FPUREGISTER,
  142. LOC_CFPUREGISTER:
  143. begin
  144. if getsupreg(location.register)<first_fpu_imreg then
  145. cg.ungetcpuregister(list,location.register);
  146. end;
  147. LOC_MMREGISTER,
  148. LOC_CMMREGISTER :
  149. begin
  150. if getsupreg(location.register)<first_mm_imreg then
  151. cg.ungetcpuregister(list,location.register);
  152. end;
  153. LOC_REFERENCE,
  154. LOC_CREFERENCE :
  155. begin
  156. if paramanager.use_fixed_stack then
  157. location_freetemp(list,location);
  158. end;
  159. else
  160. internalerror(2004110211);
  161. end;
  162. end;
  163. procedure firstcomplex(p : tbinarynode);
  164. var
  165. fcl, fcr: longint;
  166. ncl, ncr: longint;
  167. begin
  168. { always calculate boolean AND and OR from left to right }
  169. if (p.nodetype in [orn,andn]) and
  170. is_boolean(p.left.resultdef) then
  171. begin
  172. if nf_swapped in p.flags then
  173. internalerror(200709253);
  174. end
  175. else
  176. begin
  177. fcl:=node_resources_fpu(p.left);
  178. fcr:=node_resources_fpu(p.right);
  179. ncl:=node_complexity(p.left);
  180. ncr:=node_complexity(p.right);
  181. { We swap left and right if
  182. a) right needs more floating point registers than left, and
  183. left needs more than 0 floating point registers (if it
  184. doesn't need any, swapping won't change the floating
  185. point register pressure)
  186. b) both left and right need an equal amount of floating
  187. point registers or right needs no floating point registers,
  188. and in addition right has a higher complexity than left
  189. (+- needs more integer registers, but not necessarily)
  190. }
  191. if ((fcr>fcl) and
  192. (fcl>0)) or
  193. (((fcr=fcl) or
  194. (fcr=0)) and
  195. (ncr>ncl)) then
  196. p.swapleftright
  197. end;
  198. end;
  199. procedure maketojumpboollabels(list: TAsmList; p: tnode; truelabel, falselabel: tasmlabel);
  200. {
  201. produces jumps to true respectively false labels using boolean expressions
  202. }
  203. var
  204. opsize : tcgsize;
  205. storepos : tfileposinfo;
  206. tmpreg : tregister;
  207. begin
  208. if nf_error in p.flags then
  209. exit;
  210. storepos:=current_filepos;
  211. current_filepos:=p.fileinfo;
  212. if is_boolean(p.resultdef) then
  213. begin
  214. if is_constboolnode(p) then
  215. begin
  216. if Tordconstnode(p).value.uvalue<>0 then
  217. cg.a_jmp_always(list,truelabel)
  218. else
  219. cg.a_jmp_always(list,falselabel)
  220. end
  221. else
  222. begin
  223. opsize:=def_cgsize(p.resultdef);
  224. case p.location.loc of
  225. LOC_SUBSETREG,LOC_CSUBSETREG,
  226. LOC_SUBSETREF,LOC_CSUBSETREF:
  227. begin
  228. tmpreg := cg.getintregister(list,OS_INT);
  229. hlcg.a_load_loc_reg(list,p.resultdef,osuinttype,p.location,tmpreg);
  230. cg.a_cmp_const_reg_label(list,OS_INT,OC_NE,0,tmpreg,truelabel);
  231. cg.a_jmp_always(list,falselabel);
  232. end;
  233. LOC_CREGISTER,LOC_REGISTER,LOC_CREFERENCE,LOC_REFERENCE :
  234. begin
  235. {$ifdef cpu64bitalu}
  236. if opsize in [OS_128,OS_S128] then
  237. begin
  238. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  239. tmpreg:=cg.getintregister(list,OS_64);
  240. cg.a_op_reg_reg_reg(list,OP_OR,OS_64,p.location.register128.reglo,p.location.register128.reghi,tmpreg);
  241. location_reset(p.location,LOC_REGISTER,OS_64);
  242. p.location.register:=tmpreg;
  243. opsize:=OS_64;
  244. end;
  245. {$else cpu64bitalu}
  246. if opsize in [OS_64,OS_S64] then
  247. begin
  248. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  249. tmpreg:=cg.getintregister(list,OS_32);
  250. cg.a_op_reg_reg_reg(list,OP_OR,OS_32,p.location.register64.reglo,p.location.register64.reghi,tmpreg);
  251. location_reset(p.location,LOC_REGISTER,OS_32);
  252. p.location.register:=tmpreg;
  253. opsize:=OS_32;
  254. end;
  255. {$endif cpu64bitalu}
  256. cg.a_cmp_const_loc_label(list,opsize,OC_NE,0,p.location,truelabel);
  257. cg.a_jmp_always(list,falselabel);
  258. end;
  259. LOC_JUMP:
  260. begin
  261. if truelabel<>p.location.truelabel then
  262. begin
  263. cg.a_label(list,p.location.truelabel);
  264. cg.a_jmp_always(list,truelabel);
  265. end;
  266. if falselabel<>p.location.falselabel then
  267. begin
  268. cg.a_label(list,p.location.falselabel);
  269. cg.a_jmp_always(list,falselabel);
  270. end;
  271. end;
  272. {$ifdef cpuflags}
  273. LOC_FLAGS :
  274. begin
  275. cg.a_jmp_flags(list,p.location.resflags,truelabel);
  276. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  277. cg.a_jmp_always(list,falselabel);
  278. end;
  279. {$endif cpuflags}
  280. else
  281. begin
  282. printnode(output,p);
  283. internalerror(200308241);
  284. end;
  285. end;
  286. end;
  287. location_reset_jump(p.location,truelabel,falselabel);
  288. end
  289. else
  290. internalerror(200112305);
  291. current_filepos:=storepos;
  292. end;
  293. (*
  294. This code needs fixing. It is not safe to use rgint; on the m68000 it
  295. would be rgaddr.
  296. procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  297. begin
  298. case t.loc of
  299. LOC_REGISTER:
  300. begin
  301. { can't be a regvar, since it would be LOC_CREGISTER then }
  302. exclude(regs,getsupreg(t.register));
  303. if t.register64.reghi<>NR_NO then
  304. exclude(regs,getsupreg(t.register64.reghi));
  305. end;
  306. LOC_CREFERENCE,LOC_REFERENCE:
  307. begin
  308. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  309. (getsupreg(t.reference.base) in cg.rgint.usableregs) then
  310. exclude(regs,getsupreg(t.reference.base));
  311. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  312. (getsupreg(t.reference.index) in cg.rgint.usableregs) then
  313. exclude(regs,getsupreg(t.reference.index));
  314. end;
  315. end;
  316. end;
  317. *)
  318. {*****************************************************************************
  319. TLocation
  320. *****************************************************************************}
  321. procedure register_maybe_adjust_setbase(list: TAsmList; opdef: tdef; var l: tlocation; setbase: aint);
  322. var
  323. tmpreg: tregister;
  324. begin
  325. if (setbase<>0) then
  326. begin
  327. if not(l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  328. internalerror(2007091502);
  329. { subtract the setbase }
  330. case l.loc of
  331. LOC_CREGISTER:
  332. begin
  333. tmpreg := hlcg.getintregister(list,opdef);
  334. hlcg.a_op_const_reg_reg(list,OP_SUB,opdef,setbase,l.register,tmpreg);
  335. l.loc:=LOC_REGISTER;
  336. l.register:=tmpreg;
  337. end;
  338. LOC_REGISTER:
  339. begin
  340. hlcg.a_op_const_reg(list,OP_SUB,opdef,setbase,l.register);
  341. end;
  342. end;
  343. end;
  344. end;
  345. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  346. var
  347. reg : tregister;
  348. begin
  349. if (l.loc<>LOC_MMREGISTER) and
  350. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  351. begin
  352. reg:=cg.getmmregister(list,OS_VECTOR);
  353. cg.a_loadmm_loc_reg(list,OS_VECTOR,l,reg,nil);
  354. location_freetemp(list,l);
  355. location_reset(l,LOC_MMREGISTER,OS_VECTOR);
  356. l.register:=reg;
  357. end;
  358. end;
  359. procedure location_allocate_register(list: TAsmList;out l: tlocation;def: tdef;constant: boolean);
  360. begin
  361. l.size:=def_cgsize(def);
  362. if (def.typ=floatdef) and
  363. not(cs_fp_emulation in current_settings.moduleswitches) then
  364. begin
  365. if use_vectorfpu(def) then
  366. begin
  367. if constant then
  368. location_reset(l,LOC_CMMREGISTER,l.size)
  369. else
  370. location_reset(l,LOC_MMREGISTER,l.size);
  371. l.register:=cg.getmmregister(list,l.size);
  372. end
  373. else
  374. begin
  375. if constant then
  376. location_reset(l,LOC_CFPUREGISTER,l.size)
  377. else
  378. location_reset(l,LOC_FPUREGISTER,l.size);
  379. l.register:=cg.getfpuregister(list,l.size);
  380. end;
  381. end
  382. else
  383. begin
  384. if constant then
  385. location_reset(l,LOC_CREGISTER,l.size)
  386. else
  387. location_reset(l,LOC_REGISTER,l.size);
  388. {$ifdef cpu64bitalu}
  389. if l.size in [OS_128,OS_S128,OS_F128] then
  390. begin
  391. l.register128.reglo:=cg.getintregister(list,OS_64);
  392. l.register128.reghi:=cg.getintregister(list,OS_64);
  393. end
  394. else
  395. {$else cpu64bitalu}
  396. if l.size in [OS_64,OS_S64,OS_F64] then
  397. begin
  398. l.register64.reglo:=cg.getintregister(list,OS_32);
  399. l.register64.reghi:=cg.getintregister(list,OS_32);
  400. end
  401. else
  402. {$endif cpu64bitalu}
  403. { Note: for widths of records (and maybe objects, classes, etc.) an
  404. address register could be set here, but that is later
  405. changed to an intregister neverthless when in the
  406. tcgassignmentnode thlcgobj.maybe_change_load_node_reg is
  407. called for the temporary node; so the workaround for now is
  408. to fix the symptoms... }
  409. l.register:=hlcg.getregisterfordef(list,def);
  410. end;
  411. end;
  412. {****************************************************************************
  413. Init/Finalize Code
  414. ****************************************************************************}
  415. { generates the code for incrementing the reference count of parameters and
  416. initialize out parameters }
  417. procedure init_paras(p:TObject;arg:pointer);
  418. var
  419. href : treference;
  420. hsym : tparavarsym;
  421. eldef : tdef;
  422. list : TAsmList;
  423. needs_inittable : boolean;
  424. begin
  425. list:=TAsmList(arg);
  426. if (tsym(p).typ=paravarsym) then
  427. begin
  428. needs_inittable:=is_managed_type(tparavarsym(p).vardef);
  429. if not needs_inittable then
  430. exit;
  431. case tparavarsym(p).varspez of
  432. vs_value :
  433. begin
  434. { variants are already handled by the call to fpc_variant_copy_overwrite if
  435. they are passed by reference }
  436. if not((tparavarsym(p).vardef.typ=variantdef) and
  437. paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  438. begin
  439. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,
  440. is_open_array(tparavarsym(p).vardef) or
  441. ((target_info.system in systems_caller_copy_addr_value_para) and
  442. paramanager.push_addr_param(vs_value,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)),
  443. sizeof(pint));
  444. if is_open_array(tparavarsym(p).vardef) then
  445. begin
  446. { open arrays do not contain correct element count in their rtti,
  447. the actual count must be passed separately. }
  448. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  449. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  450. if not assigned(hsym) then
  451. internalerror(201003031);
  452. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_addref_array');
  453. end
  454. else
  455. hlcg.g_incrrefcount(list,tparavarsym(p).vardef,href);
  456. end;
  457. end;
  458. vs_out :
  459. begin
  460. { we have no idea about the alignment at the callee side,
  461. and the user also cannot specify "unaligned" here, so
  462. assume worst case }
  463. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  464. if is_open_array(tparavarsym(p).vardef) then
  465. begin
  466. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  467. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  468. if not assigned(hsym) then
  469. internalerror(201103033);
  470. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_initialize_array');
  471. end
  472. else
  473. hlcg.g_initialize(list,tparavarsym(p).vardef,href);
  474. end;
  475. end;
  476. end;
  477. end;
  478. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation;def: tdef);
  479. begin
  480. case loc.loc of
  481. LOC_CREGISTER:
  482. begin
  483. {$ifdef cpu64bitalu}
  484. if loc.size in [OS_128,OS_S128] then
  485. begin
  486. loc.register128.reglo:=cg.getintregister(list,OS_64);
  487. loc.register128.reghi:=cg.getintregister(list,OS_64);
  488. end
  489. else
  490. {$else cpu64bitalu}
  491. if loc.size in [OS_64,OS_S64] then
  492. begin
  493. loc.register64.reglo:=cg.getintregister(list,OS_32);
  494. loc.register64.reghi:=cg.getintregister(list,OS_32);
  495. end
  496. else
  497. {$endif cpu64bitalu}
  498. if hlcg.def2regtyp(def)=R_ADDRESSREGISTER then
  499. loc.register:=hlcg.getaddressregister(list,def)
  500. else
  501. loc.register:=cg.getintregister(list,loc.size);
  502. end;
  503. LOC_CFPUREGISTER:
  504. begin
  505. loc.register:=cg.getfpuregister(list,loc.size);
  506. end;
  507. LOC_CMMREGISTER:
  508. begin
  509. loc.register:=cg.getmmregister(list,loc.size);
  510. end;
  511. end;
  512. end;
  513. procedure gen_alloc_regvar(list:TAsmList;sym: tabstractnormalvarsym; allocreg: boolean);
  514. var
  515. usedef: tdef;
  516. varloc: tai_varloc;
  517. begin
  518. if allocreg then
  519. begin
  520. if sym.typ=paravarsym then
  521. usedef:=tparavarsym(sym).paraloc[calleeside].def
  522. else
  523. usedef:=sym.vardef;
  524. gen_alloc_regloc(list,sym.initialloc,usedef);
  525. end;
  526. if (pi_has_label in current_procinfo.flags) then
  527. begin
  528. { Allocate register already, to prevent first allocation to be
  529. inside a loop }
  530. {$if defined(cpu64bitalu)}
  531. if sym.initialloc.size in [OS_128,OS_S128] then
  532. begin
  533. cg.a_reg_sync(list,sym.initialloc.register128.reglo);
  534. cg.a_reg_sync(list,sym.initialloc.register128.reghi);
  535. end
  536. else
  537. {$elseif defined(cpu32bitalu)}
  538. if sym.initialloc.size in [OS_64,OS_S64] then
  539. begin
  540. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  541. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  542. end
  543. else
  544. {$elseif defined(cpu16bitalu)}
  545. if sym.initialloc.size in [OS_64,OS_S64] then
  546. begin
  547. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  548. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  549. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  550. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  551. end
  552. else
  553. if sym.initialloc.size in [OS_32,OS_S32] then
  554. begin
  555. cg.a_reg_sync(list,sym.initialloc.register);
  556. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  557. end
  558. else
  559. {$elseif defined(cpu8bitalu)}
  560. if sym.initialloc.size in [OS_64,OS_S64] then
  561. begin
  562. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  563. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  564. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reglo)));
  565. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reglo))));
  566. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  567. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  568. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reghi)));
  569. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reghi))));
  570. end
  571. else
  572. if sym.initialloc.size in [OS_32,OS_S32] then
  573. begin
  574. cg.a_reg_sync(list,sym.initialloc.register);
  575. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  576. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register)));
  577. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register))));
  578. end
  579. else
  580. if sym.initialloc.size in [OS_16,OS_S16] then
  581. begin
  582. cg.a_reg_sync(list,sym.initialloc.register);
  583. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  584. end
  585. else
  586. {$endif}
  587. cg.a_reg_sync(list,sym.initialloc.register);
  588. end;
  589. {$ifdef cpu64bitalu}
  590. if (sym.initialloc.size in [OS_128,OS_S128]) then
  591. varloc:=tai_varloc.create128(sym,sym.initialloc.register,sym.initialloc.registerhi)
  592. {$else cpu64bitalu}
  593. if (sym.initialloc.size in [OS_64,OS_S64]) then
  594. varloc:=tai_varloc.create64(sym,sym.initialloc.register,sym.initialloc.registerhi)
  595. {$endif cpu64bitalu}
  596. else
  597. varloc:=tai_varloc.create(sym,sym.initialloc.register);
  598. list.concat(varloc);
  599. end;
  600. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  601. procedure unget_para(const paraloc:TCGParaLocation);
  602. begin
  603. case paraloc.loc of
  604. LOC_REGISTER :
  605. begin
  606. if getsupreg(paraloc.register)<first_int_imreg then
  607. cg.ungetcpuregister(list,paraloc.register);
  608. end;
  609. LOC_MMREGISTER :
  610. begin
  611. if getsupreg(paraloc.register)<first_mm_imreg then
  612. cg.ungetcpuregister(list,paraloc.register);
  613. end;
  614. LOC_FPUREGISTER :
  615. begin
  616. if getsupreg(paraloc.register)<first_fpu_imreg then
  617. cg.ungetcpuregister(list,paraloc.register);
  618. end;
  619. end;
  620. end;
  621. var
  622. paraloc : pcgparalocation;
  623. href : treference;
  624. sizeleft : aint;
  625. tempref : treference;
  626. {$ifdef mips}
  627. //tmpreg : tregister;
  628. {$endif mips}
  629. {$ifndef cpu64bitalu}
  630. tempreg : tregister;
  631. reg64 : tregister64;
  632. {$if defined(cpu8bitalu)}
  633. curparaloc : PCGParaLocation;
  634. {$endif defined(cpu8bitalu)}
  635. {$endif not cpu64bitalu}
  636. begin
  637. paraloc:=para.location;
  638. if not assigned(paraloc) then
  639. internalerror(200408203);
  640. { skip e.g. empty records }
  641. if (paraloc^.loc = LOC_VOID) then
  642. exit;
  643. case destloc.loc of
  644. LOC_REFERENCE :
  645. begin
  646. { If the parameter location is reused we don't need to copy
  647. anything }
  648. if not reusepara then
  649. begin
  650. href:=destloc.reference;
  651. sizeleft:=para.intsize;
  652. while assigned(paraloc) do
  653. begin
  654. if (paraloc^.size=OS_NO) then
  655. begin
  656. { Can only be a reference that contains the rest
  657. of the parameter }
  658. if (paraloc^.loc<>LOC_REFERENCE) or
  659. assigned(paraloc^.next) then
  660. internalerror(2005013010);
  661. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  662. inc(href.offset,sizeleft);
  663. sizeleft:=0;
  664. end
  665. else
  666. begin
  667. cg.a_load_cgparaloc_ref(list,paraloc^,href,tcgsize2size[paraloc^.size],destloc.reference.alignment);
  668. inc(href.offset,TCGSize2Size[paraloc^.size]);
  669. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  670. end;
  671. unget_para(paraloc^);
  672. paraloc:=paraloc^.next;
  673. end;
  674. end;
  675. end;
  676. LOC_REGISTER,
  677. LOC_CREGISTER :
  678. begin
  679. {$ifdef cpu64bitalu}
  680. if (para.size in [OS_128,OS_S128,OS_F128]) and
  681. ({ in case of fpu emulation, or abi's that pass fpu values
  682. via integer registers }
  683. (vardef.typ=floatdef) or
  684. is_methodpointer(vardef) or
  685. is_record(vardef)) then
  686. begin
  687. case paraloc^.loc of
  688. LOC_REGISTER,
  689. LOC_MMREGISTER:
  690. begin
  691. if not assigned(paraloc^.next) then
  692. internalerror(200410104);
  693. if (target_info.endian=ENDIAN_BIG) then
  694. begin
  695. { paraloc^ -> high
  696. paraloc^.next -> low }
  697. unget_para(paraloc^);
  698. gen_alloc_regloc(list,destloc,vardef);
  699. { reg->reg, alignment is irrelevant }
  700. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  701. unget_para(paraloc^.next^);
  702. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  703. end
  704. else
  705. begin
  706. { paraloc^ -> low
  707. paraloc^.next -> high }
  708. unget_para(paraloc^);
  709. gen_alloc_regloc(list,destloc,vardef);
  710. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  711. unget_para(paraloc^.next^);
  712. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  713. end;
  714. end;
  715. LOC_REFERENCE:
  716. begin
  717. gen_alloc_regloc(list,destloc,vardef);
  718. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment,[]);
  719. cg128.a_load128_ref_reg(list,href,destloc.register128);
  720. unget_para(paraloc^);
  721. end;
  722. else
  723. internalerror(2012090607);
  724. end
  725. end
  726. else
  727. {$else cpu64bitalu}
  728. if (para.size in [OS_64,OS_S64,OS_F64]) and
  729. (is_64bit(vardef) or
  730. { in case of fpu emulation, or abi's that pass fpu values
  731. via integer registers }
  732. (vardef.typ=floatdef) or
  733. is_methodpointer(vardef) or
  734. is_record(vardef)) then
  735. begin
  736. case paraloc^.loc of
  737. LOC_REGISTER:
  738. begin
  739. case para.locations_count of
  740. {$if defined(cpu8bitalu)}
  741. { 8 paralocs? }
  742. 8:
  743. if (target_info.endian=ENDIAN_BIG) then
  744. begin
  745. { is there any big endian 8 bit ALU/16 bit Addr CPU? }
  746. internalerror(2015041003);
  747. { paraloc^ -> high
  748. paraloc^.next^.next^.next^.next -> low }
  749. unget_para(paraloc^);
  750. gen_alloc_regloc(list,destloc,vardef);
  751. { reg->reg, alignment is irrelevant }
  752. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),1);
  753. unget_para(paraloc^.next^);
  754. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,1);
  755. unget_para(paraloc^.next^.next^);
  756. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),1);
  757. unget_para(paraloc^.next^.next^.next^);
  758. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,1);
  759. end
  760. else
  761. begin
  762. { paraloc^ -> low
  763. paraloc^.next^.next^.next^.next -> high }
  764. curparaloc:=paraloc;
  765. unget_para(curparaloc^);
  766. gen_alloc_regloc(list,destloc,vardef);
  767. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reglo,2);
  768. unget_para(curparaloc^.next^);
  769. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reglo),1);
  770. unget_para(curparaloc^.next^.next^);
  771. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reglo)),1);
  772. unget_para(curparaloc^.next^.next^.next^);
  773. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reglo))),1);
  774. curparaloc:=paraloc^.next^.next^.next^.next;
  775. unget_para(curparaloc^);
  776. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reghi,2);
  777. unget_para(curparaloc^.next^);
  778. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reghi),1);
  779. unget_para(curparaloc^.next^.next^);
  780. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reghi)),1);
  781. unget_para(curparaloc^.next^.next^.next^);
  782. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reghi))),1);
  783. end;
  784. {$endif defined(cpu8bitalu)}
  785. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  786. { 4 paralocs? }
  787. 4:
  788. if (target_info.endian=ENDIAN_BIG) then
  789. begin
  790. { paraloc^ -> high
  791. paraloc^.next^.next -> low }
  792. unget_para(paraloc^);
  793. gen_alloc_regloc(list,destloc,vardef);
  794. { reg->reg, alignment is irrelevant }
  795. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),2);
  796. unget_para(paraloc^.next^);
  797. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,2);
  798. unget_para(paraloc^.next^.next^);
  799. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),2);
  800. unget_para(paraloc^.next^.next^.next^);
  801. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,2);
  802. end
  803. else
  804. begin
  805. { paraloc^ -> low
  806. paraloc^.next^.next -> high }
  807. unget_para(paraloc^);
  808. gen_alloc_regloc(list,destloc,vardef);
  809. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,destloc.register64.reglo,2);
  810. unget_para(paraloc^.next^);
  811. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,GetNextReg(destloc.register64.reglo),2);
  812. unget_para(paraloc^.next^.next^);
  813. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,destloc.register64.reghi,2);
  814. unget_para(paraloc^.next^.next^.next^);
  815. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,GetNextReg(destloc.register64.reghi),2);
  816. end;
  817. {$endif defined(cpu16bitalu) or defined(cpu8bitalu)}
  818. 2:
  819. if (target_info.endian=ENDIAN_BIG) then
  820. begin
  821. { paraloc^ -> high
  822. paraloc^.next -> low }
  823. unget_para(paraloc^);
  824. gen_alloc_regloc(list,destloc,vardef);
  825. { reg->reg, alignment is irrelevant }
  826. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  827. unget_para(paraloc^.next^);
  828. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  829. end
  830. else
  831. begin
  832. { paraloc^ -> low
  833. paraloc^.next -> high }
  834. unget_para(paraloc^);
  835. gen_alloc_regloc(list,destloc,vardef);
  836. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  837. unget_para(paraloc^.next^);
  838. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  839. end;
  840. else
  841. { unexpected number of paralocs }
  842. internalerror(200410104);
  843. end;
  844. end;
  845. LOC_REFERENCE:
  846. begin
  847. gen_alloc_regloc(list,destloc,vardef);
  848. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment,[]);
  849. cg64.a_load64_ref_reg(list,href,destloc.register64);
  850. unget_para(paraloc^);
  851. end;
  852. else
  853. internalerror(2005101501);
  854. end
  855. end
  856. else
  857. {$endif cpu64bitalu}
  858. begin
  859. if assigned(paraloc^.next) then
  860. begin
  861. if (destloc.size in [OS_PAIR,OS_SPAIR]) and
  862. (para.Size in [OS_PAIR,OS_SPAIR]) then
  863. begin
  864. unget_para(paraloc^);
  865. gen_alloc_regloc(list,destloc,vardef);
  866. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^,destloc.register,sizeof(aint));
  867. unget_para(paraloc^.Next^);
  868. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  869. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  870. {$else}
  871. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,destloc.registerhi,sizeof(aint));
  872. {$endif}
  873. end
  874. {$if defined(cpu8bitalu)}
  875. else if (destloc.size in [OS_32,OS_S32]) and
  876. (para.Size in [OS_32,OS_S32]) then
  877. begin
  878. unget_para(paraloc^);
  879. gen_alloc_regloc(list,destloc,vardef);
  880. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^,destloc.register,sizeof(aint));
  881. unget_para(paraloc^.Next^);
  882. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  883. unget_para(paraloc^.Next^.Next^);
  884. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^,GetNextReg(GetNextReg(destloc.register)),sizeof(aint));
  885. unget_para(paraloc^.Next^.Next^.Next^);
  886. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^.Next^,GetNextReg(GetNextReg(GetNextReg(destloc.register))),sizeof(aint));
  887. end
  888. {$endif defined(cpu8bitalu)}
  889. else
  890. begin
  891. { this can happen if a parameter is spread over
  892. multiple paralocs, e.g. if a record with two single
  893. fields must be passed in two single precision
  894. registers }
  895. { does it fit in the register of destloc? }
  896. sizeleft:=para.intsize;
  897. if sizeleft<>vardef.size then
  898. internalerror(2014122806);
  899. if sizeleft<>tcgsize2size[destloc.size] then
  900. internalerror(200410105);
  901. { store everything first to memory, then load it in
  902. destloc }
  903. tg.gettemp(list,sizeleft,sizeleft,tt_persistent,tempref);
  904. gen_alloc_regloc(list,destloc,vardef);
  905. while sizeleft>0 do
  906. begin
  907. if not assigned(paraloc) then
  908. internalerror(2014122807);
  909. unget_para(paraloc^);
  910. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,sizeleft,newalignment(para.alignment,para.intsize-sizeleft));
  911. if (paraloc^.size=OS_NO) and
  912. assigned(paraloc^.next) then
  913. internalerror(2014122805);
  914. inc(tempref.offset,tcgsize2size[paraloc^.size]);
  915. dec(sizeleft,tcgsize2size[paraloc^.size]);
  916. paraloc:=paraloc^.next;
  917. end;
  918. dec(tempref.offset,para.intsize);
  919. cg.a_load_ref_reg(list,para.size,para.size,tempref,destloc.register);
  920. tg.ungettemp(list,tempref);
  921. end;
  922. end
  923. else
  924. begin
  925. unget_para(paraloc^);
  926. gen_alloc_regloc(list,destloc,vardef);
  927. { we can't directly move regular registers into fpu
  928. registers }
  929. if getregtype(paraloc^.register)=R_FPUREGISTER then
  930. begin
  931. { store everything first to memory, then load it in
  932. destloc }
  933. tg.gettemp(list,tcgsize2size[paraloc^.size],para.intsize,tt_persistent,tempref);
  934. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,tcgsize2size[paraloc^.size],tempref.alignment);
  935. cg.a_load_ref_reg(list,int_cgsize(tcgsize2size[paraloc^.size]),destloc.size,tempref,destloc.register);
  936. tg.ungettemp(list,tempref);
  937. end
  938. else
  939. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  940. end;
  941. end;
  942. end;
  943. LOC_FPUREGISTER,
  944. LOC_CFPUREGISTER :
  945. begin
  946. {$ifdef mips}
  947. if (destloc.size = paraloc^.Size) and
  948. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER,LOC_REFERENCE,LOC_CREFERENCE]) then
  949. begin
  950. unget_para(paraloc^);
  951. gen_alloc_regloc(list,destloc,vardef);
  952. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,para.alignment);
  953. end
  954. else if (destloc.size = OS_F32) and
  955. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  956. begin
  957. gen_alloc_regloc(list,destloc,vardef);
  958. unget_para(paraloc^);
  959. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  960. end
  961. { TODO: Produces invalid code, needs fixing together with regalloc setup. }
  962. {
  963. else if (destloc.size = OS_F64) and
  964. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  965. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  966. begin
  967. gen_alloc_regloc(list,destloc,vardef);
  968. tmpreg:=destloc.register;
  969. unget_para(paraloc^);
  970. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  971. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  972. unget_para(paraloc^.next^);
  973. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  974. end
  975. }
  976. else
  977. begin
  978. sizeleft := TCGSize2Size[destloc.size];
  979. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  980. href:=tempref;
  981. while assigned(paraloc) do
  982. begin
  983. unget_para(paraloc^);
  984. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  985. inc(href.offset,TCGSize2Size[paraloc^.size]);
  986. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  987. paraloc:=paraloc^.next;
  988. end;
  989. gen_alloc_regloc(list,destloc,vardef);
  990. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  991. tg.UnGetTemp(list,tempref);
  992. end;
  993. {$else mips}
  994. {$if defined(sparc) or defined(arm)}
  995. { Arm and Sparc passes floats in int registers, when loading to fpu register
  996. we need a temp }
  997. sizeleft := TCGSize2Size[destloc.size];
  998. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  999. href:=tempref;
  1000. while assigned(paraloc) do
  1001. begin
  1002. unget_para(paraloc^);
  1003. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1004. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1005. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1006. paraloc:=paraloc^.next;
  1007. end;
  1008. gen_alloc_regloc(list,destloc,vardef);
  1009. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1010. tg.UnGetTemp(list,tempref);
  1011. {$else defined(sparc) or defined(arm)}
  1012. unget_para(paraloc^);
  1013. gen_alloc_regloc(list,destloc,vardef);
  1014. { from register to register -> alignment is irrelevant }
  1015. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1016. if assigned(paraloc^.next) then
  1017. internalerror(200410109);
  1018. {$endif defined(sparc) or defined(arm)}
  1019. {$endif mips}
  1020. end;
  1021. LOC_MMREGISTER,
  1022. LOC_CMMREGISTER :
  1023. begin
  1024. {$ifndef cpu64bitalu}
  1025. { ARM vfp floats are passed in integer registers }
  1026. if (para.size=OS_F64) and
  1027. (paraloc^.size in [OS_32,OS_S32]) and
  1028. use_vectorfpu(vardef) then
  1029. begin
  1030. { we need 2x32bit reg }
  1031. if not assigned(paraloc^.next) or
  1032. assigned(paraloc^.next^.next) then
  1033. internalerror(2009112421);
  1034. unget_para(paraloc^.next^);
  1035. case paraloc^.next^.loc of
  1036. LOC_REGISTER:
  1037. tempreg:=paraloc^.next^.register;
  1038. LOC_REFERENCE:
  1039. begin
  1040. tempreg:=cg.getintregister(list,OS_32);
  1041. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1042. end;
  1043. else
  1044. internalerror(2012051301);
  1045. end;
  1046. { don't free before the above, because then the getintregister
  1047. could reallocate this register and overwrite it }
  1048. unget_para(paraloc^);
  1049. gen_alloc_regloc(list,destloc,vardef);
  1050. if (target_info.endian=endian_big) then
  1051. { paraloc^ -> high
  1052. paraloc^.next -> low }
  1053. reg64:=joinreg64(tempreg,paraloc^.register)
  1054. else
  1055. reg64:=joinreg64(paraloc^.register,tempreg);
  1056. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1057. end
  1058. else
  1059. {$endif not cpu64bitalu}
  1060. begin
  1061. if not assigned(paraloc^.next) then
  1062. begin
  1063. unget_para(paraloc^);
  1064. gen_alloc_regloc(list,destloc,vardef);
  1065. { from register to register -> alignment is irrelevant }
  1066. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1067. end
  1068. else
  1069. begin
  1070. internalerror(200410108);
  1071. end;
  1072. { data could come in two memory locations, for now
  1073. we simply ignore the sanity check (FK)
  1074. if assigned(paraloc^.next) then
  1075. internalerror(200410108);
  1076. }
  1077. end;
  1078. end;
  1079. else
  1080. internalerror(2010052903);
  1081. end;
  1082. end;
  1083. procedure gen_load_para_value(list:TAsmList);
  1084. procedure get_para(const paraloc:TCGParaLocation);
  1085. begin
  1086. case paraloc.loc of
  1087. LOC_REGISTER :
  1088. begin
  1089. if getsupreg(paraloc.register)<first_int_imreg then
  1090. cg.getcpuregister(list,paraloc.register);
  1091. end;
  1092. LOC_MMREGISTER :
  1093. begin
  1094. if getsupreg(paraloc.register)<first_mm_imreg then
  1095. cg.getcpuregister(list,paraloc.register);
  1096. end;
  1097. LOC_FPUREGISTER :
  1098. begin
  1099. if getsupreg(paraloc.register)<first_fpu_imreg then
  1100. cg.getcpuregister(list,paraloc.register);
  1101. end;
  1102. end;
  1103. end;
  1104. var
  1105. i : longint;
  1106. currpara : tparavarsym;
  1107. paraloc : pcgparalocation;
  1108. begin
  1109. if (po_assembler in current_procinfo.procdef.procoptions) or
  1110. { exceptfilters have a single hidden 'parentfp' parameter, which
  1111. is handled by tcg.g_proc_entry. }
  1112. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1113. exit;
  1114. { Allocate registers used by parameters }
  1115. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1116. begin
  1117. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1118. paraloc:=currpara.paraloc[calleeside].location;
  1119. while assigned(paraloc) do
  1120. begin
  1121. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1122. get_para(paraloc^);
  1123. paraloc:=paraloc^.next;
  1124. end;
  1125. end;
  1126. { Copy parameters to local references/registers }
  1127. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1128. begin
  1129. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1130. { don't use currpara.vardef, as this will be wrong in case of
  1131. call-by-reference parameters (it won't contain the pointerdef) }
  1132. gen_load_cgpara_loc(list,currpara.paraloc[calleeside].def,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1133. { gen_load_cgpara_loc() already allocated the initialloc
  1134. -> don't allocate again }
  1135. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1136. begin
  1137. gen_alloc_regvar(list,currpara,false);
  1138. hlcg.varsym_set_localloc(list,currpara);
  1139. end;
  1140. end;
  1141. { generate copies of call by value parameters, must be done before
  1142. the initialization and body is parsed because the refcounts are
  1143. incremented using the local copies }
  1144. current_procinfo.procdef.parast.SymList.ForEachCall(@hlcg.g_copyvalueparas,list);
  1145. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1146. begin
  1147. { initialize refcounted paras, and trash others. Needed here
  1148. instead of in gen_initialize_code, because when a reference is
  1149. intialised or trashed while the pointer to that reference is kept
  1150. in a regvar, we add a register move and that one again has to
  1151. come after the parameter loading code as far as the register
  1152. allocator is concerned }
  1153. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1154. end;
  1155. end;
  1156. {****************************************************************************
  1157. Entry/Exit
  1158. ****************************************************************************}
  1159. procedure alloc_proc_symbol(pd: tprocdef);
  1160. var
  1161. item : TCmdStrListItem;
  1162. begin
  1163. item := TCmdStrListItem(pd.aliasnames.first);
  1164. while assigned(item) do
  1165. begin
  1166. { The condition to use global or local symbol must match
  1167. the code written in hlcg.gen_proc_symbol to
  1168. avoid change from AB_LOCAL to AB_GLOBAL, which generates
  1169. erroneous code (at least for targets using GOT) }
  1170. if (cs_profile in current_settings.moduleswitches) or
  1171. (po_global in current_procinfo.procdef.procoptions) then
  1172. current_asmdata.DefineAsmSymbol(item.str,AB_GLOBAL,AT_FUNCTION,pd)
  1173. else
  1174. current_asmdata.DefineAsmSymbol(item.str,AB_LOCAL,AT_FUNCTION,pd);
  1175. item := TCmdStrListItem(item.next);
  1176. end;
  1177. end;
  1178. procedure release_proc_symbol(pd:tprocdef);
  1179. var
  1180. idx : longint;
  1181. item : TCmdStrListItem;
  1182. begin
  1183. item:=TCmdStrListItem(pd.aliasnames.first);
  1184. while assigned(item) do
  1185. begin
  1186. idx:=current_asmdata.AsmSymbolDict.findindexof(item.str);
  1187. if idx>=0 then
  1188. current_asmdata.AsmSymbolDict.Delete(idx);
  1189. item:=TCmdStrListItem(item.next);
  1190. end;
  1191. end;
  1192. procedure gen_proc_entry_code(list:TAsmList);
  1193. var
  1194. hitemp,
  1195. lotemp, stack_frame_size : longint;
  1196. begin
  1197. { generate call frame marker for dwarf call frame info }
  1198. current_asmdata.asmcfi.start_frame(list);
  1199. { All temps are know, write offsets used for information }
  1200. if (cs_asm_source in current_settings.globalswitches) and
  1201. (current_procinfo.tempstart<>tg.lasttemp) then
  1202. begin
  1203. if tg.direction>0 then
  1204. begin
  1205. lotemp:=current_procinfo.tempstart;
  1206. hitemp:=tg.lasttemp;
  1207. end
  1208. else
  1209. begin
  1210. lotemp:=tg.lasttemp;
  1211. hitemp:=current_procinfo.tempstart;
  1212. end;
  1213. list.concat(Tai_comment.Create(strpnew('Temps allocated between '+std_regname(current_procinfo.framepointer)+
  1214. tostr_with_plus(lotemp)+' and '+std_regname(current_procinfo.framepointer)+tostr_with_plus(hitemp))));
  1215. end;
  1216. { generate target specific proc entry code }
  1217. stack_frame_size := current_procinfo.calc_stackframe_size;
  1218. if (stack_frame_size <> 0) and
  1219. (po_nostackframe in current_procinfo.procdef.procoptions) then
  1220. message1(parser_e_nostackframe_with_locals,tostr(stack_frame_size));
  1221. hlcg.g_proc_entry(list,stack_frame_size,(po_nostackframe in current_procinfo.procdef.procoptions));
  1222. end;
  1223. procedure gen_proc_exit_code(list:TAsmList);
  1224. var
  1225. parasize : longint;
  1226. begin
  1227. { c style clearstack does not need to remove parameters from the stack, only the
  1228. return value when it was pushed by arguments }
  1229. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1230. begin
  1231. parasize:=0;
  1232. { For safecall functions with safecall-exceptions enabled the funcret is always returned as a para
  1233. which is considered a normal para on the c-side, so the funcret has to be pop'ed normally. }
  1234. if not ( (current_procinfo.procdef.proccalloption=pocall_safecall) and
  1235. (tf_safecall_exceptions in target_info.flags) ) and
  1236. paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1237. inc(parasize,sizeof(pint));
  1238. end
  1239. else
  1240. begin
  1241. parasize:=current_procinfo.para_stack_size;
  1242. { the parent frame pointer para has to be removed by the caller in
  1243. case of Delphi-style parent frame pointer passing }
  1244. if not paramanager.use_fixed_stack and
  1245. (po_delphi_nested_cc in current_procinfo.procdef.procoptions) then
  1246. dec(parasize,sizeof(pint));
  1247. end;
  1248. { generate target specific proc exit code }
  1249. hlcg.g_proc_exit(list,parasize,(po_nostackframe in current_procinfo.procdef.procoptions));
  1250. { release return registers, needed for optimizer }
  1251. if not is_void(current_procinfo.procdef.returndef) then
  1252. paramanager.freecgpara(list,current_procinfo.procdef.funcretloc[calleeside]);
  1253. { end of frame marker for call frame info }
  1254. current_asmdata.asmcfi.end_frame(list);
  1255. end;
  1256. procedure gen_save_used_regs(list:TAsmList);
  1257. begin
  1258. { Pure assembler routines need to save the registers themselves }
  1259. if (po_assembler in current_procinfo.procdef.procoptions) then
  1260. exit;
  1261. { oldfpccall expects all registers to be destroyed }
  1262. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1263. cg.g_save_registers(list);
  1264. end;
  1265. procedure gen_restore_used_regs(list:TAsmList);
  1266. begin
  1267. { Pure assembler routines need to save the registers themselves }
  1268. if (po_assembler in current_procinfo.procdef.procoptions) then
  1269. exit;
  1270. { oldfpccall expects all registers to be destroyed }
  1271. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1272. cg.g_restore_registers(list);
  1273. end;
  1274. {****************************************************************************
  1275. Const Data
  1276. ****************************************************************************}
  1277. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  1278. var
  1279. i : longint;
  1280. highsym,
  1281. sym : tsym;
  1282. vs : tabstractnormalvarsym;
  1283. ptrdef : tdef;
  1284. isaddr : boolean;
  1285. begin
  1286. for i:=0 to st.SymList.Count-1 do
  1287. begin
  1288. sym:=tsym(st.SymList[i]);
  1289. case sym.typ of
  1290. staticvarsym :
  1291. begin
  1292. vs:=tabstractnormalvarsym(sym);
  1293. { The code in loadnode.pass_generatecode will create the
  1294. LOC_REFERENCE instead for all none register variables. This is
  1295. required because we can't store an asmsymbol in the localloc because
  1296. the asmsymbol is invalid after an unit is compiled. This gives
  1297. problems when this procedure is inlined in another unit (PFV) }
  1298. if vs.is_regvar(false) then
  1299. begin
  1300. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1301. vs.initialloc.size:=def_cgsize(vs.vardef);
  1302. gen_alloc_regvar(list,vs,true);
  1303. hlcg.varsym_set_localloc(list,vs);
  1304. end;
  1305. end;
  1306. paravarsym :
  1307. begin
  1308. vs:=tabstractnormalvarsym(sym);
  1309. { Parameters passed to assembler procedures need to be kept
  1310. in the original location }
  1311. if (po_assembler in pd.procoptions) then
  1312. tparavarsym(vs).paraloc[calleeside].get_location(vs.initialloc)
  1313. { exception filters receive their frame pointer as a parameter }
  1314. else if (pd.proctypeoption=potype_exceptfilter) and
  1315. (vo_is_parentfp in vs.varoptions) then
  1316. begin
  1317. location_reset(vs.initialloc,LOC_REGISTER,OS_ADDR);
  1318. vs.initialloc.register:=NR_FRAME_POINTER_REG;
  1319. end
  1320. else
  1321. begin
  1322. { if an open array is used, also its high parameter is used,
  1323. since the hidden high parameters are inserted after the corresponding symbols,
  1324. we can increase the ref. count here }
  1325. if is_open_array(vs.vardef) or is_array_of_const(vs.vardef) then
  1326. begin
  1327. highsym:=get_high_value_sym(tparavarsym(vs));
  1328. if assigned(highsym) then
  1329. inc(highsym.refs);
  1330. end;
  1331. isaddr:=paramanager.push_addr_param(vs.varspez,vs.vardef,pd.proccalloption);
  1332. if isaddr then
  1333. vs.initialloc.size:=def_cgsize(voidpointertype)
  1334. else
  1335. vs.initialloc.size:=def_cgsize(vs.vardef);
  1336. if vs.is_regvar(isaddr) then
  1337. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable]
  1338. else
  1339. begin
  1340. vs.initialloc.loc:=LOC_REFERENCE;
  1341. { Reuse the parameter location for values to are at a single location on the stack }
  1342. if paramanager.param_use_paraloc(tparavarsym(vs).paraloc[calleeside]) then
  1343. begin
  1344. hlcg.paravarsym_set_initialloc_to_paraloc(tparavarsym(vs));
  1345. end
  1346. else
  1347. begin
  1348. if isaddr then
  1349. begin
  1350. ptrdef:=cpointerdef.getreusable(vs.vardef);
  1351. tg.GetLocal(list,ptrdef.size,ptrdef,vs.initialloc.reference)
  1352. end
  1353. else
  1354. tg.GetLocal(list,vs.getsize,tparavarsym(vs).paraloc[calleeside].alignment,vs.vardef,vs.initialloc.reference);
  1355. end;
  1356. end;
  1357. end;
  1358. hlcg.varsym_set_localloc(list,vs);
  1359. end;
  1360. localvarsym :
  1361. begin
  1362. vs:=tabstractnormalvarsym(sym);
  1363. vs.initialloc.size:=def_cgsize(vs.vardef);
  1364. if ([po_assembler,po_nostackframe] * pd.procoptions = [po_assembler,po_nostackframe]) and
  1365. (vo_is_funcret in vs.varoptions) then
  1366. begin
  1367. paramanager.create_funcretloc_info(pd,calleeside);
  1368. if assigned(pd.funcretloc[calleeside].location^.next) then
  1369. begin
  1370. { can't replace references to "result" with a complex
  1371. location expression inside assembler code }
  1372. location_reset(vs.initialloc,LOC_INVALID,OS_NO);
  1373. end
  1374. else
  1375. pd.funcretloc[calleeside].get_location(vs.initialloc);
  1376. end
  1377. else if (m_delphi in current_settings.modeswitches) and
  1378. (po_assembler in pd.procoptions) and
  1379. (vo_is_funcret in vs.varoptions) and
  1380. (vs.refs=0) then
  1381. begin
  1382. { not referenced, so don't allocate. Use dummy to }
  1383. { avoid ie's later on because of LOC_INVALID }
  1384. vs.initialloc.loc:=LOC_REGISTER;
  1385. vs.initialloc.size:=OS_INT;
  1386. vs.initialloc.register:=NR_FUNCTION_RESULT_REG;
  1387. end
  1388. else if vs.is_regvar(false) then
  1389. begin
  1390. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1391. gen_alloc_regvar(list,vs,true);
  1392. end
  1393. else
  1394. begin
  1395. vs.initialloc.loc:=LOC_REFERENCE;
  1396. tg.GetLocal(list,vs.getsize,vs.vardef,vs.initialloc.reference);
  1397. end;
  1398. hlcg.varsym_set_localloc(list,vs);
  1399. end;
  1400. end;
  1401. end;
  1402. end;
  1403. procedure add_regvars(var rv: tusedregvars; const location: tlocation);
  1404. begin
  1405. case location.loc of
  1406. LOC_CREGISTER:
  1407. {$if defined(cpu64bitalu)}
  1408. if location.size in [OS_128,OS_S128] then
  1409. begin
  1410. rv.intregvars.addnodup(getsupreg(location.register128.reglo));
  1411. rv.intregvars.addnodup(getsupreg(location.register128.reghi));
  1412. end
  1413. else
  1414. {$elseif defined(cpu32bitalu)}
  1415. if location.size in [OS_64,OS_S64] then
  1416. begin
  1417. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1418. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1419. end
  1420. else
  1421. {$elseif defined(cpu16bitalu)}
  1422. if location.size in [OS_64,OS_S64] then
  1423. begin
  1424. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1425. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1426. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1427. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1428. end
  1429. else
  1430. if location.size in [OS_32,OS_S32] then
  1431. begin
  1432. rv.intregvars.addnodup(getsupreg(location.register));
  1433. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1434. end
  1435. else
  1436. {$elseif defined(cpu8bitalu)}
  1437. if location.size in [OS_64,OS_S64] then
  1438. begin
  1439. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1440. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1441. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reglo))));
  1442. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reglo)))));
  1443. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1444. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1445. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reghi))));
  1446. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reghi)))));
  1447. end
  1448. else
  1449. if location.size in [OS_32,OS_S32] then
  1450. begin
  1451. rv.intregvars.addnodup(getsupreg(location.register));
  1452. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1453. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register))));
  1454. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register)))));
  1455. end
  1456. else
  1457. if location.size in [OS_16,OS_S16] then
  1458. begin
  1459. rv.intregvars.addnodup(getsupreg(location.register));
  1460. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1461. end
  1462. else
  1463. {$endif}
  1464. if getregtype(location.register)=R_INTREGISTER then
  1465. rv.intregvars.addnodup(getsupreg(location.register))
  1466. else
  1467. rv.addrregvars.addnodup(getsupreg(location.register));
  1468. LOC_CFPUREGISTER:
  1469. rv.fpuregvars.addnodup(getsupreg(location.register));
  1470. LOC_CMMREGISTER:
  1471. rv.mmregvars.addnodup(getsupreg(location.register));
  1472. end;
  1473. end;
  1474. function do_get_used_regvars(var n: tnode; arg: pointer): foreachnoderesult;
  1475. var
  1476. rv: pusedregvars absolute arg;
  1477. begin
  1478. case (n.nodetype) of
  1479. temprefn:
  1480. { We only have to synchronise a tempnode before a loop if it is }
  1481. { not created inside the loop, and only synchronise after the }
  1482. { loop if it's not destroyed inside the loop. If it's created }
  1483. { before the loop and not yet destroyed, then before the loop }
  1484. { is secondpassed tempinfo^.valid will be true, and we get the }
  1485. { correct registers. If it's not destroyed inside the loop, }
  1486. { then after the loop has been secondpassed tempinfo^.valid }
  1487. { be true and we also get the right registers. In other cases, }
  1488. { tempinfo^.valid will be false and so we do not add }
  1489. { unnecessary registers. This way, we don't have to look at }
  1490. { tempcreate and tempdestroy nodes to get this info (JM) }
  1491. if (ti_valid in ttemprefnode(n).tempflags) then
  1492. add_regvars(rv^,ttemprefnode(n).tempinfo^.location);
  1493. loadn:
  1494. if (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1495. add_regvars(rv^,tabstractnormalvarsym(tloadnode(n).symtableentry).localloc);
  1496. vecn:
  1497. { range checks sometimes need the high parameter }
  1498. if (cs_check_range in current_settings.localswitches) and
  1499. (is_open_array(tvecnode(n).left.resultdef) or
  1500. is_array_of_const(tvecnode(n).left.resultdef)) and
  1501. not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  1502. add_regvars(rv^,tabstractnormalvarsym(get_high_value_sym(tparavarsym(tloadnode(tvecnode(n).left).symtableentry))).localloc)
  1503. end;
  1504. result := fen_true;
  1505. end;
  1506. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  1507. begin
  1508. foreachnodestatic(n,@do_get_used_regvars,@rv);
  1509. end;
  1510. (*
  1511. See comments at declaration of pusedregvarscommon
  1512. function do_get_used_regvars_common(var n: tnode; arg: pointer): foreachnoderesult;
  1513. var
  1514. rv: pusedregvarscommon absolute arg;
  1515. begin
  1516. if (n.nodetype = loadn) and
  1517. (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1518. with tabstractnormalvarsym(tloadnode(n).symtableentry).localloc do
  1519. case loc of
  1520. LOC_CREGISTER:
  1521. { if not yet encountered in this node tree }
  1522. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1523. { but nevertheless already encountered somewhere }
  1524. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1525. { then it's a regvar used in two or more node trees }
  1526. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1527. LOC_CFPUREGISTER:
  1528. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1529. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1530. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1531. LOC_CMMREGISTER:
  1532. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1533. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1534. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1535. end;
  1536. result := fen_true;
  1537. end;
  1538. procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  1539. begin
  1540. rv.myregvars.intregvars.clear;
  1541. rv.myregvars.fpuregvars.clear;
  1542. rv.myregvars.mmregvars.clear;
  1543. foreachnodestatic(n,@do_get_used_regvars_common,@rv);
  1544. end;
  1545. *)
  1546. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  1547. var
  1548. count: longint;
  1549. begin
  1550. for count := 1 to rv.intregvars.length do
  1551. cg.a_reg_sync(list,newreg(R_INTREGISTER,rv.intregvars.readidx(count-1),R_SUBWHOLE));
  1552. for count := 1 to rv.addrregvars.length do
  1553. cg.a_reg_sync(list,newreg(R_ADDRESSREGISTER,rv.addrregvars.readidx(count-1),R_SUBWHOLE));
  1554. for count := 1 to rv.fpuregvars.length do
  1555. cg.a_reg_sync(list,newreg(R_FPUREGISTER,rv.fpuregvars.readidx(count-1),R_SUBWHOLE));
  1556. for count := 1 to rv.mmregvars.length do
  1557. cg.a_reg_sync(list,newreg(R_MMREGISTER,rv.mmregvars.readidx(count-1),R_SUBWHOLE));
  1558. end;
  1559. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  1560. var
  1561. i : longint;
  1562. sym : tsym;
  1563. begin
  1564. for i:=0 to st.SymList.Count-1 do
  1565. begin
  1566. sym:=tsym(st.SymList[i]);
  1567. if (sym.typ in [staticvarsym,localvarsym,paravarsym]) then
  1568. begin
  1569. with tabstractnormalvarsym(sym) do
  1570. begin
  1571. { Note: We need to keep the data available in memory
  1572. for the sub procedures that can access local data
  1573. in the parent procedures }
  1574. case localloc.loc of
  1575. LOC_CREGISTER :
  1576. if (pi_has_label in current_procinfo.flags) then
  1577. {$if defined(cpu64bitalu)}
  1578. if def_cgsize(vardef) in [OS_128,OS_S128] then
  1579. begin
  1580. cg.a_reg_sync(list,localloc.register128.reglo);
  1581. cg.a_reg_sync(list,localloc.register128.reghi);
  1582. end
  1583. else
  1584. {$elseif defined(cpu32bitalu)}
  1585. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1586. begin
  1587. cg.a_reg_sync(list,localloc.register64.reglo);
  1588. cg.a_reg_sync(list,localloc.register64.reghi);
  1589. end
  1590. else
  1591. {$elseif defined(cpu16bitalu)}
  1592. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1593. begin
  1594. cg.a_reg_sync(list,localloc.register64.reglo);
  1595. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1596. cg.a_reg_sync(list,localloc.register64.reghi);
  1597. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1598. end
  1599. else
  1600. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1601. begin
  1602. cg.a_reg_sync(list,localloc.register);
  1603. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1604. end
  1605. else
  1606. {$elseif defined(cpu8bitalu)}
  1607. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1608. begin
  1609. cg.a_reg_sync(list,localloc.register64.reglo);
  1610. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1611. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reglo)));
  1612. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reglo))));
  1613. cg.a_reg_sync(list,localloc.register64.reghi);
  1614. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1615. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reghi)));
  1616. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reghi))));
  1617. end
  1618. else
  1619. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1620. begin
  1621. cg.a_reg_sync(list,localloc.register);
  1622. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1623. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register)));
  1624. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register))));
  1625. end
  1626. else
  1627. if def_cgsize(vardef) in [OS_16,OS_S16] then
  1628. begin
  1629. cg.a_reg_sync(list,localloc.register);
  1630. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1631. end
  1632. else
  1633. {$endif}
  1634. cg.a_reg_sync(list,localloc.register);
  1635. LOC_CFPUREGISTER,
  1636. LOC_CMMREGISTER:
  1637. if (pi_has_label in current_procinfo.flags) then
  1638. cg.a_reg_sync(list,localloc.register);
  1639. LOC_REFERENCE :
  1640. begin
  1641. if typ in [localvarsym,paravarsym] then
  1642. tg.Ungetlocal(list,localloc.reference);
  1643. end;
  1644. end;
  1645. end;
  1646. end;
  1647. end;
  1648. end;
  1649. function getprocalign : shortint;
  1650. begin
  1651. { gprof uses 16 byte granularity }
  1652. if (cs_profile in current_settings.moduleswitches) then
  1653. result:=16
  1654. else
  1655. result:=current_settings.alignment.procalign;
  1656. end;
  1657. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  1658. var
  1659. para: tparavarsym;
  1660. begin
  1661. para:=tparavarsym(current_procinfo.procdef.paras[0]);
  1662. if not (vo_is_parentfp in para.varoptions) then
  1663. InternalError(201201142);
  1664. if (para.paraloc[calleeside].location^.loc<>LOC_REGISTER) or
  1665. (para.paraloc[calleeside].location^.next<>nil) then
  1666. InternalError(201201143);
  1667. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,para.paraloc[calleeside].location^.register,
  1668. NR_FRAME_POINTER_REG);
  1669. end;
  1670. end.