cpubase.pas 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. {
  2. Copyright (c) 2006 by Florian Klaempfl
  3. Contains the base types for the AVR
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {# Base unit for processor information. This unit contains
  18. enumerations of registers, opcodes, sizes, and other
  19. such things which are processor specific.
  20. }
  21. unit cpubase;
  22. {$i fpcdefs.inc}
  23. interface
  24. uses
  25. cutils,cclasses,
  26. globtype,globals,
  27. cpuinfo,
  28. aasmbase,
  29. cgbase
  30. ;
  31. {*****************************************************************************
  32. Assembler Opcodes
  33. *****************************************************************************}
  34. type
  35. TAsmOp=(A_None,
  36. A_ADD,A_ADC,A_ADIW,A_SUB,A_SUBI,A_SBC,A_SBCI,A_SBRC,A_SBRS,A_SBIW,A_AND,A_ANDI,
  37. A_OR,A_ORI,A_EOR,A_COM,A_NEG,A_SBR,A_CBR,A_INC,A_DEC,A_TST,
  38. A_MUL,A_MULS,A_MULSU,A_FMUL,A_FMULS,A_FMULSU,A_RJMP,A_IJMP,
  39. A_EIJMP,A_JMP,A_RCALL,A_ICALL,R_EICALL,A_CALL,A_RET,A_RETI,A_CPSE,
  40. A_CP,A_CPC,A_CPI,A_SBIC,A_SBIS,A_BRxx,A_MOV,A_MOVW,A_LDI,A_LDS,A_LD,A_LDD,
  41. A_STS,A_ST,A_STD,A_LPM,A_ELPM,A_SPM,A_IN,A_OUT,A_PUSH,A_POP,
  42. A_LSL,A_LSR,A_ROL,A_ROR,A_ASR,A_SWAP,A_BSET,A_BCLR,A_SBI,A_CBI,
  43. A_SEC,A_SEH,A_SEI,A_SEN,A_SER,A_SES,A_SET,A_SEV,A_SEZ,
  44. A_CLC,A_CLH,A_CLI,A_CLN,A_CLR,A_CLS,A_CLT,A_CLV,A_CLZ,
  45. A_BST,A_BLD,A_BREAK,A_NOP,A_SLEEP,A_WDR,A_XCH);
  46. { This should define the array of instructions as string }
  47. op2strtable=array[tasmop] of string[11];
  48. const
  49. { First value of opcode enumeration }
  50. firstop = low(tasmop);
  51. { Last value of opcode enumeration }
  52. lastop = high(tasmop);
  53. { call/reg instructions (A_RCALL,A_ICALL,A_CALL,A_RET,A_RETI) are not considered as jmp instructions for the usage cases of
  54. this set }
  55. jmp_instructions = [A_BRxx,A_SBIC,A_SBIS,A_JMP,A_EIJMP,A_RJMP,A_CPSE,A_IJMP];
  56. call_jmp_instructions = [A_ICALL,A_RCALL,A_CALL,A_RET,A_RETI]+jmp_instructions;
  57. {*****************************************************************************
  58. Registers
  59. *****************************************************************************}
  60. type
  61. { Number of registers used for indexing in tables }
  62. tregisterindex=0..{$i ravrnor.inc}-1;
  63. const
  64. { Available Superregisters }
  65. {$i ravrsup.inc}
  66. { No Subregisters }
  67. R_SUBWHOLE = R_SUBNONE;
  68. { Available Registers }
  69. {$i ravrcon.inc}
  70. NR_XLO = NR_R26;
  71. NR_XHI = NR_R27;
  72. NR_YLO = NR_R28;
  73. NR_YHI = NR_R29;
  74. NR_ZLO = NR_R30;
  75. NR_ZHI = NR_R31;
  76. NIO_SREG = $3f;
  77. NIO_SP_LO = $3d;
  78. NIO_SP_HI = $3e;
  79. { Integer Super registers first and last }
  80. first_int_supreg = RS_R0;
  81. first_int_imreg = $20;
  82. { Float Super register first and last }
  83. first_fpu_supreg = RS_INVALID;
  84. first_fpu_imreg = 0;
  85. { MM Super register first and last }
  86. first_mm_supreg = RS_INVALID;
  87. first_mm_imreg = 0;
  88. regnumber_table : array[tregisterindex] of tregister = (
  89. {$i ravrnum.inc}
  90. );
  91. regstabs_table : array[tregisterindex] of shortint = (
  92. {$i ravrsta.inc}
  93. );
  94. regdwarf_table : array[tregisterindex] of shortint = (
  95. {$i ravrdwa.inc}
  96. );
  97. { registers which may be destroyed by calls }
  98. VOLATILE_INTREGISTERS = [RS_R0,RS_R1,RS_R18..RS_R27,RS_R30,RS_R31];
  99. VOLATILE_FPUREGISTERS = [];
  100. {*****************************************************************************
  101. Conditions
  102. *****************************************************************************}
  103. type
  104. TAsmCond=(C_None,
  105. C_CC,C_CS,C_EQ,C_GE,C_HC,C_HS,C_ID,C_IE,C_LO,C_LT,
  106. C_MI,C_NE,C_PL,C_SH,C_TC,C_TS,C_VC,C_VS
  107. );
  108. const
  109. cond2str : array[TAsmCond] of string[2]=('',
  110. 'cc','cs','eq','ge','hc','hs','id','ie','lo','lt',
  111. 'mi','ne','pl','sh','tc','ts','vc','vs'
  112. );
  113. uppercond2str : array[TAsmCond] of string[2]=('',
  114. 'CC','CS','EQ','GE','HC','HS','ID','IE','LO','LT',
  115. 'MI','NE','PL','SH','TC','TS','VC','VS'
  116. );
  117. {*****************************************************************************
  118. Flags
  119. *****************************************************************************}
  120. type
  121. TResFlags = (F_NotPossible,F_CC,F_CS,F_EQ,F_GE,F_LO,F_LT,
  122. F_NE,F_SH,F_VC,F_VS,F_PL,F_MI);
  123. {*****************************************************************************
  124. Operands
  125. *****************************************************************************}
  126. taddressmode = (AM_UNCHANGED,AM_POSTINCREMENT,AM_PREDRECEMENT);
  127. {*****************************************************************************
  128. Constants
  129. *****************************************************************************}
  130. const
  131. max_operands = 2;
  132. maxintregs = 15;
  133. maxfpuregs = 0;
  134. maxaddrregs = 0;
  135. {*****************************************************************************
  136. Operand Sizes
  137. *****************************************************************************}
  138. type
  139. topsize = (S_NO,
  140. S_B,S_W,S_L,S_BW,S_BL,S_WL,
  141. S_IS,S_IL,S_IQ,
  142. S_FS,S_FL,S_FX,S_D,S_Q,S_FV,S_FXX
  143. );
  144. {*****************************************************************************
  145. Constants
  146. *****************************************************************************}
  147. const
  148. firstsaveintreg = RS_R4;
  149. lastsaveintreg = RS_R10;
  150. firstsavefpureg = RS_INVALID;
  151. lastsavefpureg = RS_INVALID;
  152. firstsavemmreg = RS_INVALID;
  153. lastsavemmreg = RS_INVALID;
  154. maxvarregs = 7;
  155. varregs : Array [1..maxvarregs] of tsuperregister =
  156. (RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,RS_R10);
  157. maxfpuvarregs = 1;
  158. fpuvarregs : Array [1..maxfpuvarregs] of tsuperregister =
  159. (RS_INVALID);
  160. {*****************************************************************************
  161. Default generic sizes
  162. *****************************************************************************}
  163. { Defines the default address size for a processor, }
  164. OS_ADDR = OS_16;
  165. { the natural int size for a processor,
  166. has to match osuinttype/ossinttype as initialized in psystem,
  167. initially, this was OS_16/OS_S16 on avr, but experience has
  168. proven that it is better to make it 8 Bit thus having the same
  169. size as a register.
  170. }
  171. OS_INT = OS_8;
  172. OS_SINT = OS_S8;
  173. { the maximum float size for a processor, }
  174. OS_FLOAT = OS_F64;
  175. { the size of a vector register for a processor }
  176. OS_VECTOR = OS_M32;
  177. {*****************************************************************************
  178. Generic Register names
  179. *****************************************************************************}
  180. { Stack pointer register }
  181. NR_STACK_POINTER_REG = NR_INVALID;
  182. RS_STACK_POINTER_REG = RS_INVALID;
  183. { Frame pointer register }
  184. RS_FRAME_POINTER_REG = RS_R28;
  185. NR_FRAME_POINTER_REG = NR_R28;
  186. { Register for addressing absolute data in a position independant way,
  187. such as in PIC code. The exact meaning is ABI specific. For
  188. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  189. }
  190. NR_PIC_OFFSET_REG = NR_R9;
  191. { Results are returned in this register (32-bit values) }
  192. NR_FUNCTION_RETURN_REG = NR_R24;
  193. RS_FUNCTION_RETURN_REG = RS_R24;
  194. { Low part of 64bit return value }
  195. NR_FUNCTION_RETURN64_LOW_REG = NR_R22;
  196. RS_FUNCTION_RETURN64_LOW_REG = RS_R22;
  197. { High part of 64bit return value }
  198. NR_FUNCTION_RETURN64_HIGH_REG = NR_R1;
  199. RS_FUNCTION_RETURN64_HIGH_REG = RS_R1;
  200. { The value returned from a function is available in this register }
  201. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  202. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  203. { The lowh part of 64bit value returned from a function }
  204. NR_FUNCTION_RESULT64_LOW_REG = NR_FUNCTION_RETURN64_LOW_REG;
  205. RS_FUNCTION_RESULT64_LOW_REG = RS_FUNCTION_RETURN64_LOW_REG;
  206. { The high part of 64bit value returned from a function }
  207. NR_FUNCTION_RESULT64_HIGH_REG = NR_FUNCTION_RETURN64_HIGH_REG;
  208. RS_FUNCTION_RESULT64_HIGH_REG = RS_FUNCTION_RETURN64_HIGH_REG;
  209. NR_FPU_RESULT_REG = NR_NO;
  210. NR_MM_RESULT_REG = NR_NO;
  211. NR_RETURN_ADDRESS_REG = NR_FUNCTION_RETURN_REG;
  212. { Offset where the parent framepointer is pushed }
  213. PARENT_FRAMEPOINTER_OFFSET = 0;
  214. NR_DEFAULTFLAGS = NR_SREG;
  215. RS_DEFAULTFLAGS = RS_SREG;
  216. {*****************************************************************************
  217. GCC /ABI linking information
  218. *****************************************************************************}
  219. const
  220. { Required parameter alignment when calling a routine declared as
  221. stdcall and cdecl. The alignment value should be the one defined
  222. by GCC or the target ABI.
  223. The value of this constant is equal to the constant
  224. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  225. }
  226. std_param_align = 4;
  227. {*****************************************************************************
  228. Helpers
  229. *****************************************************************************}
  230. { Returns the tcgsize corresponding with the size of reg.}
  231. function reg_cgsize(const reg: tregister) : tcgsize;
  232. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  233. procedure inverse_flags(var f: TResFlags);
  234. function flags_to_cond(const f: TResFlags) : TAsmCond;
  235. function findreg_by_number(r:Tregister):tregisterindex;
  236. function std_regnum_search(const s:string):Tregister;
  237. function std_regname(r:Tregister):string;
  238. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  239. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  240. { Checks if Subset is a subset of c (e.g. "less than" is a subset of "less than or equal" }
  241. function condition_in(const Subset, c: TAsmCond): Boolean;
  242. function dwarf_reg(r:tregister):byte;
  243. function dwarf_reg_no_error(r:tregister):shortint;
  244. function eh_return_data_regno(nr: longint): longint;
  245. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  246. function GetDefaultTmpReg : TRegister;
  247. function GetDefaultZeroReg : TRegister;
  248. implementation
  249. uses
  250. rgBase,verbose;
  251. const
  252. std_regname_table : TRegNameTable = (
  253. {$i ravrstd.inc}
  254. );
  255. regnumber_index : array[tregisterindex] of tregisterindex = (
  256. {$i ravrrni.inc}
  257. );
  258. std_regname_index : array[tregisterindex] of tregisterindex = (
  259. {$i ravrsri.inc}
  260. );
  261. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  262. begin
  263. cgsize2subreg:=R_SUBWHOLE;
  264. end;
  265. function reg_cgsize(const reg: tregister): tcgsize;
  266. begin
  267. case getregtype(reg) of
  268. R_INTREGISTER :
  269. reg_cgsize:=OS_8;
  270. R_ADDRESSREGISTER :
  271. reg_cgsize:=OS_16;
  272. else
  273. internalerror(2011021905);
  274. end;
  275. end;
  276. procedure inverse_flags(var f: TResFlags);
  277. const
  278. inv_flags: array[TResFlags] of TResFlags =
  279. (F_NotPossible,F_CS,F_CC,F_NE,F_LT,F_SH,F_GE,
  280. F_NE,F_LO,F_VS,F_VC,F_MI,F_PL);
  281. begin
  282. f:=inv_flags[f];
  283. end;
  284. function flags_to_cond(const f: TResFlags) : TAsmCond;
  285. const
  286. flag_2_cond: array[F_CC..F_MI] of TAsmCond =
  287. (C_CC,C_CS,C_EQ,C_GE,C_LO,C_LT,
  288. C_NE,C_SH,C_VC,C_VS,C_PL,C_MI);
  289. begin
  290. if f=F_NotPossible then
  291. internalerror(2011022101);
  292. if f>high(flag_2_cond) then
  293. internalerror(200112301);
  294. result:=flag_2_cond[f];
  295. end;
  296. function findreg_by_number(r:Tregister):tregisterindex;
  297. begin
  298. result:=rgBase.findreg_by_number_table(r,regnumber_index);
  299. end;
  300. function std_regnum_search(const s:string):Tregister;
  301. begin
  302. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  303. end;
  304. function std_regname(r:Tregister):string;
  305. var
  306. p : tregisterindex;
  307. begin
  308. p:=findreg_by_number_table(r,regnumber_index);
  309. if p<>0 then
  310. result:=std_regname_table[p]
  311. else
  312. result:=generic_regname(r);
  313. end;
  314. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  315. const
  316. inverse: array[TAsmCond] of TAsmCond=(C_None,
  317. C_CS,C_CC,C_NE,C_LT,C_HS,C_HC,C_IE,C_ID,C_SH,C_GE,
  318. C_PL,C_EQ,C_MI,C_LO,C_TS,C_TC,C_VS,C_VC);
  319. begin
  320. result := inverse[c];
  321. end;
  322. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  323. begin
  324. result := c1 = c2;
  325. end;
  326. { Checks if Subset is a subset of c (e.g. "less than" is a subset of "less than or equal" }
  327. function condition_in(const Subset, c: TAsmCond): Boolean;
  328. begin
  329. Result := (c = C_None) or conditions_equal(Subset, c);
  330. { Please update as necessary. [Kit] }
  331. if not Result then
  332. case Subset of
  333. C_EQ:
  334. Result := (c in [C_GE]);
  335. C_LT:
  336. Result := (c in [C_NE]);
  337. else
  338. Result := False;
  339. end;
  340. end;
  341. function rotl(d : dword;b : byte) : dword;
  342. begin
  343. result:=(d shr (32-b)) or (d shl b);
  344. end;
  345. function dwarf_reg(r:tregister):byte;
  346. var
  347. reg : shortint;
  348. begin
  349. reg:=regdwarf_table[findreg_by_number(r)];
  350. if reg=-1 then
  351. internalerror(200603251);
  352. result:=reg;
  353. end;
  354. function dwarf_reg_no_error(r:tregister):shortint;
  355. begin
  356. result:=regdwarf_table[findreg_by_number(r)];
  357. end;
  358. function eh_return_data_regno(nr: longint): longint;
  359. begin
  360. result:=-1;
  361. end;
  362. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  363. begin
  364. is_calljmp:= o in call_jmp_instructions;
  365. end;
  366. function GetDefaultTmpReg: TRegister;
  367. begin
  368. if CPUAVR_16_REGS in cpu_capabilities[current_settings.cputype] then
  369. Result:=NR_R16
  370. else
  371. Result:=NR_R0;
  372. end;
  373. function GetDefaultZeroReg: TRegister;
  374. begin
  375. if CPUAVR_16_REGS in cpu_capabilities[current_settings.cputype] then
  376. Result:=NR_R17
  377. else
  378. Result:=NR_R1;
  379. end;
  380. end.