cgcpu.pas 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the Risc-V32
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,symtype,symdef,
  22. cgbase,cgobj,cgrv,
  23. aasmbase,aasmcpu,aasmtai,aasmdata,
  24. cpubase,cpuinfo,cgutils,cg64f32,rgcpu,
  25. parabase;
  26. type
  27. tcgrv32 = class(tcgrv)
  28. procedure init_register_allocators;override;
  29. procedure done_register_allocators;override;
  30. { move instructions }
  31. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  32. { 32x32 to 64 bit multiplication }
  33. procedure a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  34. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  35. procedure g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef); override;
  36. end;
  37. tcg64frv = class(tcg64f32)
  38. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  39. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  40. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  41. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  42. end;
  43. procedure create_codegen;
  44. implementation
  45. uses
  46. symtable,
  47. globals,verbose,systems,cutils,
  48. symconst,symsym,fmodule,
  49. rgobj,tgobj,cpupi,procinfo,paramgr;
  50. {$undef AVOID_OVERFLOW}
  51. {$ifopt Q+}
  52. {$define AVOID_OVERFLOW}
  53. const
  54. max_12_bit = 1 shl 12;
  55. {$endif}
  56. { Range check must be disabled explicitly as conversions between signed and unsigned
  57. 32-bit values are done without explicit typecasts }
  58. {$R-}
  59. procedure tcgrv32.init_register_allocators;
  60. begin
  61. inherited init_register_allocators;
  62. if CPURV_HAS_16REGISTERS in cpu_capabilities[current_settings.cputype] then
  63. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  64. [RS_X10,RS_X11,RS_X12,RS_X13,RS_X14,RS_X15,
  65. RS_X5,RS_X6,RS_X7,
  66. RS_X3,RS_X4,
  67. RS_X9],first_int_imreg,[])
  68. else
  69. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  70. [RS_X10,RS_X11,RS_X12,RS_X13,RS_X14,RS_X15,RS_X16,RS_X17,
  71. RS_X31,RS_X30,RS_X29,RS_X28,
  72. RS_X5,RS_X6,RS_X7,
  73. RS_X3,RS_X4,
  74. RS_X9,RS_X27,RS_X26,RS_X25,RS_X24,RS_X23,RS_X22,
  75. RS_X21,RS_X20,RS_X19,RS_X18],first_int_imreg,[]);
  76. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  77. [RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,RS_F16,RS_F17,
  78. RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  79. RS_F28,RS_F29,RS_F30,RS_F31,
  80. RS_F8,RS_F9,
  81. RS_F27,
  82. RS_F26,RS_F25,RS_F24,RS_F23,RS_F22,RS_F21,RS_F20,RS_F19,RS_F18],first_fpu_imreg,[]);
  83. end;
  84. procedure tcgrv32.done_register_allocators;
  85. begin
  86. rg[R_INTREGISTER].free;
  87. rg[R_FPUREGISTER].free;
  88. inherited done_register_allocators;
  89. end;
  90. procedure tcgrv32.a_load_reg_reg(list : TAsmList;fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  91. var
  92. ai: taicpu;
  93. begin
  94. {$ifdef EXTDEBUG}
  95. list.concat(tai_comment.Create(strpnew('Move '+tcgsize2str(fromsize)+'->'+tcgsize2str(tosize))));
  96. {$endif EXTDEBUG}
  97. if (tosize=OS_S32) and (fromsize=OS_32) then
  98. begin
  99. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  100. list.concat(ai);
  101. rg[R_INTREGISTER].add_move_instruction(ai);
  102. end
  103. else if (tcgsize2unsigned[tosize]=OS_32) and (fromsize=OS_8) then
  104. list.Concat(taicpu.op_reg_reg_const(A_ANDI,reg2,reg1,$FF))
  105. else if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  106. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  107. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  108. ((tcgsize2unsigned[fromsize]<>fromsize) and ((tcgsize2unsigned[tosize]=tosize)) and
  109. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> sizeof(pint)) ) then
  110. begin
  111. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  112. begin
  113. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(4-tcgsize2size[fromsize])));
  114. if tcgsize2unsigned[fromsize]<>fromsize then
  115. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])))
  116. else
  117. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])));
  118. end
  119. else
  120. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(4-tcgsize2size[tosize])));
  121. if tcgsize2unsigned[tosize]=tosize then
  122. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(4-tcgsize2size[tosize])))
  123. else
  124. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(4-tcgsize2size[tosize])));
  125. end
  126. else
  127. begin
  128. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  129. list.concat(ai);
  130. rg[R_INTREGISTER].add_move_instruction(ai);
  131. end;
  132. end;
  133. procedure tcgrv32.a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  134. var
  135. op: tasmop;
  136. begin
  137. case size of
  138. OS_INT: op:=A_MULHU;
  139. OS_SINT: op:=A_MULH;
  140. else
  141. InternalError(2014061501);
  142. end;
  143. if (dsthi<>NR_NO) then
  144. list.concat(taicpu.op_reg_reg_reg(op,dsthi,src1,src2));
  145. { low word is always unsigned }
  146. if (dstlo<>NR_NO) then
  147. list.concat(taicpu.op_reg_reg_reg(A_MUL,dstlo,src1,src2));
  148. end;
  149. procedure tcgrv32.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  150. var
  151. tmpreg1, hreg, countreg: TRegister;
  152. src, dst, src2, dst2: TReference;
  153. lab: tasmlabel;
  154. Count, count2: aint;
  155. function reference_is_reusable(const ref: treference): boolean;
  156. begin
  157. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  158. (ref.symbol=nil) and
  159. is_imm12(ref.offset);
  160. end;
  161. begin
  162. src2:=source;
  163. fixref(list,src2);
  164. dst2:=dest;
  165. fixref(list,dst2);
  166. if len > high(longint) then
  167. internalerror(2002072704);
  168. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  169. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  170. i.e. before secondpass. Other internal procedures request correct stack frame
  171. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  172. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  173. { anybody wants to determine a good value here :)? }
  174. if (len > 100) and
  175. assigned(current_procinfo) and
  176. (pi_do_call in current_procinfo.flags) then
  177. g_concatcopy_move(list, src2, dst2, len)
  178. else
  179. begin
  180. Count := len div 4;
  181. if (count<=4) and reference_is_reusable(src2) then
  182. src:=src2
  183. else
  184. begin
  185. reference_reset(src,sizeof(aint),[]);
  186. { load the address of src2 into src.base }
  187. src.base := GetAddressRegister(list);
  188. a_loadaddr_ref_reg(list, src2, src.base);
  189. end;
  190. if (count<=4) and reference_is_reusable(dst2) then
  191. dst:=dst2
  192. else
  193. begin
  194. reference_reset(dst,sizeof(aint),[]);
  195. { load the address of dst2 into dst.base }
  196. dst.base := GetAddressRegister(list);
  197. a_loadaddr_ref_reg(list, dst2, dst.base);
  198. end;
  199. { generate a loop }
  200. if Count > 4 then
  201. begin
  202. countreg := GetIntRegister(list, OS_INT);
  203. tmpreg1 := GetIntRegister(list, OS_INT);
  204. a_load_const_reg(list, OS_INT, Count, countreg);
  205. current_asmdata.getjumplabel(lab);
  206. a_label(list, lab);
  207. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  208. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  209. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  210. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  211. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  212. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_X0,countreg,lab);
  213. len := len mod 4;
  214. end;
  215. { unrolled loop }
  216. Count := len div 4;
  217. if Count > 0 then
  218. begin
  219. tmpreg1 := GetIntRegister(list, OS_INT);
  220. for count2 := 1 to Count do
  221. begin
  222. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  223. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  224. Inc(src.offset, 4);
  225. Inc(dst.offset, 4);
  226. end;
  227. len := len mod 4;
  228. end;
  229. if (len and 4) <> 0 then
  230. begin
  231. hreg := GetIntRegister(list, OS_INT);
  232. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  233. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  234. Inc(src.offset, 4);
  235. Inc(dst.offset, 4);
  236. end;
  237. { copy the leftovers }
  238. if (len and 2) <> 0 then
  239. begin
  240. hreg := GetIntRegister(list, OS_INT);
  241. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  242. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  243. Inc(src.offset, 2);
  244. Inc(dst.offset, 2);
  245. end;
  246. if (len and 1) <> 0 then
  247. begin
  248. hreg := GetIntRegister(list, OS_INT);
  249. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  250. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  251. end;
  252. end;
  253. end;
  254. procedure tcgrv32.g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef);
  255. begin
  256. end;
  257. procedure tcg64frv.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  258. var
  259. tmpreg1: TRegister;
  260. begin
  261. case op of
  262. OP_NOT:
  263. begin
  264. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reglo,regdst.reglo);
  265. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reghi,regdst.reghi);
  266. end;
  267. OP_NEG:
  268. begin
  269. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  270. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reglo, NR_X0, regsrc.reglo));
  271. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_X0, regdst.reglo));
  272. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, NR_X0, regsrc.reghi));
  273. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, tmpreg1));
  274. end;
  275. else
  276. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  277. end;
  278. end;
  279. procedure tcg64frv.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  280. begin
  281. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  282. end;
  283. procedure tcg64frv.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  284. var
  285. signed: Boolean;
  286. tmplo, carry, tmphi, hreg: TRegister;
  287. begin
  288. case op of
  289. OP_AND,OP_OR,OP_XOR:
  290. begin
  291. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  292. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  293. end;
  294. OP_ADD:
  295. begin
  296. signed:=(size in [OS_S64]);
  297. tmplo := cg.GetIntRegister(list,OS_S32);
  298. carry := cg.GetIntRegister(list,OS_S32);
  299. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  300. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  301. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmplo, regsrc2.reglo));
  302. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  303. if signed then
  304. begin
  305. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  306. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regdst.reghi, carry));
  307. end
  308. else
  309. begin
  310. tmphi:=cg.GetIntRegister(list,OS_INT);
  311. hreg:=cg.GetIntRegister(list,OS_INT);
  312. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  313. // first add carry to one of the addends
  314. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  315. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regsrc2.reghi));
  316. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  317. // then add another addend
  318. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  319. end;
  320. end;
  321. OP_SUB:
  322. begin
  323. signed:=(size in [OS_S64]);
  324. tmplo := cg.GetIntRegister(list,OS_S32);
  325. carry := cg.GetIntRegister(list,OS_S32);
  326. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  327. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  328. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reglo,tmplo));
  329. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  330. if signed then
  331. begin
  332. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  333. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, carry));
  334. end
  335. else
  336. begin
  337. tmphi:=cg.GetIntRegister(list,OS_INT);
  338. hreg:=cg.GetIntRegister(list,OS_INT);
  339. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  340. // first subtract the carry...
  341. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmphi, regsrc2.reghi, carry));
  342. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reghi, tmphi));
  343. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  344. // ...then the subtrahend
  345. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  346. end;
  347. end;
  348. else
  349. internalerror(2002072801);
  350. end;
  351. end;
  352. procedure tcg64frv.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  353. var
  354. tmplo,carry: TRegister;
  355. hisize: tcgsize;
  356. begin
  357. carry:=NR_NO;
  358. if (size in [OS_S64]) then
  359. hisize:=OS_S32
  360. else
  361. hisize:=OS_32;
  362. case op of
  363. OP_AND,OP_OR,OP_XOR:
  364. begin
  365. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  366. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  367. end;
  368. OP_ADD:
  369. begin
  370. if lo(value)<>0 then
  371. begin
  372. tmplo:=cg.GetIntRegister(list,OS_32);
  373. carry:=cg.GetIntRegister(list,OS_32);
  374. if is_imm12(aint(lo(value))) then
  375. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,aint(lo(value))))
  376. else
  377. begin
  378. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  379. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmplo,tmplo,regsrc.reglo))
  380. end;
  381. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,tmplo,regsrc.reglo));
  382. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  383. end
  384. else
  385. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  386. { With overflow checking and unsigned args, this generates slighly suboptimal code
  387. ($80000000 constant loaded twice). Other cases are fine. Getting it perfect does not
  388. look worth the effort. }
  389. cg.a_op_const_reg_reg(list,OP_ADD,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  390. if carry<>NR_NO then
  391. cg.a_op_reg_reg_reg(list,OP_ADD,hisize,carry,regdst.reghi,regdst.reghi);
  392. end;
  393. OP_SUB:
  394. begin
  395. carry:=NR_NO;
  396. if lo(value)<>0 then
  397. begin
  398. tmplo:=cg.GetIntRegister(list,OS_32);
  399. carry:=cg.GetIntRegister(list,OS_32);
  400. if {$ifdef AVOID_OVERFLOW} (abs(value) <= max_12_bit) and {$endif} is_imm12(-aint(lo(value))) then
  401. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,-aint(lo(value))))
  402. else
  403. begin
  404. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  405. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmplo,regsrc.reglo,tmplo))
  406. end;
  407. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,regsrc.reglo,tmplo));
  408. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  409. end
  410. else
  411. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  412. cg.a_op_const_reg_reg(list,OP_SUB,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  413. if carry<>NR_NO then
  414. cg.a_op_reg_reg_reg(list,OP_SUB,hisize,carry,regdst.reghi,regdst.reghi);
  415. end;
  416. else
  417. InternalError(2013050301);
  418. end;
  419. end;
  420. procedure create_codegen;
  421. begin
  422. cg := tcgrv32.create;
  423. cg64 :=tcg64frv.create;
  424. end;
  425. end.