cgcpu.pas 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the RiscV64
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$I fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, symtype, symdef, symsym,
  22. cgbase, cgobj,cgrv,
  23. aasmbase, aasmcpu, aasmtai,aasmdata,
  24. cpubase, cpuinfo, cgutils, rgcpu,
  25. parabase;
  26. type
  27. tcgrv64 = class(tcgrv)
  28. procedure init_register_allocators; override;
  29. procedure done_register_allocators; override;
  30. { move instructions }
  31. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  32. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; register: tregister); override;
  33. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  34. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  35. procedure g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef); override;
  36. procedure g_concatcopy(list: TAsmList; const source, dest: treference; len: aint); override;
  37. end;
  38. procedure create_codegen;
  39. implementation
  40. uses
  41. sysutils, cclasses,
  42. globals, verbose, systems, cutils,
  43. symconst, fmodule, symtable,
  44. rgobj, tgobj, cpupi, procinfo, paramgr, cpupara;
  45. { Range check must be disabled explicitly as conversions between signed and unsigned
  46. 64-bit and 32-bit values are done without explicit typecasts }
  47. {$R-}
  48. procedure tcgrv64.init_register_allocators;
  49. begin
  50. inherited init_register_allocators;
  51. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  52. [RS_X10,RS_X11,RS_X12,RS_X13,RS_X14,RS_X15,RS_X16,RS_X17,
  53. RS_X31,RS_X30,RS_X29,RS_X28,
  54. RS_X5,RS_X6,RS_X7,
  55. RS_X9,RS_X27,RS_X26,RS_X25,RS_X24,RS_X23,RS_X22,
  56. RS_X21,RS_X20,RS_X19,RS_X18],first_int_imreg,[]);
  57. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  58. [RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,RS_F16,RS_F17,
  59. RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  60. RS_F28,RS_F29,RS_F30,RS_F31,
  61. RS_F8,RS_F9,
  62. RS_F27,
  63. RS_F26,RS_F25,RS_F24,RS_F23,RS_F22,RS_F21,RS_F20,RS_F19,RS_F18],first_fpu_imreg,[]);
  64. end;
  65. procedure tcgrv64.done_register_allocators;
  66. begin
  67. rg[R_INTREGISTER].free;
  68. rg[R_FPUREGISTER].free;
  69. inherited done_register_allocators;
  70. end;
  71. procedure tcgrv64.a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  72. var
  73. ai: taicpu;
  74. begin
  75. {$ifdef EXTDEBUG}
  76. list.concat(tai_comment.Create(strpnew('Move '+tcgsize2str(fromsize)+'->'+tcgsize2str(tosize))));
  77. {$endif EXTDEBUG}
  78. if (tcgsize2unsigned[tosize]=OS_64) and (fromsize=OS_S32) then
  79. list.Concat(taicpu.op_reg_reg_const(A_ADDIW,reg2,reg1,0))
  80. else if (tosize=OS_S32) and (tcgsize2unsigned[fromsize]=OS_64) then
  81. list.Concat(taicpu.op_reg_reg_const(A_ADDIW,reg2,reg1,0))
  82. else if (tosize=OS_S32) and (fromsize=OS_32) then
  83. list.Concat(taicpu.op_reg_reg_const(A_ADDIW,reg2,reg1,0))
  84. else if (tcgsize2unsigned[tosize]=OS_64) and (fromsize=OS_8) then
  85. list.Concat(taicpu.op_reg_reg_const(A_ANDI,reg2,reg1,$FF))
  86. else if (tosize=OS_8) and (fromsize<>OS_8) then
  87. list.Concat(taicpu.op_reg_reg_const(A_ANDI,reg2,reg1,$FF))
  88. else if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  89. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  90. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  91. ((tcgsize2unsigned[fromsize]<>fromsize) and ((tcgsize2unsigned[tosize]=tosize)) and
  92. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> sizeof(pint)) ) then
  93. begin
  94. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  95. begin
  96. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(8-tcgsize2size[fromsize])));
  97. if tcgsize2unsigned[fromsize]<>fromsize then
  98. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])))
  99. else
  100. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])));
  101. end
  102. else if tcgsize2unsigned[tosize]<>OS_64 then
  103. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(8-tcgsize2size[tosize])))
  104. else
  105. a_load_reg_reg(list,tosize,tosize,reg1,reg2);
  106. if tcgsize2unsigned[tosize]=tosize then
  107. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(8-tcgsize2size[tosize])))
  108. else
  109. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(8-tcgsize2size[tosize])));
  110. end
  111. else
  112. begin
  113. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  114. list.concat(ai);
  115. rg[R_INTREGISTER].add_move_instruction(ai);
  116. end;
  117. end;
  118. procedure tcgrv64.a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; register: tregister);
  119. var
  120. l: TAsmLabel;
  121. hr: treference;
  122. begin
  123. if a=0 then
  124. a_load_reg_reg(list,size,size,NR_X0,register)
  125. else
  126. begin
  127. if is_imm12(a) then
  128. list.concat(taicpu.op_reg_reg_const(A_ADDI,register,NR_X0,a))
  129. else if is_lui_imm(a) then
  130. list.concat(taicpu.op_reg_const(A_LUI,register,(a shr 12) and $FFFFF))
  131. else if (int64(longint(a))=a) then
  132. begin
  133. if (a and $800)<>0 then
  134. list.concat(taicpu.op_reg_const(A_LUI,register,((a shr 12)+1) and $FFFFF))
  135. else
  136. list.concat(taicpu.op_reg_const(A_LUI,register,(a shr 12) and $FFFFF));
  137. list.concat(taicpu.op_reg_reg_const(A_ADDIW,register,register,SarSmallint(smallint(a shl 4),4)));
  138. end
  139. else
  140. begin
  141. reference_reset(hr,8,[]);
  142. current_asmdata.getjumplabel(l);
  143. current_procinfo.aktlocaldata.Concat(cai_align.Create(8));
  144. cg.a_label(current_procinfo.aktlocaldata,l);
  145. hr.symboldata:=current_procinfo.aktlocaldata.last;
  146. current_procinfo.aktlocaldata.concat(tai_const.Create_64bit(a));
  147. hr.symbol:=l;
  148. hr.refaddr:=addr_pcrel_hi20;
  149. current_asmdata.getjumplabel(l);
  150. a_label(list,l);
  151. list.concat(taicpu.op_reg_ref(A_AUIPC,register,hr));
  152. reference_reset_symbol(hr,l,0,0,[]);
  153. hr.refaddr:=addr_pcrel_lo12;
  154. hr.base:=register;
  155. list.concat(taicpu.op_reg_ref(A_LD,register,hr));
  156. end;
  157. end;
  158. end;
  159. procedure tcgrv64.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation);
  160. var
  161. signed: Boolean;
  162. l: TAsmLabel;
  163. tmpreg: tregister;
  164. ai: taicpu;
  165. begin
  166. if setflags then
  167. begin
  168. tmpreg:=getintregister(list,size);
  169. a_load_const_reg(list,size,a,tmpreg);
  170. a_op_reg_reg_reg_checkoverflow(list,op,size,tmpreg,src,dst,setflags,ovloc);
  171. end
  172. else
  173. a_op_const_reg_reg(list,op,size,a,src,dst);
  174. end;
  175. procedure tcgrv64.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation);
  176. var
  177. signed: Boolean;
  178. l: TAsmLabel;
  179. tmpreg, tmpreg0: tregister;
  180. ai: taicpu;
  181. begin
  182. signed:=tcgsize2unsigned[size]<>size;
  183. if setflags then
  184. case op of
  185. OP_ADD:
  186. begin
  187. current_asmdata.getjumplabel(l);
  188. list.Concat(taicpu.op_reg_reg_reg(A_ADD,dst,src2,src1));
  189. if signed then
  190. begin
  191. {
  192. t0=src1<0
  193. t1=result<src2
  194. overflow if t0<>t1
  195. }
  196. tmpreg0:=getintregister(list,OS_INT);
  197. tmpreg:=getintregister(list,OS_INT);
  198. list.Concat(taicpu.op_reg_reg_reg(A_SLT,tmpreg0,src1,NR_X0));
  199. list.Concat(taicpu.op_reg_reg_reg(A_SLT,tmpreg,dst,src2));
  200. ai:=taicpu.op_reg_reg_sym_ofs(A_Bxx,tmpreg,tmpreg0,l,0);
  201. ai.condition:=C_EQ;
  202. list.concat(ai);
  203. end
  204. else
  205. begin
  206. {
  207. jump if sum>=x
  208. }
  209. if size in [OS_S32,OS_32] then
  210. begin
  211. tmpreg:=getintregister(list,OS_INT);
  212. a_load_reg_reg(list,size,OS_64,dst,tmpreg);
  213. dst:=tmpreg;
  214. end;
  215. ai:=taicpu.op_reg_reg_sym_ofs(A_Bxx,dst,src2,l,0);
  216. ai.condition:=C_GEU;
  217. list.concat(ai);
  218. end;
  219. a_call_name(list,'FPC_OVERFLOW',false);
  220. a_label(list,l);
  221. end;
  222. OP_SUB:
  223. begin
  224. current_asmdata.getjumplabel(l);
  225. list.Concat(taicpu.op_reg_reg_reg(A_SUB,dst,src2,src1));
  226. if signed then
  227. begin
  228. tmpreg0:=getintregister(list,OS_INT);
  229. tmpreg:=getintregister(list,OS_INT);
  230. list.Concat(taicpu.op_reg_reg_reg(A_SLT,tmpreg0,NR_X0,src1));
  231. list.Concat(taicpu.op_reg_reg_reg(A_SLT,tmpreg,dst,src2));
  232. ai:=taicpu.op_reg_reg_sym_ofs(A_Bxx,tmpreg,tmpreg0,l,0);
  233. ai.condition:=C_EQ;
  234. list.concat(ai);
  235. end
  236. else
  237. begin
  238. { no overflow if result<=src2 }
  239. if size in [OS_S32,OS_32] then
  240. begin
  241. tmpreg:=getintregister(list,OS_INT);
  242. a_load_reg_reg(list,size,OS_64,dst,tmpreg);
  243. dst:=tmpreg;
  244. end;
  245. ai:=taicpu.op_reg_reg_sym_ofs(A_Bxx,src2,dst,l,0);
  246. ai.condition:=C_GEU;
  247. list.concat(ai);
  248. end;
  249. a_call_name(list,'FPC_OVERFLOW',false);
  250. a_label(list,l);
  251. end;
  252. OP_IMUL:
  253. begin
  254. { No overflow if upper result is same as sign of result }
  255. current_asmdata.getjumplabel(l);
  256. tmpreg:=getintregister(list,OS_INT);
  257. tmpreg0:=getintregister(list,OS_INT);
  258. list.Concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2));
  259. list.Concat(taicpu.op_reg_reg_reg(A_MULH,tmpreg,src1,src2));
  260. list.concat(taicpu.op_reg_reg_const(A_SRAI,tmpreg0,dst,63));
  261. a_cmp_reg_reg_label(list,OS_INT,OC_EQ,tmpreg,tmpreg0,l);
  262. a_call_name(list,'FPC_OVERFLOW',false);
  263. a_label(list,l);
  264. end;
  265. OP_MUL:
  266. begin
  267. { No overflow if upper result is 0 }
  268. current_asmdata.getjumplabel(l);
  269. tmpreg:=getintregister(list,OS_INT);
  270. list.Concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2));
  271. list.Concat(taicpu.op_reg_reg_reg(A_MULHU,tmpreg,src1,src2));
  272. a_cmp_reg_reg_label(list,OS_INT,OC_EQ,tmpreg,NR_X0,l);
  273. a_call_name(list,'FPC_OVERFLOW',false);
  274. a_label(list,l);
  275. end;
  276. OP_IDIV:
  277. begin
  278. { Only overflow if dst is all 1's }
  279. current_asmdata.getjumplabel(l);
  280. tmpreg:=getintregister(list,OS_INT);
  281. list.Concat(taicpu.op_reg_reg_reg(A_DIV,dst,src1,src2));
  282. list.Concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,dst,1));
  283. a_cmp_reg_reg_label(list,OS_INT,OC_NE,tmpreg,NR_X0,l);
  284. a_call_name(list,'FPC_OVERFLOW',false);
  285. a_label(list,l);
  286. end;
  287. else
  288. internalerror(2019051032);
  289. end
  290. else
  291. a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  292. end;
  293. procedure tcgrv64.g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef);
  294. begin
  295. end;
  296. procedure tcgrv64.g_concatcopy(list: TAsmList; const source, dest: treference; len: aint);
  297. var
  298. tmpreg1, hreg, countreg: TRegister;
  299. src, dst, src2, dst2: TReference;
  300. lab: tasmlabel;
  301. Count, count2: aint;
  302. begin
  303. src2:=source;
  304. fixref(list,src2);
  305. dst2:=dest;
  306. fixref(list,dst2);
  307. if len > high(longint) then
  308. internalerror(2002072704);
  309. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  310. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  311. i.e. before secondpass. Other internal procedures request correct stack frame
  312. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  313. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  314. { anybody wants to determine a good value here :)? }
  315. if (len > 100) and
  316. assigned(current_procinfo) and
  317. (pi_do_call in current_procinfo.flags) then
  318. g_concatcopy_move(list, src2, dst2, len)
  319. else
  320. begin
  321. Count := len div 8;
  322. reference_reset(src,sizeof(aint),[]);
  323. { load the address of src2 into src.base }
  324. src.base := GetAddressRegister(list);
  325. a_loadaddr_ref_reg(list, src2, src.base);
  326. reference_reset(dst,sizeof(aint),[]);
  327. { load the address of dst2 into dst.base }
  328. dst.base := GetAddressRegister(list);
  329. a_loadaddr_ref_reg(list, dst2, dst.base);
  330. { generate a loop }
  331. if Count > 4 then
  332. begin
  333. countreg := GetIntRegister(list, OS_INT);
  334. tmpreg1 := GetIntRegister(list, OS_INT);
  335. a_load_const_reg(list, OS_INT, Count, countreg);
  336. current_asmdata.getjumplabel(lab);
  337. a_label(list, lab);
  338. list.concat(taicpu.op_reg_ref(A_LD, tmpreg1, src));
  339. list.concat(taicpu.op_reg_ref(A_SD, tmpreg1, dst));
  340. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 8));
  341. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 8));
  342. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  343. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_X0,countreg,lab);
  344. len := len mod 8;
  345. end;
  346. { unrolled loop }
  347. Count := len div 8;
  348. if Count > 0 then
  349. begin
  350. tmpreg1 := GetIntRegister(list, OS_INT);
  351. count2 := 1;
  352. while count2 <= Count do
  353. begin
  354. list.concat(taicpu.op_reg_ref(A_LD, tmpreg1, src));
  355. list.concat(taicpu.op_reg_ref(A_SD, tmpreg1, dst));
  356. Inc(src.offset, 8);
  357. Inc(dst.offset, 8);
  358. Inc(count2);
  359. end;
  360. len := len mod 8;
  361. end;
  362. if (len and 4) <> 0 then
  363. begin
  364. hreg := GetIntRegister(list, OS_INT);
  365. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  366. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  367. Inc(src.offset, 4);
  368. Inc(dst.offset, 4);
  369. end;
  370. { copy the leftovers }
  371. if (len and 2) <> 0 then
  372. begin
  373. hreg := GetIntRegister(list, OS_INT);
  374. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  375. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  376. Inc(src.offset, 2);
  377. Inc(dst.offset, 2);
  378. end;
  379. if (len and 1) <> 0 then
  380. begin
  381. hreg := GetIntRegister(list, OS_INT);
  382. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  383. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  384. end;
  385. end;
  386. end;
  387. procedure create_codegen;
  388. begin
  389. cg := tcgrv64.create;
  390. cg128:=tcg128.create;
  391. end;
  392. end.