cgx86.pas 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the common parts of the code generator for the i386 and the x86-64.
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the common parts of the code generator for the i386 and the x86-64.
  18. }
  19. unit cgx86;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. cgbase,cgutils,cgobj,
  25. aasmbase,aasmtai,aasmcpu,
  26. cpubase,cpuinfo,rgobj,rgx86,rgcpu,
  27. symconst,symtype;
  28. type
  29. tcgx86 = class(tcg)
  30. rgfpu : Trgx86fpu;
  31. procedure done_register_allocators;override;
  32. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  33. function getmmxregister(list:Taasmoutput):Tregister;
  34. procedure getcpuregister(list:Taasmoutput;r:Tregister);override;
  35. procedure ungetcpuregister(list:Taasmoutput;r:Tregister);override;
  36. procedure alloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);override;
  37. procedure dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);override;
  38. function uses_registers(rt:Tregistertype):boolean;override;
  39. procedure add_reg_instruction(instr:Tai;r:tregister);override;
  40. procedure dec_fpu_stack;
  41. procedure inc_fpu_stack;
  42. procedure a_call_name(list : taasmoutput;const s : string);override;
  43. procedure a_call_reg(list : taasmoutput;reg : tregister);override;
  44. procedure a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  45. procedure a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference); override;
  46. procedure a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  47. procedure a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); override;
  48. procedure a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference); override;
  49. procedure a_op_const_reg_reg(list: taasmoutput; op: TOpCg;
  50. size: tcgsize; a: aint; src, dst: tregister); override;
  51. procedure a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;
  52. size: tcgsize; src1, src2, dst: tregister); override;
  53. { move instructions }
  54. procedure a_load_const_reg(list : taasmoutput; tosize: tcgsize; a : aint;reg : tregister);override;
  55. procedure a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);override;
  56. procedure a_load_reg_ref(list : taasmoutput;fromsize,tosize: tcgsize; reg : tregister;const ref : treference);override;
  57. procedure a_load_ref_reg(list : taasmoutput;fromsize,tosize: tcgsize;const ref : treference;reg : tregister);override;
  58. procedure a_load_reg_reg(list : taasmoutput;fromsize,tosize: tcgsize;reg1,reg2 : tregister);override;
  59. procedure a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);override;
  60. { fpu move instructions }
  61. procedure a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister); override;
  62. procedure a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister); override;
  63. procedure a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference); override;
  64. { vector register move instructions }
  65. procedure a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  66. procedure a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  67. procedure a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  68. procedure a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  69. procedure a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);override;
  70. { comparison operations }
  71. procedure a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  72. l : tasmlabel);override;
  73. procedure a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  74. l : tasmlabel);override;
  75. procedure a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  76. procedure a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister; l : tasmlabel); override;
  77. procedure a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); override;
  78. procedure a_jmp_name(list : taasmoutput;const s : string);override;
  79. procedure a_jmp_always(list : taasmoutput;l: tasmlabel); override;
  80. procedure a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel); override;
  81. procedure g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister); override;
  82. procedure g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference); override;
  83. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;
  84. { entry/exit code helpers }
  85. procedure g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);override;
  86. procedure g_profilecode(list : taasmoutput);override;
  87. procedure g_stackpointer_alloc(list : taasmoutput;localsize : longint);override;
  88. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  89. procedure g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);override;
  90. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  91. protected
  92. procedure a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  93. procedure check_register_size(size:tcgsize;reg:tregister);
  94. procedure opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  95. private
  96. procedure sizes2load(s1,s2 : tcgsize;var op: tasmop; var s3: topsize);
  97. procedure floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  98. procedure floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  99. procedure floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  100. procedure floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  101. end;
  102. function use_sse(def : tdef) : boolean;
  103. const
  104. {$ifdef x86_64}
  105. TCGSize2OpSize: Array[tcgsize] of topsize =
  106. (S_NO,S_B,S_W,S_L,S_Q,S_T,S_B,S_W,S_L,S_Q,S_Q,
  107. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  108. S_NO,S_NO,S_NO,S_MD,S_T,
  109. S_NO,S_NO,S_NO,S_NO,S_T);
  110. {$else x86_64}
  111. TCGSize2OpSize: Array[tcgsize] of topsize =
  112. (S_NO,S_B,S_W,S_L,S_L,S_T,S_B,S_W,S_L,S_L,S_L,
  113. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  114. S_NO,S_NO,S_NO,S_MD,S_T,
  115. S_NO,S_NO,S_NO,S_NO,S_T);
  116. {$endif x86_64}
  117. {$ifndef NOTARGETWIN32}
  118. winstackpagesize = 4096;
  119. {$endif NOTARGETWIN32}
  120. implementation
  121. uses
  122. globals,verbose,systems,cutils,
  123. dwarf,
  124. symdef,defutil,paramgr,procinfo;
  125. const
  126. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,A_ADD,A_AND,A_DIV,
  127. A_IDIV,A_MUL, A_IMUL, A_NEG,A_NOT,A_OR,
  128. A_SAR,A_SHL,A_SHR,A_SUB,A_XOR);
  129. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,
  130. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A);
  131. function use_sse(def : tdef) : boolean;
  132. begin
  133. use_sse:=(is_single(def) and (aktfputype in sse_singlescalar)) or
  134. (is_double(def) and (aktfputype in sse_doublescalar));
  135. end;
  136. procedure Tcgx86.done_register_allocators;
  137. begin
  138. rg[R_INTREGISTER].free;
  139. rg[R_MMREGISTER].free;
  140. rg[R_MMXREGISTER].free;
  141. rgfpu.free;
  142. inherited done_register_allocators;
  143. end;
  144. function Tcgx86.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  145. begin
  146. result:=rgfpu.getregisterfpu(list);
  147. end;
  148. function Tcgx86.getmmxregister(list:Taasmoutput):Tregister;
  149. begin
  150. if not assigned(rg[R_MMXREGISTER]) then
  151. internalerror(200312124);
  152. result:=rg[R_MMXREGISTER].getregister(list,R_SUBNONE);
  153. end;
  154. procedure Tcgx86.getcpuregister(list:Taasmoutput;r:Tregister);
  155. begin
  156. if getregtype(r)=R_FPUREGISTER then
  157. internalerror(2003121210)
  158. else
  159. inherited getcpuregister(list,r);
  160. end;
  161. procedure tcgx86.ungetcpuregister(list:Taasmoutput;r:Tregister);
  162. begin
  163. if getregtype(r)=R_FPUREGISTER then
  164. rgfpu.ungetregisterfpu(list,r)
  165. else
  166. inherited ungetcpuregister(list,r);
  167. end;
  168. procedure Tcgx86.alloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);
  169. begin
  170. if rt<>R_FPUREGISTER then
  171. inherited alloccpuregisters(list,rt,r);
  172. end;
  173. procedure Tcgx86.dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);
  174. begin
  175. if rt<>R_FPUREGISTER then
  176. inherited dealloccpuregisters(list,rt,r);
  177. end;
  178. function Tcgx86.uses_registers(rt:Tregistertype):boolean;
  179. begin
  180. if rt=R_FPUREGISTER then
  181. result:=false
  182. else
  183. result:=inherited uses_registers(rt);
  184. end;
  185. procedure tcgx86.add_reg_instruction(instr:Tai;r:tregister);
  186. begin
  187. if getregtype(r)<>R_FPUREGISTER then
  188. inherited add_reg_instruction(instr,r);
  189. end;
  190. procedure tcgx86.dec_fpu_stack;
  191. begin
  192. dec(rgfpu.fpuvaroffset);
  193. end;
  194. procedure tcgx86.inc_fpu_stack;
  195. begin
  196. inc(rgfpu.fpuvaroffset);
  197. end;
  198. {****************************************************************************
  199. This is private property, keep out! :)
  200. ****************************************************************************}
  201. procedure tcgx86.sizes2load(s1,s2 : tcgsize; var op: tasmop; var s3: topsize);
  202. begin
  203. case s2 of
  204. OS_8,OS_S8 :
  205. if S1 in [OS_8,OS_S8] then
  206. s3 := S_B
  207. else
  208. internalerror(200109221);
  209. OS_16,OS_S16:
  210. case s1 of
  211. OS_8,OS_S8:
  212. s3 := S_BW;
  213. OS_16,OS_S16:
  214. s3 := S_W;
  215. else
  216. internalerror(200109222);
  217. end;
  218. OS_32,OS_S32:
  219. case s1 of
  220. OS_8,OS_S8:
  221. s3 := S_BL;
  222. OS_16,OS_S16:
  223. s3 := S_WL;
  224. OS_32,OS_S32:
  225. s3 := S_L;
  226. else
  227. internalerror(200109223);
  228. end;
  229. {$ifdef x86_64}
  230. OS_64,OS_S64:
  231. case s1 of
  232. OS_8:
  233. s3 := S_BL;
  234. OS_S8:
  235. s3 := S_BQ;
  236. OS_16:
  237. s3 := S_WL;
  238. OS_S16:
  239. s3 := S_WQ;
  240. OS_32:
  241. s3 := S_L;
  242. OS_S32:
  243. s3 := S_LQ;
  244. OS_64,OS_S64:
  245. s3 := S_Q;
  246. else
  247. internalerror(200304302);
  248. end;
  249. {$endif x86_64}
  250. else
  251. internalerror(200109227);
  252. end;
  253. if s3 in [S_B,S_W,S_L,S_Q] then
  254. op := A_MOV
  255. else if s1 in [OS_8,OS_16,OS_32,OS_64] then
  256. op := A_MOVZX
  257. else
  258. {$ifdef x86_64}
  259. if s3 in [S_LQ] then
  260. op := A_MOVSXD
  261. else
  262. {$endif x86_64}
  263. op := A_MOVSX;
  264. end;
  265. procedure tcgx86.make_simple_ref(list:taasmoutput;var ref: treference);
  266. {$ifdef x86_64}
  267. var
  268. hreg : tregister;
  269. href : treference;
  270. {$endif x86_64}
  271. begin
  272. {$ifdef x86_64}
  273. { Only 32bit is allowed }
  274. if ((ref.offset<low(longint)) or (ref.offset>high(longint))) then
  275. begin
  276. { Load constant value to register }
  277. hreg:=GetAddressRegister(list);
  278. list.concat(taicpu.op_const_reg(A_MOV,S_Q,ref.offset,hreg));
  279. ref.offset:=0;
  280. {if assigned(ref.symbol) then
  281. begin
  282. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_Q,ref.symbol,0,hreg));
  283. ref.symbol:=nil;
  284. end;}
  285. { Add register to reference }
  286. if ref.index=NR_NO then
  287. ref.index:=hreg
  288. else
  289. begin
  290. if ref.scalefactor<>0 then
  291. begin
  292. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  293. ref.base:=hreg;
  294. end
  295. else
  296. begin
  297. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.index,hreg));
  298. ref.index:=hreg;
  299. end;
  300. end;
  301. end;
  302. if (cs_create_pic in aktmoduleswitches) and
  303. assigned(ref.symbol) then
  304. begin
  305. reference_reset_symbol(href,ref.symbol,0);
  306. hreg:=getaddressregister(list);
  307. href.refaddr:=addr_pic;
  308. href.base:=NR_RIP;
  309. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,href,hreg));
  310. ref.symbol:=nil;
  311. if ref.index=NR_NO then
  312. begin
  313. ref.index:=hreg;
  314. ref.scalefactor:=1;
  315. end
  316. else if ref.base=NR_NO then
  317. ref.base:=hreg
  318. else
  319. begin
  320. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  321. ref.base:=hreg;
  322. end;
  323. end;
  324. {$endif x86_64}
  325. end;
  326. procedure tcgx86.floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  327. begin
  328. case t of
  329. OS_F32 :
  330. begin
  331. op:=A_FLD;
  332. s:=S_FS;
  333. end;
  334. OS_F64 :
  335. begin
  336. op:=A_FLD;
  337. s:=S_FL;
  338. end;
  339. OS_F80 :
  340. begin
  341. op:=A_FLD;
  342. s:=S_FX;
  343. end;
  344. OS_C64 :
  345. begin
  346. op:=A_FILD;
  347. s:=S_IQ;
  348. end;
  349. else
  350. internalerror(200204041);
  351. end;
  352. end;
  353. procedure tcgx86.floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  354. var
  355. op : tasmop;
  356. s : topsize;
  357. tmpref : treference;
  358. begin
  359. tmpref:=ref;
  360. make_simple_ref(list,tmpref);
  361. floatloadops(t,op,s);
  362. list.concat(Taicpu.Op_ref(op,s,tmpref));
  363. inc_fpu_stack;
  364. end;
  365. procedure tcgx86.floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  366. begin
  367. case t of
  368. OS_F32 :
  369. begin
  370. op:=A_FSTP;
  371. s:=S_FS;
  372. end;
  373. OS_F64 :
  374. begin
  375. op:=A_FSTP;
  376. s:=S_FL;
  377. end;
  378. OS_F80 :
  379. begin
  380. op:=A_FSTP;
  381. s:=S_FX;
  382. end;
  383. OS_C64 :
  384. begin
  385. op:=A_FISTP;
  386. s:=S_IQ;
  387. end;
  388. else
  389. internalerror(200204042);
  390. end;
  391. end;
  392. procedure tcgx86.floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  393. var
  394. op : tasmop;
  395. s : topsize;
  396. tmpref : treference;
  397. begin
  398. tmpref:=ref;
  399. make_simple_ref(list,tmpref);
  400. floatstoreops(t,op,s);
  401. list.concat(Taicpu.Op_ref(op,s,tmpref));
  402. { storing non extended floats can cause a floating point overflow }
  403. if t<>OS_F80 then
  404. list.concat(Taicpu.Op_none(A_FWAIT,S_NO));
  405. dec_fpu_stack;
  406. end;
  407. procedure tcgx86.check_register_size(size:tcgsize;reg:tregister);
  408. begin
  409. if TCGSize2OpSize[size]<>TCGSize2OpSize[reg_cgsize(reg)] then
  410. internalerror(200306031);
  411. end;
  412. {****************************************************************************
  413. Assembler code
  414. ****************************************************************************}
  415. procedure tcgx86.a_jmp_name(list : taasmoutput;const s : string);
  416. begin
  417. list.concat(taicpu.op_sym(A_JMP,S_NO,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  418. end;
  419. procedure tcgx86.a_jmp_always(list : taasmoutput;l: tasmlabel);
  420. begin
  421. a_jmp_cond(list, OC_NONE, l);
  422. end;
  423. procedure tcgx86.a_call_name(list : taasmoutput;const s : string);
  424. begin
  425. list.concat(taicpu.op_sym(A_CALL,S_NO,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  426. end;
  427. procedure tcgx86.a_call_reg(list : taasmoutput;reg : tregister);
  428. begin
  429. list.concat(taicpu.op_reg(A_CALL,S_NO,reg));
  430. end;
  431. {********************** load instructions ********************}
  432. procedure tcgx86.a_load_const_reg(list : taasmoutput; tosize: TCGSize; a : aint; reg : TRegister);
  433. begin
  434. check_register_size(tosize,reg);
  435. { the optimizer will change it to "xor reg,reg" when loading zero, }
  436. { no need to do it here too (JM) }
  437. list.concat(taicpu.op_const_reg(A_MOV,TCGSize2OpSize[tosize],a,reg))
  438. end;
  439. procedure tcgx86.a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);
  440. var
  441. tmpref : treference;
  442. begin
  443. tmpref:=ref;
  444. make_simple_ref(list,tmpref);
  445. {$ifdef x86_64}
  446. { x86_64 only supports signed 32 bits constants directly }
  447. if (tosize in [OS_S64,OS_64]) and
  448. ((a<low(longint)) or (a>high(longint))) then
  449. begin
  450. a_load_const_ref(list,OS_32,longint(a and $ffffffff),tmpref);
  451. inc(tmpref.offset,4);
  452. a_load_const_ref(list,OS_32,longint(a shr 32),tmpref);
  453. end
  454. else
  455. {$endif x86_64}
  456. list.concat(taicpu.op_const_ref(A_MOV,TCGSize2OpSize[tosize],a,tmpref));
  457. end;
  458. procedure tcgx86.a_load_reg_ref(list : taasmoutput; fromsize,tosize: TCGSize; reg : tregister;const ref : treference);
  459. var
  460. op: tasmop;
  461. s: topsize;
  462. tmpsize : tcgsize;
  463. tmpreg : tregister;
  464. tmpref : treference;
  465. begin
  466. tmpref:=ref;
  467. make_simple_ref(list,tmpref);
  468. check_register_size(fromsize,reg);
  469. sizes2load(fromsize,tosize,op,s);
  470. case s of
  471. {$ifdef x86_64}
  472. S_BQ,S_WQ,S_LQ,
  473. {$endif x86_64}
  474. S_BW,S_BL,S_WL :
  475. begin
  476. tmpreg:=getintregister(list,tosize);
  477. {$ifdef x86_64}
  478. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  479. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  480. 64 bit (FK) }
  481. if s in [S_BL,S_WL,S_L] then
  482. begin
  483. tmpreg:=makeregsize(list,tmpreg,OS_32);
  484. tmpsize:=OS_32;
  485. end
  486. else
  487. {$endif x86_64}
  488. tmpsize:=tosize;
  489. list.concat(taicpu.op_reg_reg(op,s,reg,tmpreg));
  490. a_load_reg_ref(list,tmpsize,tosize,tmpreg,tmpref);
  491. end;
  492. else
  493. list.concat(taicpu.op_reg_ref(op,s,reg,tmpref));
  494. end;
  495. end;
  496. procedure tcgx86.a_load_ref_reg(list : taasmoutput;fromsize,tosize : tcgsize;const ref: treference;reg : tregister);
  497. var
  498. op: tasmop;
  499. s: topsize;
  500. tmpref : treference;
  501. begin
  502. tmpref:=ref;
  503. make_simple_ref(list,tmpref);
  504. check_register_size(tosize,reg);
  505. sizes2load(fromsize,tosize,op,s);
  506. {$ifdef x86_64}
  507. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  508. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  509. 64 bit (FK) }
  510. if s in [S_BL,S_WL,S_L] then
  511. reg:=makeregsize(list,reg,OS_32);
  512. {$endif x86_64}
  513. list.concat(taicpu.op_ref_reg(op,s,tmpref,reg));
  514. end;
  515. procedure tcgx86.a_load_reg_reg(list : taasmoutput;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  516. var
  517. op: tasmop;
  518. s: topsize;
  519. instr:Taicpu;
  520. begin
  521. check_register_size(fromsize,reg1);
  522. check_register_size(tosize,reg2);
  523. if tcgsize2size[fromsize]>tcgsize2size[tosize] then
  524. begin
  525. reg1:=makeregsize(list,reg1,tosize);
  526. s:=tcgsize2opsize[tosize];
  527. op:=A_MOV;
  528. end
  529. else
  530. sizes2load(fromsize,tosize,op,s);
  531. {$ifdef x86_64}
  532. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  533. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  534. 64 bit (FK)
  535. }
  536. if s in [S_BL,S_WL,S_L] then
  537. reg2:=makeregsize(list,reg2,OS_32);
  538. {$endif x86_64}
  539. if (reg1<>reg2) then
  540. begin
  541. instr:=taicpu.op_reg_reg(op,s,reg1,reg2);
  542. { Notify the register allocator that we have written a move instruction so
  543. it can try to eliminate it. }
  544. add_move_instruction(instr);
  545. list.concat(instr);
  546. end;
  547. {$ifdef x86_64}
  548. { avoid merging of registers and killing the zero extensions (FK) }
  549. if (tosize in [OS_64,OS_S64]) and (s=S_L) then
  550. list.concat(taicpu.op_const_reg(A_AND,S_L,$ffffffff,reg2));
  551. {$endif x86_64}
  552. end;
  553. procedure tcgx86.a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);
  554. var
  555. tmpref : treference;
  556. begin
  557. with ref do
  558. if (base=NR_NO) and (index=NR_NO) then
  559. begin
  560. if assigned(ref.symbol) then
  561. begin
  562. if cs_create_pic in aktmoduleswitches then
  563. begin
  564. {$ifdef x86_64}
  565. reference_reset_symbol(tmpref,ref.symbol,0);
  566. tmpref.refaddr:=addr_pic;
  567. tmpref.base:=NR_RIP;
  568. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,tmpref,r));
  569. {$else x86_64}
  570. internalerror(2005042501);
  571. {$endif x86_64}
  572. end
  573. else
  574. begin
  575. tmpref:=ref;
  576. tmpref.refaddr:=ADDR_FULL;
  577. list.concat(Taicpu.op_ref_reg(A_MOV,tcgsize2opsize[OS_ADDR],tmpref,r));
  578. end;
  579. end
  580. else
  581. a_load_const_reg(list,OS_ADDR,offset,r);
  582. end
  583. else if (base=NR_NO) and (index<>NR_NO) and
  584. (offset=0) and (scalefactor=0) and (symbol=nil) then
  585. a_load_reg_reg(list,OS_ADDR,OS_ADDR,index,r)
  586. else if (base<>NR_NO) and (index=NR_NO) and
  587. (offset=0) and (symbol=nil) then
  588. a_load_reg_reg(list,OS_ADDR,OS_ADDR,base,r)
  589. else
  590. begin
  591. tmpref:=ref;
  592. make_simple_ref(list,tmpref);
  593. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  594. end;
  595. end;
  596. { all fpu load routines expect that R_ST[0-7] means an fpu regvar and }
  597. { R_ST means "the current value at the top of the fpu stack" (JM) }
  598. procedure tcgx86.a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister);
  599. begin
  600. if (reg1<>NR_ST) then
  601. begin
  602. list.concat(taicpu.op_reg(A_FLD,S_NO,rgfpu.correct_fpuregister(reg1,rgfpu.fpuvaroffset)));
  603. inc_fpu_stack;
  604. end;
  605. if (reg2<>NR_ST) then
  606. begin
  607. list.concat(taicpu.op_reg(A_FSTP,S_NO,rgfpu.correct_fpuregister(reg2,rgfpu.fpuvaroffset)));
  608. dec_fpu_stack;
  609. end;
  610. end;
  611. procedure tcgx86.a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister);
  612. begin
  613. floatload(list,size,ref);
  614. if (reg<>NR_ST) then
  615. a_loadfpu_reg_reg(list,size,NR_ST,reg);
  616. end;
  617. procedure tcgx86.a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference);
  618. begin
  619. if reg<>NR_ST then
  620. a_loadfpu_reg_reg(list,size,reg,NR_ST);
  621. floatstore(list,size,ref);
  622. end;
  623. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  624. const
  625. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  626. (A_MOVSS,A_CVTSS2SD,A_NONE,A_NONE,A_NONE),
  627. (A_CVTSD2SS,A_MOVSD,A_NONE,A_NONE,A_NONE),
  628. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  629. (A_NONE,A_NONE,A_NONE,A_MOVQ,A_NONE),
  630. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  631. begin
  632. result:=convertop[fromsize,tosize];
  633. if result=A_NONE then
  634. internalerror(200312205);
  635. end;
  636. procedure tcgx86.a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle);
  637. var
  638. instr : taicpu;
  639. begin
  640. if shuffle=nil then
  641. begin
  642. if fromsize=tosize then
  643. instr:=taicpu.op_reg_reg(A_MOVAPS,S_NO,reg1,reg2)
  644. else
  645. internalerror(200312202);
  646. end
  647. else if shufflescalar(shuffle) then
  648. instr:=taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg1,reg2)
  649. else
  650. internalerror(200312201);
  651. case get_scalar_mm_op(fromsize,tosize) of
  652. A_MOVSS,
  653. A_MOVSD,
  654. A_MOVQ:
  655. add_move_instruction(instr);
  656. end;
  657. list.concat(instr);
  658. end;
  659. procedure tcgx86.a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  660. var
  661. tmpref : treference;
  662. begin
  663. tmpref:=ref;
  664. make_simple_ref(list,tmpref);
  665. if shuffle=nil then
  666. list.concat(taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,reg))
  667. else if shufflescalar(shuffle) then
  668. list.concat(taicpu.op_ref_reg(get_scalar_mm_op(fromsize,tosize),S_NO,tmpref,reg))
  669. else
  670. internalerror(200312252);
  671. end;
  672. procedure tcgx86.a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle);
  673. var
  674. hreg : tregister;
  675. tmpref : treference;
  676. begin
  677. tmpref:=ref;
  678. make_simple_ref(list,tmpref);
  679. if shuffle=nil then
  680. list.concat(taicpu.op_reg_ref(A_MOVQ,S_NO,reg,tmpref))
  681. else if shufflescalar(shuffle) then
  682. begin
  683. if tosize<>fromsize then
  684. begin
  685. hreg:=getmmregister(list,tosize);
  686. list.concat(taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg,hreg));
  687. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(tosize,tosize),S_NO,hreg,tmpref));
  688. end
  689. else
  690. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(fromsize,tosize),S_NO,reg,tmpref));
  691. end
  692. else
  693. internalerror(200312252);
  694. end;
  695. procedure tcgx86.a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  696. var
  697. l : tlocation;
  698. begin
  699. l.loc:=LOC_REFERENCE;
  700. l.reference:=ref;
  701. l.size:=size;
  702. opmm_loc_reg(list,op,size,l,reg,shuffle);
  703. end;
  704. procedure tcgx86.a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);
  705. var
  706. l : tlocation;
  707. begin
  708. l.loc:=LOC_MMREGISTER;
  709. l.register:=src;
  710. l.size:=size;
  711. opmm_loc_reg(list,op,size,l,dst,shuffle);
  712. end;
  713. procedure tcgx86.opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  714. const
  715. opmm2asmop : array[0..1,OS_F32..OS_F64,topcg] of tasmop = (
  716. ( { scalar }
  717. ( { OS_F32 }
  718. A_NOP,A_ADDSS,A_NOP,A_DIVSS,A_NOP,A_NOP,A_MULSS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSS,A_NOP
  719. ),
  720. ( { OS_F64 }
  721. A_NOP,A_ADDSD,A_NOP,A_DIVSD,A_NOP,A_NOP,A_MULSD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSD,A_NOP
  722. )
  723. ),
  724. ( { vectorized/packed }
  725. { because the logical packed single instructions have shorter op codes, we use always
  726. these
  727. }
  728. ( { OS_F32 }
  729. A_NOP,A_ADDPS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPS
  730. ),
  731. ( { OS_F64 }
  732. A_NOP,A_ADDPD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPD
  733. )
  734. )
  735. );
  736. var
  737. resultreg : tregister;
  738. asmop : tasmop;
  739. begin
  740. { this is an internally used procedure so the parameters have
  741. some constrains
  742. }
  743. if loc.size<>size then
  744. internalerror(200312213);
  745. resultreg:=dst;
  746. { deshuffle }
  747. //!!!
  748. if (shuffle<>nil) and not(shufflescalar(shuffle)) then
  749. begin
  750. end
  751. else if (shuffle=nil) then
  752. asmop:=opmm2asmop[1,size,op]
  753. else if shufflescalar(shuffle) then
  754. begin
  755. asmop:=opmm2asmop[0,size,op];
  756. { no scalar operation available? }
  757. if asmop=A_NOP then
  758. begin
  759. { do vectorized and shuffle finally }
  760. //!!!
  761. end;
  762. end
  763. else
  764. internalerror(200312211);
  765. if asmop=A_NOP then
  766. internalerror(200312215);
  767. case loc.loc of
  768. LOC_CREFERENCE,LOC_REFERENCE:
  769. list.concat(taicpu.op_ref_reg(asmop,S_NO,loc.reference,resultreg));
  770. LOC_CMMREGISTER,LOC_MMREGISTER:
  771. list.concat(taicpu.op_reg_reg(asmop,S_NO,loc.register,resultreg));
  772. else
  773. internalerror(200312214);
  774. end;
  775. { shuffle }
  776. if resultreg<>dst then
  777. begin
  778. internalerror(200312212);
  779. end;
  780. end;
  781. procedure tcgx86.a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  782. var
  783. opcode : tasmop;
  784. power : longint;
  785. {$ifdef x86_64}
  786. tmpreg : tregister;
  787. {$endif x86_64}
  788. begin
  789. {$ifdef x86_64}
  790. { x86_64 only supports signed 32 bits constants directly }
  791. if (size in [OS_S64,OS_64]) and
  792. ((a<low(longint)) or (a>high(longint))) then
  793. begin
  794. tmpreg:=getintregister(list,size);
  795. a_load_const_reg(list,size,a,tmpreg);
  796. a_op_reg_reg(list,op,size,tmpreg,reg);
  797. exit;
  798. end;
  799. {$endif x86_64}
  800. check_register_size(size,reg);
  801. case op of
  802. OP_DIV, OP_IDIV:
  803. begin
  804. if ispowerof2(int64(a),power) then
  805. begin
  806. case op of
  807. OP_DIV:
  808. opcode := A_SHR;
  809. OP_IDIV:
  810. opcode := A_SAR;
  811. end;
  812. list.concat(taicpu.op_const_reg(opcode,TCgSize2OpSize[size],power,reg));
  813. exit;
  814. end;
  815. { the rest should be handled specifically in the code }
  816. { generator because of the silly register usage restraints }
  817. internalerror(200109224);
  818. end;
  819. OP_MUL,OP_IMUL:
  820. begin
  821. if not(cs_check_overflow in aktlocalswitches) and
  822. ispowerof2(int64(a),power) then
  823. begin
  824. list.concat(taicpu.op_const_reg(A_SHL,TCgSize2OpSize[size],power,reg));
  825. exit;
  826. end;
  827. if op = OP_IMUL then
  828. list.concat(taicpu.op_const_reg(A_IMUL,TCgSize2OpSize[size],a,reg))
  829. else
  830. { OP_MUL should be handled specifically in the code }
  831. { generator because of the silly register usage restraints }
  832. internalerror(200109225);
  833. end;
  834. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  835. if not(cs_check_overflow in aktlocalswitches) and
  836. (a = 1) and
  837. (op in [OP_ADD,OP_SUB]) then
  838. if op = OP_ADD then
  839. list.concat(taicpu.op_reg(A_INC,TCgSize2OpSize[size],reg))
  840. else
  841. list.concat(taicpu.op_reg(A_DEC,TCgSize2OpSize[size],reg))
  842. else if (a = 0) then
  843. if (op <> OP_AND) then
  844. exit
  845. else
  846. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],0,reg))
  847. else if (aword(a) = high(aword)) and
  848. (op in [OP_AND,OP_OR,OP_XOR]) then
  849. begin
  850. case op of
  851. OP_AND:
  852. exit;
  853. OP_OR:
  854. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],aint(high(aword)),reg));
  855. OP_XOR:
  856. list.concat(taicpu.op_reg(A_NOT,TCgSize2OpSize[size],reg));
  857. end
  858. end
  859. else
  860. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a,reg));
  861. OP_SHL,OP_SHR,OP_SAR:
  862. begin
  863. if (a and 31) <> 0 Then
  864. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,reg));
  865. if (a shr 5) <> 0 Then
  866. internalerror(68991);
  867. end
  868. else internalerror(68992);
  869. end;
  870. end;
  871. procedure tcgx86.a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  872. var
  873. opcode: tasmop;
  874. power: longint;
  875. {$ifdef x86_64}
  876. tmpreg : tregister;
  877. {$endif x86_64}
  878. tmpref : treference;
  879. begin
  880. tmpref:=ref;
  881. make_simple_ref(list,tmpref);
  882. {$ifdef x86_64}
  883. { x86_64 only supports signed 32 bits constants directly }
  884. if (size in [OS_S64,OS_64]) and
  885. ((a<low(longint)) or (a>high(longint))) then
  886. begin
  887. tmpreg:=getintregister(list,size);
  888. a_load_const_reg(list,size,a,tmpreg);
  889. a_op_reg_ref(list,op,size,tmpreg,tmpref);
  890. exit;
  891. end;
  892. {$endif x86_64}
  893. Case Op of
  894. OP_DIV, OP_IDIV:
  895. Begin
  896. if ispowerof2(int64(a),power) then
  897. begin
  898. case op of
  899. OP_DIV:
  900. opcode := A_SHR;
  901. OP_IDIV:
  902. opcode := A_SAR;
  903. end;
  904. list.concat(taicpu.op_const_ref(opcode,
  905. TCgSize2OpSize[size],power,tmpref));
  906. exit;
  907. end;
  908. { the rest should be handled specifically in the code }
  909. { generator because of the silly register usage restraints }
  910. internalerror(200109231);
  911. End;
  912. OP_MUL,OP_IMUL:
  913. begin
  914. if not(cs_check_overflow in aktlocalswitches) and
  915. ispowerof2(int64(a),power) then
  916. begin
  917. list.concat(taicpu.op_const_ref(A_SHL,TCgSize2OpSize[size],
  918. power,tmpref));
  919. exit;
  920. end;
  921. { can't multiply a memory location directly with a constant }
  922. if op = OP_IMUL then
  923. inherited a_op_const_ref(list,op,size,a,tmpref)
  924. else
  925. { OP_MUL should be handled specifically in the code }
  926. { generator because of the silly register usage restraints }
  927. internalerror(200109232);
  928. end;
  929. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  930. if not(cs_check_overflow in aktlocalswitches) and
  931. (a = 1) and
  932. (op in [OP_ADD,OP_SUB]) then
  933. if op = OP_ADD then
  934. list.concat(taicpu.op_ref(A_INC,TCgSize2OpSize[size],tmpref))
  935. else
  936. list.concat(taicpu.op_ref(A_DEC,TCgSize2OpSize[size],tmpref))
  937. else if (a = 0) then
  938. if (op <> OP_AND) then
  939. exit
  940. else
  941. a_load_const_ref(list,size,0,tmpref)
  942. else if (aword(a) = high(aword)) and
  943. (op in [OP_AND,OP_OR,OP_XOR]) then
  944. begin
  945. case op of
  946. OP_AND:
  947. exit;
  948. OP_OR:
  949. list.concat(taicpu.op_const_ref(A_MOV,TCgSize2OpSize[size],aint(high(aword)),tmpref));
  950. OP_XOR:
  951. list.concat(taicpu.op_ref(A_NOT,TCgSize2OpSize[size],tmpref));
  952. end
  953. end
  954. else
  955. list.concat(taicpu.op_const_ref(TOpCG2AsmOp[op],
  956. TCgSize2OpSize[size],a,tmpref));
  957. OP_SHL,OP_SHR,OP_SAR:
  958. begin
  959. if (a and 31) <> 0 then
  960. list.concat(taicpu.op_const_ref(
  961. TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,tmpref));
  962. if (a shr 5) <> 0 Then
  963. internalerror(68991);
  964. end
  965. else internalerror(68992);
  966. end;
  967. end;
  968. procedure tcgx86.a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  969. var
  970. dstsize: topsize;
  971. instr:Taicpu;
  972. begin
  973. check_register_size(size,src);
  974. check_register_size(size,dst);
  975. dstsize := tcgsize2opsize[size];
  976. case op of
  977. OP_NEG,OP_NOT:
  978. begin
  979. if src<>dst then
  980. a_load_reg_reg(list,size,size,src,dst);
  981. list.concat(taicpu.op_reg(TOpCG2AsmOp[op],dstsize,dst));
  982. end;
  983. OP_MUL,OP_DIV,OP_IDIV:
  984. { special stuff, needs separate handling inside code }
  985. { generator }
  986. internalerror(200109233);
  987. OP_SHR,OP_SHL,OP_SAR:
  988. begin
  989. getcpuregister(list,NR_CL);
  990. a_load_reg_reg(list,OS_8,OS_8,makeregsize(list,src,OS_8),NR_CL);
  991. list.concat(taicpu.op_reg_reg(Topcg2asmop[op],tcgsize2opsize[size],NR_CL,src));
  992. ungetcpuregister(list,NR_CL);
  993. end;
  994. else
  995. begin
  996. if reg2opsize(src) <> dstsize then
  997. internalerror(200109226);
  998. instr:=taicpu.op_reg_reg(TOpCG2AsmOp[op],dstsize,src,dst);
  999. list.concat(instr);
  1000. end;
  1001. end;
  1002. end;
  1003. procedure tcgx86.a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  1004. var
  1005. tmpref : treference;
  1006. begin
  1007. tmpref:=ref;
  1008. make_simple_ref(list,tmpref);
  1009. check_register_size(size,reg);
  1010. case op of
  1011. OP_NEG,OP_NOT,OP_IMUL:
  1012. begin
  1013. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1014. end;
  1015. OP_MUL,OP_DIV,OP_IDIV:
  1016. { special stuff, needs separate handling inside code }
  1017. { generator }
  1018. internalerror(200109239);
  1019. else
  1020. begin
  1021. reg := makeregsize(list,reg,size);
  1022. list.concat(taicpu.op_ref_reg(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref,reg));
  1023. end;
  1024. end;
  1025. end;
  1026. procedure tcgx86.a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1027. var
  1028. tmpref : treference;
  1029. begin
  1030. tmpref:=ref;
  1031. make_simple_ref(list,tmpref);
  1032. check_register_size(size,reg);
  1033. case op of
  1034. OP_NEG,OP_NOT:
  1035. begin
  1036. if reg<>NR_NO then
  1037. internalerror(200109237);
  1038. list.concat(taicpu.op_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref));
  1039. end;
  1040. OP_IMUL:
  1041. begin
  1042. { this one needs a load/imul/store, which is the default }
  1043. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1044. end;
  1045. OP_MUL,OP_DIV,OP_IDIV:
  1046. { special stuff, needs separate handling inside code }
  1047. { generator }
  1048. internalerror(200109238);
  1049. else
  1050. begin
  1051. list.concat(taicpu.op_reg_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],reg,tmpref));
  1052. end;
  1053. end;
  1054. end;
  1055. procedure tcgx86.a_op_const_reg_reg(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister);
  1056. var
  1057. tmpref: treference;
  1058. power: longint;
  1059. {$ifdef x86_64}
  1060. tmpreg : tregister;
  1061. {$endif x86_64}
  1062. begin
  1063. {$ifdef x86_64}
  1064. { x86_64 only supports signed 32 bits constants directly }
  1065. if (size in [OS_S64,OS_64]) and
  1066. ((a<low(longint)) or (a>high(longint))) then
  1067. begin
  1068. tmpreg:=getintregister(list,size);
  1069. a_load_const_reg(list,size,a,tmpreg);
  1070. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  1071. exit;
  1072. end;
  1073. {$endif x86_64}
  1074. check_register_size(size,src);
  1075. check_register_size(size,dst);
  1076. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1077. begin
  1078. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1079. exit;
  1080. end;
  1081. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1082. case op of
  1083. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1084. OP_SAR:
  1085. { can't do anything special for these }
  1086. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1087. OP_IMUL:
  1088. begin
  1089. if not(cs_check_overflow in aktlocalswitches) and
  1090. ispowerof2(int64(a),power) then
  1091. { can be done with a shift }
  1092. begin
  1093. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1094. exit;
  1095. end;
  1096. list.concat(taicpu.op_const_reg_reg(A_IMUL,tcgsize2opsize[size],a,src,dst));
  1097. end;
  1098. OP_ADD, OP_SUB:
  1099. if (a = 0) then
  1100. a_load_reg_reg(list,size,size,src,dst)
  1101. else
  1102. begin
  1103. reference_reset(tmpref);
  1104. tmpref.base := src;
  1105. tmpref.offset := longint(a);
  1106. if op = OP_SUB then
  1107. tmpref.offset := -tmpref.offset;
  1108. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1109. end
  1110. else internalerror(200112302);
  1111. end;
  1112. end;
  1113. procedure tcgx86.a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;size: tcgsize; src1, src2, dst: tregister);
  1114. var
  1115. tmpref: treference;
  1116. begin
  1117. check_register_size(size,src1);
  1118. check_register_size(size,src2);
  1119. check_register_size(size,dst);
  1120. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1121. begin
  1122. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1123. exit;
  1124. end;
  1125. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1126. Case Op of
  1127. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1128. OP_SAR,OP_SUB,OP_NOT,OP_NEG:
  1129. { can't do anything special for these }
  1130. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1131. OP_IMUL:
  1132. list.concat(taicpu.op_reg_reg_reg(A_IMUL,tcgsize2opsize[size],src1,src2,dst));
  1133. OP_ADD:
  1134. begin
  1135. reference_reset(tmpref);
  1136. tmpref.base := src1;
  1137. tmpref.index := src2;
  1138. tmpref.scalefactor := 1;
  1139. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1140. end
  1141. else internalerror(200112303);
  1142. end;
  1143. end;
  1144. {*************** compare instructructions ****************}
  1145. procedure tcgx86.a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  1146. l : tasmlabel);
  1147. {$ifdef x86_64}
  1148. var
  1149. tmpreg : tregister;
  1150. {$endif x86_64}
  1151. begin
  1152. {$ifdef x86_64}
  1153. { x86_64 only supports signed 32 bits constants directly }
  1154. if (size in [OS_S64,OS_64]) and
  1155. ((a<low(longint)) or (a>high(longint))) then
  1156. begin
  1157. tmpreg:=getintregister(list,size);
  1158. a_load_const_reg(list,size,a,tmpreg);
  1159. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1160. exit;
  1161. end;
  1162. {$endif x86_64}
  1163. if (a = 0) then
  1164. list.concat(taicpu.op_reg_reg(A_TEST,tcgsize2opsize[size],reg,reg))
  1165. else
  1166. list.concat(taicpu.op_const_reg(A_CMP,tcgsize2opsize[size],a,reg));
  1167. a_jmp_cond(list,cmp_op,l);
  1168. end;
  1169. procedure tcgx86.a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  1170. l : tasmlabel);
  1171. var
  1172. {$ifdef x86_64}
  1173. tmpreg : tregister;
  1174. {$endif x86_64}
  1175. tmpref : treference;
  1176. begin
  1177. tmpref:=ref;
  1178. make_simple_ref(list,tmpref);
  1179. {$ifdef x86_64}
  1180. { x86_64 only supports signed 32 bits constants directly }
  1181. if (size in [OS_S64,OS_64]) and
  1182. ((a<low(longint)) or (a>high(longint))) then
  1183. begin
  1184. tmpreg:=getintregister(list,size);
  1185. a_load_const_reg(list,size,a,tmpreg);
  1186. a_cmp_reg_ref_label(list,size,cmp_op,tmpreg,tmpref,l);
  1187. exit;
  1188. end;
  1189. {$endif x86_64}
  1190. list.concat(taicpu.op_const_ref(A_CMP,TCgSize2OpSize[size],a,tmpref));
  1191. a_jmp_cond(list,cmp_op,l);
  1192. end;
  1193. procedure tcgx86.a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;
  1194. reg1,reg2 : tregister;l : tasmlabel);
  1195. begin
  1196. check_register_size(size,reg1);
  1197. check_register_size(size,reg2);
  1198. list.concat(taicpu.op_reg_reg(A_CMP,TCgSize2OpSize[size],reg1,reg2));
  1199. a_jmp_cond(list,cmp_op,l);
  1200. end;
  1201. procedure tcgx86.a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister;l : tasmlabel);
  1202. var
  1203. tmpref : treference;
  1204. begin
  1205. tmpref:=ref;
  1206. make_simple_ref(list,tmpref);
  1207. check_register_size(size,reg);
  1208. list.concat(taicpu.op_ref_reg(A_CMP,TCgSize2OpSize[size],tmpref,reg));
  1209. a_jmp_cond(list,cmp_op,l);
  1210. end;
  1211. procedure tcgx86.a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister;const ref: treference; l : tasmlabel);
  1212. var
  1213. tmpref : treference;
  1214. begin
  1215. tmpref:=ref;
  1216. make_simple_ref(list,tmpref);
  1217. check_register_size(size,reg);
  1218. list.concat(taicpu.op_reg_ref(A_CMP,TCgSize2OpSize[size],reg,tmpref));
  1219. a_jmp_cond(list,cmp_op,l);
  1220. end;
  1221. procedure tcgx86.a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  1222. var
  1223. ai : taicpu;
  1224. begin
  1225. if cond=OC_None then
  1226. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1227. else
  1228. begin
  1229. ai:=Taicpu.Op_sym(A_Jcc,S_NO,l);
  1230. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1231. end;
  1232. ai.is_jmp:=true;
  1233. list.concat(ai);
  1234. end;
  1235. procedure tcgx86.a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel);
  1236. var
  1237. ai : taicpu;
  1238. begin
  1239. ai := Taicpu.op_sym(A_Jcc,S_NO,l);
  1240. ai.SetCondition(flags_to_cond(f));
  1241. ai.is_jmp := true;
  1242. list.concat(ai);
  1243. end;
  1244. procedure tcgx86.g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister);
  1245. var
  1246. ai : taicpu;
  1247. hreg : tregister;
  1248. begin
  1249. hreg:=makeregsize(list,reg,OS_8);
  1250. ai:=Taicpu.op_reg(A_SETcc,S_B,hreg);
  1251. ai.setcondition(flags_to_cond(f));
  1252. list.concat(ai);
  1253. if (reg<>hreg) then
  1254. a_load_reg_reg(list,OS_8,size,hreg,reg);
  1255. end;
  1256. procedure tcgx86.g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference);
  1257. var
  1258. ai : taicpu;
  1259. tmpref : treference;
  1260. begin
  1261. tmpref:=ref;
  1262. make_simple_ref(list,tmpref);
  1263. if not(size in [OS_8,OS_S8]) then
  1264. a_load_const_ref(list,size,0,tmpref);
  1265. ai:=Taicpu.op_ref(A_SETcc,S_B,tmpref);
  1266. ai.setcondition(flags_to_cond(f));
  1267. list.concat(ai);
  1268. end;
  1269. { ************* concatcopy ************ }
  1270. procedure Tcgx86.g_concatcopy(list:Taasmoutput;const source,dest:Treference;len:aint);
  1271. const
  1272. {$ifdef cpu64bit}
  1273. REGCX=NR_RCX;
  1274. REGSI=NR_RSI;
  1275. REGDI=NR_RDI;
  1276. {$else cpu64bit}
  1277. REGCX=NR_ECX;
  1278. REGSI=NR_ESI;
  1279. REGDI=NR_EDI;
  1280. {$endif cpu64bit}
  1281. type copymode=(copy_move,copy_mmx,copy_string);
  1282. var srcref,dstref:Treference;
  1283. r,r0,r1,r2,r3:Tregister;
  1284. helpsize:aint;
  1285. copysize:byte;
  1286. cgsize:Tcgsize;
  1287. cm:copymode;
  1288. begin
  1289. cm:=copy_move;
  1290. helpsize:=12;
  1291. if cs_littlesize in aktglobalswitches then
  1292. helpsize:=8;
  1293. if (cs_mmx in aktlocalswitches) and
  1294. not(pi_uses_fpu in current_procinfo.flags) and
  1295. ((len=8) or (len=16) or (len=24) or (len=32)) then
  1296. cm:=copy_mmx;
  1297. if (len>helpsize) then
  1298. cm:=copy_string;
  1299. if (cs_littlesize in aktglobalswitches) and
  1300. not((len<=16) and (cm=copy_mmx)) then
  1301. cm:=copy_string;
  1302. case cm of
  1303. copy_move:
  1304. begin
  1305. dstref:=dest;
  1306. srcref:=source;
  1307. copysize:=sizeof(aint);
  1308. cgsize:=int_cgsize(copysize);
  1309. while len<>0 do
  1310. begin
  1311. if len<2 then
  1312. begin
  1313. copysize:=1;
  1314. cgsize:=OS_8;
  1315. end
  1316. else if len<4 then
  1317. begin
  1318. copysize:=2;
  1319. cgsize:=OS_16;
  1320. end
  1321. else if len<8 then
  1322. begin
  1323. copysize:=4;
  1324. cgsize:=OS_32;
  1325. end;
  1326. dec(len,copysize);
  1327. r:=getintregister(list,cgsize);
  1328. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1329. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1330. inc(srcref.offset,copysize);
  1331. inc(dstref.offset,copysize);
  1332. end;
  1333. end;
  1334. copy_mmx:
  1335. begin
  1336. dstref:=dest;
  1337. srcref:=source;
  1338. r0:=getmmxregister(list);
  1339. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r0,nil);
  1340. if len>=16 then
  1341. begin
  1342. inc(srcref.offset,8);
  1343. r1:=getmmxregister(list);
  1344. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r1,nil);
  1345. end;
  1346. if len>=24 then
  1347. begin
  1348. inc(srcref.offset,8);
  1349. r2:=getmmxregister(list);
  1350. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r2,nil);
  1351. end;
  1352. if len>=32 then
  1353. begin
  1354. inc(srcref.offset,8);
  1355. r3:=getmmxregister(list);
  1356. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r3,nil);
  1357. end;
  1358. a_loadmm_reg_ref(list,OS_M64,OS_M64,r0,dstref,nil);
  1359. if len>=16 then
  1360. begin
  1361. inc(dstref.offset,8);
  1362. a_loadmm_reg_ref(list,OS_M64,OS_M64,r1,dstref,nil);
  1363. end;
  1364. if len>=24 then
  1365. begin
  1366. inc(dstref.offset,8);
  1367. a_loadmm_reg_ref(list,OS_M64,OS_M64,r2,dstref,nil);
  1368. end;
  1369. if len>=32 then
  1370. begin
  1371. inc(dstref.offset,8);
  1372. a_loadmm_reg_ref(list,OS_M64,OS_M64,r3,dstref,nil);
  1373. end;
  1374. end
  1375. else {copy_string, should be a good fallback in case of unhandled}
  1376. begin
  1377. getcpuregister(list,REGDI);
  1378. a_loadaddr_ref_reg(list,dest,REGDI);
  1379. getcpuregister(list,REGSI);
  1380. a_loadaddr_ref_reg(list,source,REGSI);
  1381. getcpuregister(list,REGCX);
  1382. list.concat(Taicpu.op_none(A_CLD,S_NO));
  1383. if cs_littlesize in aktglobalswitches then
  1384. begin
  1385. a_load_const_reg(list,OS_INT,len,REGCX);
  1386. list.concat(Taicpu.op_none(A_REP,S_NO));
  1387. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1388. end
  1389. else
  1390. begin
  1391. helpsize:=len div sizeof(aint);
  1392. len:=len mod sizeof(aint);
  1393. if helpsize>1 then
  1394. begin
  1395. a_load_const_reg(list,OS_INT,helpsize,REGCX);
  1396. list.concat(Taicpu.op_none(A_REP,S_NO));
  1397. end;
  1398. if helpsize>0 then
  1399. begin
  1400. {$ifdef cpu64bit}
  1401. if sizeof(aint)=8 then
  1402. list.concat(Taicpu.op_none(A_MOVSQ,S_NO))
  1403. else
  1404. {$endif cpu64bit}
  1405. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1406. end;
  1407. if len>=4 then
  1408. begin
  1409. dec(len,4);
  1410. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1411. end;
  1412. if len>=2 then
  1413. begin
  1414. dec(len,2);
  1415. list.concat(Taicpu.op_none(A_MOVSW,S_NO));
  1416. end;
  1417. if len=1 then
  1418. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1419. end;
  1420. ungetcpuregister(list,REGCX);
  1421. ungetcpuregister(list,REGSI);
  1422. ungetcpuregister(list,REGDI);
  1423. end;
  1424. end;
  1425. end;
  1426. {****************************************************************************
  1427. Entry/Exit Code Helpers
  1428. ****************************************************************************}
  1429. procedure tcgx86.g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);
  1430. begin
  1431. { Nothing to release }
  1432. end;
  1433. procedure tcgx86.g_profilecode(list : taasmoutput);
  1434. var
  1435. pl : tasmlabel;
  1436. mcountprefix : String[4];
  1437. begin
  1438. case target_info.system of
  1439. {$ifndef NOTARGETWIN32}
  1440. system_i386_win32,
  1441. {$endif}
  1442. system_i386_freebsd,
  1443. system_i386_netbsd,
  1444. // system_i386_openbsd,
  1445. system_i386_wdosx :
  1446. begin
  1447. Case target_info.system Of
  1448. system_i386_freebsd : mcountprefix:='.';
  1449. system_i386_netbsd : mcountprefix:='__';
  1450. // system_i386_openbsd : mcountprefix:='.';
  1451. else
  1452. mcountPrefix:='';
  1453. end;
  1454. objectlibrary.getaddrlabel(pl);
  1455. new_section(list,sec_data,lower(current_procinfo.procdef.mangledname),sizeof(aint));
  1456. list.concat(Tai_label.Create(pl));
  1457. list.concat(Tai_const.Create_32bit(0));
  1458. new_section(list,sec_code,lower(current_procinfo.procdef.mangledname),0);
  1459. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1460. list.concat(Taicpu.Op_sym_ofs_reg(A_MOV,S_L,pl,0,NR_EDX));
  1461. a_call_name(list,target_info.Cprefix+mcountprefix+'mcount');
  1462. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  1463. end;
  1464. system_i386_linux:
  1465. a_call_name(list,target_info.Cprefix+'mcount');
  1466. system_i386_go32v2,system_i386_watcom:
  1467. begin
  1468. a_call_name(list,'MCOUNT');
  1469. end;
  1470. system_x86_64_linux:
  1471. begin
  1472. a_call_name(list,'mcount');
  1473. end;
  1474. end;
  1475. end;
  1476. procedure tcgx86.g_stackpointer_alloc(list : taasmoutput;localsize : longint);
  1477. {$ifdef i386}
  1478. {$ifndef NOTARGETWIN32}
  1479. var
  1480. href : treference;
  1481. i : integer;
  1482. again : tasmlabel;
  1483. {$endif NOTARGETWIN32}
  1484. {$endif i386}
  1485. begin
  1486. if localsize>0 then
  1487. begin
  1488. {$ifdef i386}
  1489. {$ifndef NOTARGETWIN32}
  1490. { windows guards only a few pages for stack growing, }
  1491. { so we have to access every page first }
  1492. if (target_info.system=system_i386_win32) and
  1493. (localsize>=winstackpagesize) then
  1494. begin
  1495. if localsize div winstackpagesize<=5 then
  1496. begin
  1497. list.concat(Taicpu.Op_const_reg(A_SUB,S_L,localsize-4,NR_ESP));
  1498. for i:=1 to localsize div winstackpagesize do
  1499. begin
  1500. reference_reset_base(href,NR_ESP,localsize-i*winstackpagesize);
  1501. list.concat(Taicpu.op_const_ref(A_MOV,S_L,0,href));
  1502. end;
  1503. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1504. end
  1505. else
  1506. begin
  1507. objectlibrary.getlabel(again);
  1508. getcpuregister(list,NR_EDI);
  1509. list.concat(Taicpu.op_const_reg(A_MOV,S_L,localsize div winstackpagesize,NR_EDI));
  1510. a_label(list,again);
  1511. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  1512. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1513. list.concat(Taicpu.op_reg(A_DEC,S_L,NR_EDI));
  1514. a_jmp_cond(list,OC_NE,again);
  1515. ungetcpuregister(list,NR_EDI);
  1516. list.concat(Taicpu.op_const_reg(A_SUB,S_L,localsize mod winstackpagesize,NR_ESP));
  1517. end
  1518. end
  1519. else
  1520. {$endif NOTARGETWIN32}
  1521. {$endif i386}
  1522. list.concat(Taicpu.Op_const_reg(A_SUB,tcgsize2opsize[OS_ADDR],localsize,NR_STACK_POINTER_REG));
  1523. end;
  1524. end;
  1525. procedure tcgx86.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  1526. begin
  1527. {$ifdef i386}
  1528. { interrupt support for i386 }
  1529. if (po_interrupt in current_procinfo.procdef.procoptions) then
  1530. begin
  1531. { .... also the segment registers }
  1532. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_GS));
  1533. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_FS));
  1534. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_ES));
  1535. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_DS));
  1536. { save the registers of an interrupt procedure }
  1537. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDI));
  1538. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ESI));
  1539. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1540. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ECX));
  1541. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EBX));
  1542. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EAX));
  1543. end;
  1544. {$endif i386}
  1545. { save old framepointer }
  1546. if not nostackframe then
  1547. begin
  1548. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  1549. CGmessage(cg_d_stackframe_omited)
  1550. else
  1551. begin
  1552. list.concat(tai_regalloc.alloc(NR_FRAME_POINTER_REG,nil));
  1553. include(rg[R_INTREGISTER].preserved_by_proc,RS_FRAME_POINTER_REG);
  1554. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  1555. { Return address and FP are both on stack }
  1556. dwarfcfi.cfa_def_cfa_offset(list,2*sizeof(aint));
  1557. dwarfcfi.cfa_offset(list,NR_FRAME_POINTER_REG,-(2*sizeof(aint)));
  1558. list.concat(Taicpu.op_reg_reg(A_MOV,tcgsize2opsize[OS_ADDR],NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG));
  1559. dwarfcfi.cfa_def_cfa_register(list,NR_FRAME_POINTER_REG);
  1560. end;
  1561. { allocate stackframe space }
  1562. if localsize<>0 then
  1563. begin
  1564. cg.g_stackpointer_alloc(list,localsize);
  1565. end;
  1566. end;
  1567. { allocate PIC register }
  1568. if (cs_create_pic in aktmoduleswitches) and
  1569. (tf_pic_uses_got in target_info.flags) then
  1570. begin
  1571. a_call_name(list,'FPC_GETEIPINEBX');
  1572. list.concat(taicpu.op_sym_ofs_reg(A_ADD,tcgsize2opsize[OS_ADDR],objectlibrary.newasmsymbol('_GLOBAL_OFFSET_TABLE_',AB_EXTERNAL,AT_DATA),0,NR_PIC_OFFSET_REG));
  1573. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  1574. end;
  1575. end;
  1576. { produces if necessary overflowcode }
  1577. procedure tcgx86.g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);
  1578. var
  1579. hl : tasmlabel;
  1580. ai : taicpu;
  1581. cond : TAsmCond;
  1582. begin
  1583. if not(cs_check_overflow in aktlocalswitches) then
  1584. exit;
  1585. objectlibrary.getlabel(hl);
  1586. if not ((def.deftype=pointerdef) or
  1587. ((def.deftype=orddef) and
  1588. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,
  1589. bool8bit,bool16bit,bool32bit]))) then
  1590. cond:=C_NO
  1591. else
  1592. cond:=C_NB;
  1593. ai:=Taicpu.Op_Sym(A_Jcc,S_NO,hl);
  1594. ai.SetCondition(cond);
  1595. ai.is_jmp:=true;
  1596. list.concat(ai);
  1597. a_call_name(list,'FPC_OVERFLOW');
  1598. a_label(list,hl);
  1599. end;
  1600. end.