cgcpu.pas 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255
  1. {
  2. Copyright (c) 2014 by Jonas Maebe
  3. This unit implements the code generator for Xtensa
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu,
  27. cg64f32;
  28. type
  29. tcgcpu=class(tcg)
  30. private
  31. procedure fixref(list : TAsmList; var ref : treference);
  32. procedure g_concatcopy_move(list : tasmlist; const Source,dest : treference; len : tcgint);
  33. public
  34. procedure init_register_allocators;override;
  35. procedure done_register_allocators;override;
  36. { move instructions }
  37. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  38. procedure a_load_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister;const ref: TReference);override;
  39. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);override;
  40. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  41. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: TReference; r: tregister);override;
  42. procedure a_op_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src, dst: tregister);override;
  43. procedure a_op_const_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; reg: tregister);override;
  44. procedure a_op_reg_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister);override;
  45. procedure a_op_const_reg_reg(list : TAsmList; op : TOpCg; size : tcgsize; a : tcgint; src,dst : tregister);override;
  46. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  47. procedure a_call_reg(list:TAsmList;Reg:tregister);override;
  48. procedure a_jmp_name(list: TAsmList; const s: string);override;
  49. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);override;
  50. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  51. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);override;
  52. { comparison operations }
  53. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  54. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);override;
  55. procedure a_jmp_always(list: TAsmList; l: TAsmLabel);override;
  56. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);override;
  57. procedure g_concatcopy(list : TAsmList; const source,dest : treference; len : tcgint);override;
  58. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  59. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);override;
  60. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  61. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  62. end;
  63. tcg64fxtensa = class(tcg64f32)
  64. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  65. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  66. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  67. procedure a_op64_reg_reg_reg(list : TAsmList; op : TOpCG;size : tcgsize; regsrc1,regsrc2,regdst : tregister64);override;
  68. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  69. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  70. //procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  71. //procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  72. //procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);override;
  73. //procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);override;
  74. end;
  75. procedure create_codegen;
  76. const
  77. TOpCG2AsmOp: array[topcg] of TAsmOp = (
  78. A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MULL,A_MULL,A_NEG,A_NONE,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  79. );
  80. {
  81. );TOpCG2AsmOpReg: array[topcg] of TAsmOp = (
  82. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASRV,A_LSLV,A_LSRV,A_SUB,A_EOR,A_NONE,A_RORV
  83. );
  84. TOpCG2AsmOpImm: array[topcg] of TAsmOp = (
  85. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR
  86. );
  87. TOpCmp2AsmCond: array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  88. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI
  89. );
  90. }
  91. implementation
  92. uses
  93. globals,verbose,systems,cutils,
  94. paramgr,fmodule,
  95. symtable,symsym,
  96. tgobj,
  97. procinfo,cpupi;
  98. const
  99. TOpCmp2AsmCond: array[TOpCmp] of TAsmCond = (
  100. C_None,
  101. C_EQ,
  102. C_None,
  103. C_LT,
  104. C_GE,
  105. C_None,
  106. C_NE,
  107. C_None,
  108. C_LTU,
  109. C_GEU,
  110. C_None
  111. );
  112. procedure tcgcpu.init_register_allocators;
  113. begin
  114. inherited init_register_allocators;
  115. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  116. [RS_A2,RS_A3,RS_A4,RS_A5,RS_A6,RS_A7,RS_A8,RS_A9,
  117. RS_A10,RS_A11,RS_A12,RS_A13,RS_A14,RS_A15],first_int_imreg,[]);
  118. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  119. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,RS_F8,RS_F9,
  120. RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15],first_fpu_imreg,[]);
  121. end;
  122. procedure tcgcpu.done_register_allocators;
  123. begin
  124. rg[R_INTREGISTER].free;
  125. rg[R_FPUREGISTER].free;
  126. inherited done_register_allocators;
  127. end;
  128. procedure tcgcpu.a_load_reg_reg(list : TAsmList; fromsize,tosize : tcgsize;
  129. reg1,reg2 : tregister);
  130. var
  131. conv_done : Boolean;
  132. instr : taicpu;
  133. begin
  134. if (tcgsize2size[fromsize]>32) or (tcgsize2size[tosize]>32) or (fromsize=OS_NO) or (tosize=OS_NO) then
  135. internalerror(2020030710);
  136. conv_done:=false;
  137. if tosize<>fromsize then
  138. begin
  139. conv_done:=true;
  140. if tcgsize2size[tosize]<=tcgsize2size[fromsize] then
  141. fromsize:=tosize;
  142. case fromsize of
  143. OS_8:
  144. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,8));
  145. OS_S8:
  146. begin
  147. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,7));
  148. if tosize=OS_16 then
  149. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg2,0,16));
  150. end;
  151. OS_16:
  152. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,16));
  153. OS_S16:
  154. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,15));
  155. else
  156. conv_done:=false;
  157. end;
  158. end;
  159. if not conv_done and (reg1<>reg2) then
  160. begin
  161. { same size, only a register mov required }
  162. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  163. list.Concat(instr);
  164. { Notify the register allocator that we have written a move instruction so
  165. it can try to eliminate it. }
  166. add_move_instruction(instr);
  167. end;
  168. end;
  169. procedure tcgcpu.a_load_reg_ref(list : TAsmList; fromsize,tosize : tcgsize;
  170. reg : tregister; const ref : TReference);
  171. var
  172. op: TAsmOp;
  173. href : treference;
  174. begin
  175. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  176. FromSize := ToSize;
  177. case tosize of
  178. { signed integer registers }
  179. OS_8,
  180. OS_S8:
  181. op:=A_S8I;
  182. OS_16,
  183. OS_S16:
  184. op:=A_S16I;
  185. OS_32,
  186. OS_S32:
  187. op:=A_S32I;
  188. else
  189. InternalError(2020030804);
  190. end;
  191. href:=ref;
  192. if assigned(href.symbol) or
  193. (href.index<>NR_NO) or
  194. ((op=A_S8I) and ((href.offset<0) or (href.offset>255))) or
  195. ((op=A_S16I) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  196. ((op=A_S32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  197. fixref(list,href);
  198. list.concat(taicpu.op_reg_ref(op,reg,href));
  199. end;
  200. procedure tcgcpu.a_load_ref_reg(list : TAsmList; fromsize,tosize : tcgsize;
  201. const ref : TReference; reg : tregister);
  202. var
  203. href: treference;
  204. op: TAsmOp;
  205. tmpreg: TRegister;
  206. begin
  207. case fromsize of
  208. OS_8: op:=A_L8UI;
  209. OS_16: op:=A_L16UI;
  210. OS_S8: op:=A_L8UI;
  211. OS_S16: op:=A_L16SI;
  212. OS_64,OS_S64, { This only happens if tosize is smaller than fromsize }
  213. { We can therefore only consider the low 32-bit of the 64bit value }
  214. OS_32,
  215. OS_S32: op:=A_L32I;
  216. else
  217. internalerror(2020030801);
  218. end;
  219. href:=ref;
  220. if assigned(href.symbol) or
  221. (href.index<>NR_NO) or
  222. ((op=A_L8UI) and ((href.offset<0) or (href.offset>255))) or
  223. ((op in [A_L16SI,A_L16UI]) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  224. ((op=A_L32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  225. fixref(list,href);
  226. list.concat(taicpu.op_reg_ref(op,reg,href));
  227. if (fromsize=OS_S8) and not(tosize in [OS_S8,OS_8]) then
  228. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg,reg,7));
  229. if (fromsize<>tosize) and (not (tosize in [OS_SINT,OS_INT])) then
  230. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  231. end;
  232. procedure tcgcpu.a_load_const_reg(list : TAsmList; size : tcgsize;
  233. a : tcgint; reg : tregister);
  234. var
  235. hr : treference;
  236. l : TAsmLabel;
  237. begin
  238. if (a>=-2048) and (a<=2047) then
  239. list.Concat(taicpu.op_reg_const(A_MOVI,reg,a))
  240. else
  241. begin
  242. reference_reset(hr,4,[]);
  243. current_asmdata.getjumplabel(l);
  244. cg.a_label(current_procinfo.aktlocaldata,l);
  245. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  246. hr.symbol:=l;
  247. list.concat(taicpu.op_reg_ref(A_L32R,reg,hr));
  248. end;
  249. end;
  250. procedure tcgcpu.fixref(list : TAsmList;var ref : treference);
  251. var
  252. tmpreg, tmpreg2 : tregister;
  253. tmpref : treference;
  254. l : tasmlabel;
  255. begin
  256. { create consts entry }
  257. if assigned(ref.symbol) or (ref.offset<-2048) or (ref.offset>2047) then
  258. begin
  259. reference_reset(tmpref,4,[]);
  260. current_asmdata.getjumplabel(l);
  261. cg.a_label(current_procinfo.aktlocaldata,l);
  262. tmpreg:=NR_NO;
  263. if assigned(ref.symbol) then
  264. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  265. else if ref.offset<>0 then
  266. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  267. { load consts entry }
  268. tmpreg:=getintregister(list,OS_INT);
  269. tmpref.symbol:=l;
  270. list.concat(taicpu.op_reg_ref(A_L32R,tmpreg,tmpref));
  271. if ref.base<>NR_NO then
  272. begin
  273. if ref.index<>NR_NO then
  274. begin
  275. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  276. ref.base:=tmpreg;
  277. end
  278. else
  279. ref.index:=tmpreg;
  280. end
  281. else
  282. ref.base:=tmpreg;
  283. end
  284. else if ref.offset<>0 then
  285. begin
  286. tmpreg:=getintregister(list,OS_INT);
  287. if (ref.offset>=-128) and (ref.offset<=127) then
  288. begin
  289. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,ref.base,ref.offset));
  290. ref.base:=tmpreg;
  291. end
  292. else
  293. begin
  294. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,ref.offset));
  295. if ref.base<>NR_NO then
  296. begin
  297. if ref.index<>NR_NO then
  298. begin
  299. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  300. ref.base:=tmpreg;
  301. end
  302. else
  303. ref.index:=tmpreg;
  304. end
  305. else
  306. ref.base:=tmpreg;
  307. end;
  308. end;
  309. if ref.index<>NR_NO then
  310. begin
  311. if ref.base<>NR_NO then
  312. begin
  313. tmpreg:=getintregister(list,OS_INT);
  314. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  315. ref.base:=tmpreg;
  316. end
  317. else
  318. ref.base:=ref.index;
  319. ref.index:=NR_NO;
  320. end;
  321. ref.offset:=0;
  322. ref.symbol:=nil;
  323. end;
  324. procedure tcgcpu.a_loadaddr_ref_reg(list : TAsmList;
  325. const ref : TReference; r : tregister);
  326. var
  327. b : byte;
  328. tmpref : treference;
  329. instr : taicpu;
  330. begin
  331. tmpref:=ref;
  332. { Be sure to have a base register }
  333. if tmpref.base=NR_NO then
  334. begin
  335. tmpref.base:=tmpref.index;
  336. tmpref.index:=NR_NO;
  337. end;
  338. if assigned(tmpref.symbol) then
  339. fixref(list,tmpref);
  340. { expect a base here if there is an index }
  341. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  342. internalerror(200312022);
  343. if tmpref.index<>NR_NO then
  344. begin
  345. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  346. if tmpref.offset<>0 then
  347. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  348. end
  349. else
  350. begin
  351. if tmpref.base=NR_NO then
  352. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  353. else
  354. if tmpref.offset<>0 then
  355. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  356. else
  357. begin
  358. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  359. list.concat(instr);
  360. add_move_instruction(instr);
  361. end;
  362. end;
  363. end;
  364. procedure tcgcpu.a_op_reg_reg(list : TAsmList; op : topcg; size : tcgsize; src,dst : tregister);
  365. var
  366. tmpreg : TRegister;
  367. begin
  368. if op = OP_NEG then
  369. begin
  370. list.concat(taicpu.op_reg_reg(A_NEG,dst,src));
  371. maybeadjustresult(list,OP_NEG,size,dst);
  372. end
  373. else if op = OP_NOT then
  374. begin
  375. tmpreg:=getintregister(list,size);
  376. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  377. list.concat(taicpu.op_reg_reg_reg(A_XOR,dst,tmpreg,src));
  378. maybeadjustresult(list,OP_NOT,size,dst);
  379. end
  380. else
  381. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  382. end;
  383. procedure tcgcpu.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  384. var
  385. l1 : longint;
  386. tmpreg : TRegister;
  387. begin
  388. optimize_op_const(size, op, a);
  389. case op of
  390. OP_NONE:
  391. begin
  392. if src <> dst then
  393. a_load_reg_reg(list, size, size, src, dst);
  394. exit;
  395. end;
  396. OP_MOVE:
  397. begin
  398. a_load_const_reg(list, size, a, dst);
  399. exit;
  400. end;
  401. else
  402. ;
  403. end;
  404. { there could be added some more sophisticated optimizations }
  405. if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  406. a_op_reg_reg(list,OP_NEG,size,src,dst)
  407. { we do this here instead in the peephole optimizer because
  408. it saves us a register }
  409. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) then
  410. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  411. else if (op=OP_ADD) and (a>=-128) and (a<=127) then
  412. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,a))
  413. else if (op=OP_SHL) and (a>=1) and (a<=31) then
  414. list.concat(taicpu.op_reg_reg_const(A_SLLI,dst,src,a))
  415. else if (op=OP_SHR) and (a>=0) and (a<=15) then
  416. list.concat(taicpu.op_reg_reg_const(A_SRLI,dst,src,a))
  417. else
  418. begin
  419. tmpreg:=getintregister(list,size);
  420. a_load_const_reg(list,size,a,tmpreg);
  421. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  422. end;
  423. maybeadjustresult(list,op,size,dst);
  424. end;
  425. procedure tcgcpu.a_op_const_reg(list : TAsmList; op : topcg; size : tcgsize; a : tcgint; reg : tregister);
  426. begin
  427. a_op_const_reg_reg(list,op,size,a,reg,reg);
  428. end;
  429. procedure tcgcpu.a_op_reg_reg_reg(list : TAsmList; op : topcg;
  430. size : tcgsize; src1,src2,dst : tregister);
  431. var
  432. tmpreg : TRegister;
  433. begin
  434. if op=OP_NOT then
  435. begin
  436. tmpreg:=getintregister(list,size);
  437. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  438. maybeadjustresult(list,op,size,dst);
  439. end
  440. else if op=OP_NEG then
  441. begin
  442. list.concat(taicpu.op_reg_reg(A_NEG,dst,src1));
  443. maybeadjustresult(list,op,size,dst);
  444. end
  445. else if op in [OP_SAR,OP_SHL,OP_SHR] then
  446. begin
  447. if op=OP_SHL then
  448. list.concat(taicpu.op_reg(A_SSL,src1))
  449. else
  450. list.concat(taicpu.op_reg(A_SSR,src1));
  451. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],dst,src2));
  452. maybeadjustresult(list,op,size,dst);
  453. end
  454. else
  455. case op of
  456. OP_MOVE:
  457. a_load_reg_reg(list,size,size,src1,dst);
  458. else
  459. begin
  460. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src2,src1));
  461. maybeadjustresult(list,op,size,dst);
  462. end;
  463. end;
  464. end;
  465. procedure tcgcpu.a_call_name(list : TAsmList; const s : string;
  466. weak : boolean);
  467. begin
  468. if not weak then
  469. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)))
  470. else
  471. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION)));
  472. end;
  473. procedure tcgcpu.a_call_reg(list : TAsmList; Reg : tregister);
  474. begin
  475. list.concat(taicpu.op_reg(txtensaprocinfo(current_procinfo).callxins,reg));
  476. end;
  477. procedure tcgcpu.a_jmp_name(list : TAsmList; const s : string);
  478. var
  479. ai : taicpu;
  480. begin
  481. ai:=TAiCpu.op_sym(A_J,current_asmdata.RefAsmSymbol(s,AT_FUNCTION));
  482. ai.is_jmp:=true;
  483. list.Concat(ai);
  484. end;
  485. procedure tcgcpu.a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  486. var
  487. instr: taicpu;
  488. begin
  489. instr:=taicpu.op_reg_sym(A_Bcc,f.register,l);
  490. instr.condition:=flags_to_cond(f.flag);
  491. list.concat(instr);
  492. end;
  493. procedure tcgcpu.g_proc_entry(list : TAsmList; localsize : longint;
  494. nostackframe : boolean);
  495. var
  496. ref : treference;
  497. r : byte;
  498. regs : tcpuregisterset;
  499. stackmisalignment : pint;
  500. regoffset : LongInt;
  501. stack_parameters : Boolean;
  502. registerarea : PtrInt;
  503. begin
  504. LocalSize:=align(LocalSize,4);
  505. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  506. { call instruction does not put anything on the stack }
  507. registerarea:=0;
  508. if not(nostackframe) then
  509. begin
  510. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  511. a_reg_alloc(list,NR_STACK_POINTER_REG);
  512. case target_info.abi of
  513. abi_xtensa_call0:
  514. begin
  515. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  516. Include(regs,RS_A15);
  517. if pi_do_call in current_procinfo.flags then
  518. Include(regs,RS_A0);
  519. if regs<>[] then
  520. begin
  521. for r:=RS_A0 to RS_A15 do
  522. if r in regs then
  523. inc(registerarea,4);
  524. end;
  525. inc(localsize,registerarea);
  526. if LocalSize<>0 then
  527. begin
  528. localsize:=align(localsize,current_settings.alignment.localalignmax);
  529. a_reg_alloc(list,NR_STACK_POINTER_REG);
  530. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-localsize));
  531. end;
  532. reference_reset(ref,4,[]);
  533. ref.base:=NR_STACK_POINTER_REG;
  534. ref.offset:=localsize;
  535. if ref.offset>1024 then
  536. begin
  537. if ref.offset<=1024+32512 then
  538. begin
  539. list.concat(taicpu.op_reg_reg_const(A_ADDMI,NR_A8,NR_STACK_POINTER_REG,ref.offset and $fffffc00));
  540. ref.offset:=ref.offset and $3ff;
  541. ref.base:=NR_A8;
  542. end
  543. else
  544. { fix me! }
  545. Internalerror(2020031101);
  546. end;
  547. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  548. begin
  549. dec(ref.offset,4);
  550. list.concat(taicpu.op_reg_ref(A_S32I,NR_A15,ref));
  551. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  552. list.concat(taicpu.op_reg_reg(A_MOV,NR_A15,NR_STACK_POINTER_REG));
  553. end;
  554. if regs<>[] then
  555. begin
  556. for r:=RS_A14 downto RS_A0 do
  557. if r in regs then
  558. begin
  559. dec(ref.offset,4);
  560. list.concat(taicpu.op_reg_ref(A_S32I,newreg(R_INTREGISTER,r,R_SUBWHOLE),ref));
  561. end;
  562. end;
  563. end;
  564. abi_xtensa_windowed:
  565. begin
  566. if stack_parameters and (pi_estimatestacksize in current_procinfo.flags) then
  567. begin
  568. if localsize>txtensaprocinfo(current_procinfo).stackframesize then
  569. internalerror(2020031402)
  570. else
  571. localsize:=txtensaprocinfo(current_procinfo).stackframesize-registerarea;
  572. end
  573. else
  574. begin
  575. { default spill area }
  576. inc(localsize,4*4);
  577. { additional spill area? }
  578. if pi_do_call in current_procinfo.flags then
  579. inc(localsize,txtensaprocinfo(current_procinfo).maxcall*4);
  580. localsize:=align(localsize,current_settings.alignment.localalignmax);
  581. end;
  582. list.concat(taicpu.op_reg_const(A_ENTRY,NR_STACK_POINTER_REG,localsize));
  583. end;
  584. else
  585. Internalerror(2020031401);
  586. end;
  587. end;
  588. end;
  589. procedure tcgcpu.g_proc_exit(list : TAsmList; parasize : longint;
  590. nostackframe : boolean);
  591. begin
  592. case target_info.abi of
  593. abi_xtensa_windowed:
  594. list.Concat(taicpu.op_none(A_RETW));
  595. abi_xtensa_call0:
  596. list.Concat(taicpu.op_none(A_RET));
  597. else
  598. Internalerror(2020031403);
  599. end;
  600. end;
  601. procedure tcgcpu.a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  602. function is_b4const(v: tcgint): boolean;
  603. begin
  604. case v of
  605. -1,1,2,3,4,5,6,7,8,
  606. 10,12,16,32,64,128,256:
  607. result:=true;
  608. else
  609. result:=false;
  610. end;
  611. end;
  612. function is_b4constu(v: tcgint): boolean;
  613. begin
  614. case v of
  615. 32768,65536,
  616. 2,3,4,5,6,7,8,
  617. 10,12,16,32,64,128,256:
  618. result:=true;
  619. else
  620. result:=false;
  621. end;
  622. end;
  623. var
  624. op: TAsmCond;
  625. instr: taicpu;
  626. begin
  627. if (a=0) and (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  628. begin
  629. case cmp_op of
  630. OC_EQ: op:=C_EQZ;
  631. OC_NE: op:=C_NEZ;
  632. OC_LT: op:=C_LTZ;
  633. OC_GTE: op:=C_GEZ;
  634. else
  635. Internalerror(2020030801);
  636. end;
  637. instr:=taicpu.op_reg_sym(A_Bcc,reg,l);
  638. instr.condition:=op;
  639. list.concat(instr);
  640. end
  641. else if is_b4const(a) and
  642. (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  643. begin
  644. case cmp_op of
  645. OC_EQ: op:=C_EQI;
  646. OC_NE: op:=C_NEI;
  647. OC_LT: op:=C_LTI;
  648. OC_GTE: op:=C_GEI;
  649. else
  650. Internalerror(2020030801);
  651. end;
  652. instr:=taicpu.op_reg_const_sym(A_Bcc,reg,a,l);
  653. instr.condition:=op;
  654. list.concat(instr);
  655. end
  656. else if is_b4constu(a) and
  657. (cmp_op in [OC_B,OC_AE]) then
  658. begin
  659. case cmp_op of
  660. OC_B: op:=C_LTUI;
  661. OC_AE: op:=C_GEUI;
  662. else
  663. Internalerror(2020030801);
  664. end;
  665. instr:=taicpu.op_reg_const_sym(A_Bcc,reg,a,l);
  666. instr.condition:=op;
  667. list.concat(instr);
  668. end
  669. else
  670. inherited a_cmp_const_reg_label(list, size, cmp_op, a, reg, l);
  671. end;
  672. procedure tcgcpu.a_cmp_reg_reg_label(list : TAsmList; size : tcgsize;
  673. cmp_op : topcmp; reg1,reg2 : tregister; l : tasmlabel);
  674. var
  675. tmpreg: TRegister;
  676. instr: taicpu;
  677. begin
  678. if TOpCmp2AsmCond[cmp_op]=C_None then
  679. begin
  680. cmp_op:=swap_opcmp(cmp_op);
  681. tmpreg:=reg1;
  682. reg1:=reg2;
  683. reg2:=tmpreg;
  684. end;
  685. instr:=taicpu.op_reg_reg_sym(A_Bcc,reg2,reg1,l);
  686. instr.condition:=TOpCmp2AsmCond[cmp_op];
  687. list.concat(instr);
  688. end;
  689. procedure tcgcpu.a_jmp_always(list : TAsmList; l : TAsmLabel);
  690. var
  691. ai : taicpu;
  692. begin
  693. ai:=taicpu.op_sym(A_J,l);
  694. ai.is_jmp:=true;
  695. list.concat(ai);
  696. end;
  697. procedure tcgcpu.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  698. var
  699. hregister: TRegister;
  700. instr: taicpu;
  701. begin
  702. a_load_const_reg(list,size,0,reg);
  703. hregister:=getintregister(list,size);
  704. a_load_const_reg(list,size,1,hregister);
  705. instr:=taicpu.op_reg_reg_reg(A_MOV,reg,hregister,f.register);
  706. instr.condition:=flags_to_cond(f.flag);
  707. list.concat(instr);
  708. end;
  709. procedure tcgcpu.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  710. var
  711. paraloc1, paraloc2, paraloc3: TCGPara;
  712. pd: tprocdef;
  713. begin
  714. pd:=search_system_proc('MOVE');
  715. paraloc1.init;
  716. paraloc2.init;
  717. paraloc3.init;
  718. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  719. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  720. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  721. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  722. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  723. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  724. paramanager.freecgpara(list, paraloc3);
  725. paramanager.freecgpara(list, paraloc2);
  726. paramanager.freecgpara(list, paraloc1);
  727. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  728. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  729. a_call_name(list, 'FPC_MOVE', false);
  730. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  731. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  732. paraloc3.done;
  733. paraloc2.done;
  734. paraloc1.done;
  735. end;
  736. procedure tcgcpu.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  737. var
  738. tmpreg1, hreg, countreg: TRegister;
  739. src, dst, src2, dst2: TReference;
  740. lab: tasmlabel;
  741. Count, count2: aint;
  742. function reference_is_reusable(const ref: treference): boolean;
  743. begin
  744. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  745. (ref.symbol=nil);
  746. end;
  747. begin
  748. src2:=source;
  749. fixref(list,src2);
  750. dst2:=dest;
  751. fixref(list,dst2);
  752. if len > high(longint) then
  753. internalerror(2002072704);
  754. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  755. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  756. i.e. before secondpass. Other internal procedures request correct stack frame
  757. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  758. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  759. { anybody wants to determine a good value here :)? }
  760. if (len > 100) and
  761. assigned(current_procinfo) and
  762. (pi_do_call in current_procinfo.flags) then
  763. g_concatcopy_move(list, src2, dst2, len)
  764. else
  765. begin
  766. Count := len div 4;
  767. if (count<=4) and reference_is_reusable(src2) then
  768. src:=src2
  769. else
  770. begin
  771. reference_reset(src,sizeof(aint),[]);
  772. { load the address of src2 into src.base }
  773. src.base := GetAddressRegister(list);
  774. a_loadaddr_ref_reg(list, src2, src.base);
  775. end;
  776. if (count<=4) and reference_is_reusable(dst2) then
  777. dst:=dst2
  778. else
  779. begin
  780. reference_reset(dst,sizeof(aint),[]);
  781. { load the address of dst2 into dst.base }
  782. dst.base := GetAddressRegister(list);
  783. a_loadaddr_ref_reg(list, dst2, dst.base);
  784. end;
  785. { generate a loop }
  786. if Count > 4 then
  787. begin
  788. countreg := GetIntRegister(list, OS_INT);
  789. tmpreg1 := GetIntRegister(list, OS_INT);
  790. a_load_const_reg(list, OS_INT, Count, countreg);
  791. current_asmdata.getjumplabel(lab);
  792. a_label(list, lab);
  793. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  794. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  795. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  796. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  797. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  798. a_cmp_const_reg_label(list,OS_INT,OC_GT,0,countreg,lab);
  799. { keep the registers alive }
  800. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  801. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  802. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  803. len := len mod 4;
  804. end;
  805. { unrolled loop }
  806. Count := len div 4;
  807. if Count > 0 then
  808. begin
  809. tmpreg1 := GetIntRegister(list, OS_INT);
  810. for count2 := 1 to Count do
  811. begin
  812. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  813. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  814. Inc(src.offset, 4);
  815. Inc(dst.offset, 4);
  816. end;
  817. len := len mod 4;
  818. end;
  819. if (len and 4) <> 0 then
  820. begin
  821. hreg := GetIntRegister(list, OS_INT);
  822. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  823. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  824. Inc(src.offset, 4);
  825. Inc(dst.offset, 4);
  826. end;
  827. { copy the leftovers }
  828. if (len and 2) <> 0 then
  829. begin
  830. hreg := GetIntRegister(list, OS_INT);
  831. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  832. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  833. Inc(src.offset, 2);
  834. Inc(dst.offset, 2);
  835. end;
  836. if (len and 1) <> 0 then
  837. begin
  838. hreg := GetIntRegister(list, OS_INT);
  839. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  840. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  841. end;
  842. end;
  843. end;
  844. procedure tcgcpu.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  845. begin
  846. if not(fromsize in [OS_32,OS_F32]) then
  847. InternalError(2020032603);
  848. list.concat(taicpu.op_reg_reg(A_MOV_S,reg2,reg1));
  849. end;
  850. procedure tcgcpu.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  851. var
  852. href: treference;
  853. begin
  854. if not(fromsize in [OS_32,OS_F32]) then
  855. InternalError(2020032602);
  856. href:=ref;
  857. if assigned(href.symbol) or
  858. (href.index<>NR_NO) or
  859. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  860. fixref(list,href);
  861. list.concat(taicpu.op_reg_ref(A_LSI,reg,href));
  862. if fromsize<>tosize then
  863. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  864. end;
  865. procedure tcgcpu.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  866. var
  867. href: treference;
  868. begin
  869. if not(fromsize in [OS_32,OS_F32]) then
  870. InternalError(2020032604);
  871. href:=ref;
  872. if assigned(href.symbol) or
  873. (href.index<>NR_NO) or
  874. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  875. fixref(list,href);
  876. list.concat(taicpu.op_reg_ref(A_SSI,reg,href));
  877. end;
  878. procedure tcgcpu.maybeadjustresult(list : TAsmList; op : TOpCg; size : tcgsize; dst : tregister);
  879. const
  880. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NEG];
  881. begin
  882. if (op in overflowops) and
  883. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  884. a_load_reg_reg(list,OS_32,size,dst,dst);
  885. end;
  886. procedure tcg64fxtensa.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  887. var
  888. signed: Boolean;
  889. tmplo, carry, tmphi, hreg: TRegister;
  890. instr: taicpu;
  891. no_carry: TAsmLabel;
  892. begin
  893. case op of
  894. OP_NEG,
  895. OP_NOT :
  896. internalerror(2020030810);
  897. else
  898. ;
  899. end;
  900. case op of
  901. OP_AND,OP_OR,OP_XOR:
  902. begin
  903. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  904. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  905. end;
  906. OP_ADD:
  907. begin
  908. signed:=(size in [OS_S64]);
  909. tmplo := cg.GetIntRegister(list,OS_S32);
  910. carry := cg.GetIntRegister(list,OS_S32);
  911. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  912. if signed then
  913. begin
  914. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  915. current_asmdata.getjumplabel(no_carry);
  916. instr:=taicpu.op_reg_reg_sym(A_Bcc,tmplo, regsrc2.reglo, no_carry);
  917. instr.condition:=C_GEU;
  918. list.concat(instr);
  919. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  920. cg.a_label(list,no_carry);
  921. end
  922. else
  923. begin
  924. cg.a_load_const_reg(list,OS_INT,1,carry);
  925. current_asmdata.getjumplabel(no_carry);
  926. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc2.reglo,no_carry);
  927. cg.a_load_const_reg(list,OS_INT,0,carry);
  928. cg.a_label(list,no_carry);
  929. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  930. tmphi:=cg.GetIntRegister(list,OS_INT);
  931. hreg:=cg.GetIntRegister(list,OS_INT);
  932. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  933. // first add carry to one of the addends
  934. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  935. cg.a_load_const_reg(list,OS_INT,1,carry);
  936. current_asmdata.getjumplabel(no_carry);
  937. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  938. cg.a_load_const_reg(list,OS_INT,0,carry);
  939. cg.a_label(list,no_carry);
  940. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  941. // then add another addend
  942. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  943. end;
  944. end;
  945. OP_SUB:
  946. begin
  947. signed:=(size in [OS_S64]);
  948. tmplo := cg.GetIntRegister(list,OS_S32);
  949. carry := cg.GetIntRegister(list,OS_S32);
  950. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  951. if signed then
  952. begin
  953. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  954. current_asmdata.getjumplabel(no_carry);
  955. instr:=taicpu.op_reg_reg_sym(A_Bcc, regsrc2.reglo, tmplo, no_carry);
  956. instr.condition:=C_GEU;
  957. list.concat(instr);
  958. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, -1));
  959. cg.a_label(list,no_carry);
  960. end
  961. else
  962. begin
  963. cg.a_load_const_reg(list,OS_INT,1,carry);
  964. current_asmdata.getjumplabel(no_carry);
  965. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B, regsrc2.reglo, tmplo, no_carry);
  966. cg.a_load_const_reg(list,OS_INT,0,carry);
  967. cg.a_label(list,no_carry);
  968. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  969. tmphi:=cg.GetIntRegister(list,OS_INT);
  970. hreg:=cg.GetIntRegister(list,OS_INT);
  971. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  972. // first add carry to one of the addends
  973. list.concat(taicpu.op_reg_reg_reg(A_SUB, regsrc2.reghi, tmplo, carry));
  974. cg.a_load_const_reg(list,OS_INT,1,carry);
  975. current_asmdata.getjumplabel(no_carry);
  976. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  977. cg.a_load_const_reg(list,OS_INT,0,carry);
  978. cg.a_label(list,no_carry);
  979. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  980. // then add another addend
  981. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  982. end;
  983. end;
  984. else
  985. internalerror(2020030813);
  986. end;
  987. end;
  988. procedure tcg64fxtensa.a_op64_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; regsrc,regdst : tregister64);
  989. var
  990. tmpreg : TRegister;
  991. instr : taicpu;
  992. begin
  993. case op of
  994. OP_NEG:
  995. begin
  996. tmpreg:=cg.GetIntRegister(list, OS_INT);
  997. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reglo,regsrc.reglo));
  998. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reghi,regsrc.reghi));
  999. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,regdst.reghi,-1));
  1000. instr:=taicpu.op_reg_reg_reg(A_MOV,regdst.reghi,tmpreg,regdst.reglo);
  1001. instr.condition:=C_EQZ;
  1002. list.concat(instr);
  1003. end;
  1004. OP_NOT:
  1005. begin
  1006. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  1007. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  1008. end;
  1009. else
  1010. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1011. end;
  1012. end;
  1013. procedure tcg64fxtensa.a_op64_const_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; regsrc,regdst : tregister64);
  1014. var
  1015. tmpreg,tmplo,carry,tmphi,hreg: tregister;
  1016. tmpreg64 : tregister64;
  1017. b : byte;
  1018. signed : Boolean;
  1019. no_carry : TAsmLabel;
  1020. instr : taicpu;
  1021. begin
  1022. case op of
  1023. OP_NEG,
  1024. OP_NOT :
  1025. internalerror(2020030904);
  1026. else
  1027. ;
  1028. end;
  1029. case op of
  1030. OP_AND,OP_OR,OP_XOR:
  1031. begin
  1032. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  1033. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  1034. end;
  1035. OP_ADD:
  1036. begin
  1037. { could do better here (hi(value) in 248..2047), for now we support only the simple cases }
  1038. if (value>=-2048) and (value<=2047) then
  1039. begin
  1040. signed:=(size in [OS_S64]);
  1041. tmplo := cg.GetIntRegister(list,OS_S32);
  1042. carry := cg.GetIntRegister(list,OS_S32);
  1043. list.concat(taicpu.op_reg_reg_const(A_ADDI, tmplo, regsrc.reglo, value));
  1044. if signed then
  1045. begin
  1046. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regsrc.reghi, 0));
  1047. current_asmdata.getjumplabel(no_carry);
  1048. instr:=taicpu.op_reg_reg_sym(A_Bcc,tmplo, regsrc.reglo, no_carry);
  1049. instr.condition:=C_GEU;
  1050. list.concat(instr);
  1051. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  1052. cg.a_label(list,no_carry);
  1053. end
  1054. else
  1055. begin
  1056. cg.a_load_const_reg(list,OS_INT,1,carry);
  1057. current_asmdata.getjumplabel(no_carry);
  1058. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc.reglo,no_carry);
  1059. cg.a_load_const_reg(list,OS_INT,0,carry);
  1060. cg.a_label(list,no_carry);
  1061. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1062. tmphi:=cg.GetIntRegister(list,OS_INT);
  1063. hreg:=cg.GetIntRegister(list,OS_INT);
  1064. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1065. // first add carry to one of the addends
  1066. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc.reghi, carry));
  1067. cg.a_load_const_reg(list,OS_INT,1,carry);
  1068. current_asmdata.getjumplabel(no_carry);
  1069. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc.reghi,no_carry);
  1070. cg.a_load_const_reg(list,OS_INT,0,carry);
  1071. cg.a_label(list,no_carry);
  1072. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1073. // then add another addend
  1074. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, tmphi, 0));
  1075. end
  1076. end
  1077. else
  1078. begin
  1079. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1080. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1081. a_load64_const_reg(list,value,tmpreg64);
  1082. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1083. end;
  1084. end;
  1085. OP_SUB:
  1086. begin
  1087. { for now, we take the simple approach }
  1088. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1089. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1090. a_load64_const_reg(list,value,tmpreg64);
  1091. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1092. end;
  1093. else
  1094. internalerror(2020030901);
  1095. end;
  1096. end;
  1097. procedure tcg64fxtensa.a_op64_const_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; reg : tregister64);
  1098. begin
  1099. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  1100. end;
  1101. {$warnings off}
  1102. procedure create_codegen;
  1103. begin
  1104. cg:=tcgcpu.Create;
  1105. cg64:=tcg64fxtensa.Create;
  1106. end;
  1107. end.