cgcpu.pas 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the code generator for the SPARC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,
  23. cgbase,cgobj,cg64f32,
  24. aasmbase,aasmtai,aasmcpu,
  25. cpubase,cpuinfo,
  26. node,symconst,SymType,
  27. rgcpu;
  28. type
  29. TCgSparc=class(tcg)
  30. protected
  31. function IsSimpleRef(const ref:treference):boolean;
  32. public
  33. procedure init_register_allocators;override;
  34. procedure done_register_allocators;override;
  35. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  36. { sparc special, needed by cg64 }
  37. procedure handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  39. { parameter }
  40. procedure a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const LocPara:TParaLocation);override;
  41. procedure a_param_ref(list:TAasmOutput;sz:tcgsize;const r:TReference;const LocPara:TParaLocation);override;
  42. procedure a_paramaddr_ref(list:TAasmOutput;const r:TReference;const LocPara:TParaLocation);override;
  43. procedure a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const locpara : tparalocation);override;
  44. procedure a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const locpara : tparalocation);override;
  45. procedure a_loadany_param_ref(list : taasmoutput;const locpara : tparalocation;const ref:treference;shuffle : pmmshuffle);override;
  46. procedure a_loadany_param_reg(list : taasmoutput;const locpara : tparalocation;const reg:tregister;shuffle : pmmshuffle);override;
  47. procedure a_call_name(list:TAasmOutput;const s:string);override;
  48. procedure a_call_reg(list:TAasmOutput;Reg:TRegister);override;
  49. { General purpose instructions }
  50. procedure a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  51. procedure a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  52. procedure a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  53. procedure a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  54. { move instructions }
  55. procedure a_load_const_reg(list:TAasmOutput;size:tcgsize;a:aint;reg:tregister);override;
  56. procedure a_load_const_ref(list:TAasmOutput;size:tcgsize;a:aint;const ref:TReference);override;
  57. procedure a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  58. procedure a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  59. procedure a_load_reg_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  60. procedure a_loadaddr_ref_reg(list:TAasmOutput;const ref:TReference;r:tregister);override;
  61. { fpu move instructions }
  62. procedure a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);override;
  63. procedure a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);override;
  64. procedure a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);override;
  65. { comparison operations }
  66. procedure a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  67. procedure a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  68. procedure a_jmp_always(List:TAasmOutput;l:TAsmLabel);override;
  69. procedure a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:tasmlabel);{ override;}
  70. procedure a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);override;
  71. procedure g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  72. procedure g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);override;
  73. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  74. procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;
  75. procedure g_restore_all_registers(list:TAasmOutput;const funcretparaloc:tparalocation);override;
  76. procedure g_restore_standard_registers(list:taasmoutput);override;
  77. procedure g_save_all_registers(list : taasmoutput);override;
  78. procedure g_save_standard_registers(list : taasmoutput);override;
  79. procedure g_concatcopy(list:TAasmOutput;const source,dest:TReference;len:aint;delsource,loadref:boolean);override;
  80. end;
  81. TCg64Sparc=class(tcg64f32)
  82. private
  83. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  84. public
  85. procedure a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);override;
  86. procedure a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);override;
  87. procedure a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64;regsrc,regdst : tregister64);override;
  88. procedure a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);override;
  89. end;
  90. const
  91. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  92. A_NONE,A_ADD,A_AND,A_UDIV,A_SDIV,A_UMUL,A_SMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  93. );
  94. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  95. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  96. );
  97. implementation
  98. uses
  99. globals,verbose,systems,cutils,
  100. symdef,paramgr,
  101. tgobj,cpupi,cgutils;
  102. {****************************************************************************
  103. This is private property, keep out! :)
  104. ****************************************************************************}
  105. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  106. begin
  107. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  108. InternalError(2002100804);
  109. result :=not(assigned(ref.symbol))and
  110. (((ref.index = NR_NO) and
  111. (ref.offset >= simm13lo) and
  112. (ref.offset <= simm13hi)) or
  113. ((ref.index <> NR_NO) and
  114. (ref.offset = 0)));
  115. end;
  116. procedure tcgsparc.handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  117. var
  118. tmpreg : tregister;
  119. tmpref : treference;
  120. begin
  121. tmpreg:=NR_NO;
  122. { Be sure to have a base register }
  123. if (ref.base=NR_NO) then
  124. begin
  125. ref.base:=ref.index;
  126. ref.index:=NR_NO;
  127. end;
  128. { When need to use SETHI, do it first }
  129. if assigned(ref.symbol) or
  130. (ref.offset<simm13lo) or
  131. (ref.offset>simm13hi) then
  132. begin
  133. tmpreg:=GetIntRegister(list,OS_INT);
  134. reference_reset(tmpref);
  135. tmpref.symbol:=ref.symbol;
  136. tmpref.offset:=ref.offset;
  137. tmpref.refaddr:=addr_hi;
  138. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  139. { Load the low part is left }
  140. {$warning TODO Maybe not needed to load symbol}
  141. tmpref.refaddr:=addr_lo;
  142. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  143. { The offset and symbol are loaded, reset in reference }
  144. ref.offset:=0;
  145. ref.symbol:=nil;
  146. { Only an index register or offset is allowed }
  147. if tmpreg<>NR_NO then
  148. begin
  149. if (ref.index<>NR_NO) then
  150. begin
  151. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  152. ref.index:=tmpreg;
  153. end
  154. else
  155. begin
  156. if ref.base<>NR_NO then
  157. ref.index:=tmpreg
  158. else
  159. ref.base:=tmpreg;
  160. end;
  161. end;
  162. end;
  163. if (ref.base<>NR_NO) then
  164. begin
  165. if (ref.index<>NR_NO) and
  166. ((ref.offset<>0) or assigned(ref.symbol)) then
  167. begin
  168. if tmpreg=NR_NO then
  169. tmpreg:=GetIntRegister(list,OS_INT);
  170. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  171. ref.base:=tmpreg;
  172. ref.index:=NR_NO;
  173. end;
  174. end;
  175. if isstore then
  176. list.concat(taicpu.op_reg_ref(op,reg,ref))
  177. else
  178. list.concat(taicpu.op_ref_reg(op,ref,reg));
  179. if (tmpreg<>NR_NO) then
  180. UnGetRegister(list,tmpreg);
  181. end;
  182. procedure tcgsparc.handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  183. var
  184. tmpreg : tregister;
  185. begin
  186. if (a<simm13lo) or
  187. (a>simm13hi) then
  188. begin
  189. tmpreg:=GetIntRegister(list,OS_INT);
  190. a_load_const_reg(list,OS_INT,a,tmpreg);
  191. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  192. UnGetRegister(list,tmpreg);
  193. end
  194. else
  195. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  196. end;
  197. {****************************************************************************
  198. Assembler code
  199. ****************************************************************************}
  200. procedure Tcgsparc.init_register_allocators;
  201. begin
  202. inherited init_register_allocators;
  203. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  204. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  205. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  206. first_int_imreg,[]);
  207. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  208. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  209. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  210. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  211. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  212. first_fpu_imreg,[]);
  213. end;
  214. procedure Tcgsparc.done_register_allocators;
  215. begin
  216. rg[R_INTREGISTER].free;
  217. rg[R_FPUREGISTER].free;
  218. inherited done_register_allocators;
  219. end;
  220. function tcgsparc.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  221. begin
  222. if size=OS_F64 then
  223. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  224. else
  225. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  226. end;
  227. procedure TCgSparc.a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const LocPara:TParaLocation);
  228. var
  229. Ref:TReference;
  230. begin
  231. case locpara.loc of
  232. LOC_REGISTER,LOC_CREGISTER:
  233. a_load_const_reg(list,size,a,locpara.register);
  234. LOC_REFERENCE:
  235. begin
  236. { Code conventions need the parameters being allocated in %o6+92 }
  237. with LocPara.Reference do
  238. if(Index=NR_SP)and(Offset<Target_info.first_parm_offset) then
  239. InternalError(2002081104);
  240. reference_reset_base(ref,locpara.reference.index,locpara.reference.offset);
  241. a_load_const_ref(list,size,a,ref);
  242. end;
  243. else
  244. InternalError(2002122200);
  245. end;
  246. end;
  247. procedure TCgSparc.a_param_ref(list:TAasmOutput;sz:TCgSize;const r:TReference;const LocPara:TParaLocation);
  248. var
  249. ref: treference;
  250. tmpreg:TRegister;
  251. begin
  252. with LocPara do
  253. case loc of
  254. LOC_REGISTER,LOC_CREGISTER :
  255. a_load_ref_reg(list,sz,sz,r,Register);
  256. LOC_REFERENCE:
  257. begin
  258. { Code conventions need the parameters being allocated in %o6+92 }
  259. with LocPara.Reference do
  260. if(Index=NR_SP)and(Offset<Target_info.first_parm_offset) then
  261. InternalError(2002081104);
  262. reference_reset_base(ref,locpara.reference.index,locpara.reference.offset);
  263. tmpreg:=GetIntRegister(list,OS_INT);
  264. a_load_ref_reg(list,sz,sz,r,tmpreg);
  265. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  266. UnGetRegister(list,tmpreg);
  267. end;
  268. else
  269. internalerror(2002081103);
  270. end;
  271. end;
  272. procedure TCgSparc.a_paramaddr_ref(list:TAasmOutput;const r:TReference;const LocPara:TParaLocation);
  273. var
  274. Ref:TReference;
  275. TmpReg:TRegister;
  276. begin
  277. case locpara.loc of
  278. LOC_REGISTER,LOC_CREGISTER:
  279. a_loadaddr_ref_reg(list,r,locpara.register);
  280. LOC_REFERENCE:
  281. begin
  282. reference_reset(ref);
  283. ref.base := locpara.reference.index;
  284. ref.offset := locpara.reference.offset;
  285. tmpreg:=GetAddressRegister(list);
  286. a_loadaddr_ref_reg(list,r,tmpreg);
  287. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  288. UnGetRegister(list,tmpreg);
  289. end;
  290. else
  291. internalerror(2002080701);
  292. end;
  293. end;
  294. procedure tcgsparc.a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const locpara : tparalocation);
  295. var
  296. href : treference;
  297. begin
  298. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  299. a_loadfpu_reg_ref(list,size,r,href);
  300. a_paramfpu_ref(list,size,href,locpara);
  301. tg.Ungettemp(list,href);
  302. end;
  303. procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const locpara : tparalocation);
  304. var
  305. templocpara : tparalocation;
  306. begin
  307. { floats are pushed in the int registers }
  308. templocpara:=locpara;
  309. case locpara.size of
  310. OS_F32,OS_32 :
  311. begin
  312. templocpara.size:=OS_32;
  313. a_param_ref(list,OS_32,ref,templocpara);
  314. end;
  315. OS_F64,OS_64 :
  316. begin
  317. templocpara.size:=OS_64;
  318. cg64.a_param64_ref(list,ref,templocpara);
  319. end;
  320. else
  321. internalerror(200307021);
  322. end;
  323. end;
  324. procedure tcgsparc.a_loadany_param_ref(list : taasmoutput;const locpara : tparalocation;const ref:treference;shuffle : pmmshuffle);
  325. var
  326. href,
  327. tempref : treference;
  328. templocpara : tparalocation;
  329. begin
  330. { Load floats like ints }
  331. templocpara:=locpara;
  332. case locpara.size of
  333. OS_F32 :
  334. templocpara.size:=OS_32;
  335. OS_F64 :
  336. templocpara.size:=OS_64;
  337. end;
  338. { Word 0 is in register, word 1 is in reference }
  339. if (templocpara.loc=LOC_REFERENCE) and (templocpara.low_in_reg) then
  340. begin
  341. tempref:=ref;
  342. cg.a_load_reg_ref(list,OS_INT,OS_INT,templocpara.register,tempref);
  343. inc(tempref.offset,4);
  344. reference_reset_base(href,templocpara.reference.index,templocpara.reference.offset);
  345. cg.a_load_ref_ref(list,OS_INT,OS_INT,href,tempref);
  346. end
  347. else
  348. inherited a_loadany_param_ref(list,templocpara,ref,shuffle);
  349. end;
  350. procedure tcgsparc.a_loadany_param_reg(list : taasmoutput;const locpara : tparalocation;const reg:tregister;shuffle : pmmshuffle);
  351. var
  352. href : treference;
  353. begin
  354. { Word 0 is in register, word 1 is in reference, not
  355. possible to load it in 1 register }
  356. if (locpara.loc=LOC_REFERENCE) and (locpara.low_in_reg) then
  357. internalerror(200307011);
  358. { Float load use a temp reference }
  359. if locpara.size in [OS_F32,OS_F64] then
  360. begin
  361. tg.GetTemp(list,TCGSize2Size[locpara.size],tt_normal,href);
  362. a_loadany_param_ref(list,locpara,href,shuffle);
  363. a_loadfpu_ref_reg(list,locpara.size,href,reg);
  364. tg.Ungettemp(list,href);
  365. end
  366. else
  367. inherited a_loadany_param_reg(list,locpara,reg,shuffle);
  368. end;
  369. procedure TCgSparc.a_call_name(list:TAasmOutput;const s:string);
  370. begin
  371. list.concat(taicpu.op_sym(A_CALL,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  372. { Delay slot }
  373. list.concat(taicpu.op_none(A_NOP));
  374. end;
  375. procedure TCgSparc.a_call_reg(list:TAasmOutput;Reg:TRegister);
  376. begin
  377. list.concat(taicpu.op_reg(A_CALL,reg));
  378. { Delay slot }
  379. list.concat(taicpu.op_none(A_NOP));
  380. end;
  381. {********************** load instructions ********************}
  382. procedure TCgSparc.a_load_const_reg(list : TAasmOutput;size : TCGSize;a : aint;reg : TRegister);
  383. begin
  384. { we don't use the set instruction here because it could be evalutated to two
  385. instructions which would cause problems with the delay slot (FK) }
  386. if (a=0) then
  387. list.concat(taicpu.op_reg(A_CLR,reg))
  388. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  389. else if (a and aint($1fff))=0 then
  390. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  391. else if (a>=simm13lo) and (a<=simm13hi) then
  392. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  393. else
  394. begin
  395. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  396. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  397. end;
  398. end;
  399. procedure TCgSparc.a_load_const_ref(list : TAasmOutput;size : tcgsize;a : aint;const ref : TReference);
  400. begin
  401. if a=0 then
  402. a_load_reg_ref(list,size,size,NR_G0,ref)
  403. else
  404. inherited a_load_const_ref(list,size,a,ref);
  405. end;
  406. procedure TCgSparc.a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  407. var
  408. op:tasmop;
  409. begin
  410. case ToSize of
  411. { signed integer registers }
  412. OS_8,
  413. OS_S8:
  414. Op:=A_STB;
  415. OS_16,
  416. OS_S16:
  417. Op:=A_STH;
  418. OS_32,
  419. OS_S32:
  420. Op:=A_ST;
  421. else
  422. InternalError(2002122100);
  423. end;
  424. handle_load_store(list,true,op,reg,ref);
  425. end;
  426. procedure TCgSparc.a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  427. var
  428. op:tasmop;
  429. begin
  430. case Fromsize of
  431. { signed integer registers }
  432. OS_S8:
  433. Op:=A_LDSB;{Load Signed Byte}
  434. OS_8:
  435. Op:=A_LDUB;{Load Unsigned Byte}
  436. OS_S16:
  437. Op:=A_LDSH;{Load Signed Halfword}
  438. OS_16:
  439. Op:=A_LDUH;{Load Unsigned Halfword}
  440. OS_S32,
  441. OS_32:
  442. Op:=A_LD;{Load Word}
  443. OS_S64,
  444. OS_64:
  445. Op:=A_LDD;{Load a Long Word}
  446. else
  447. InternalError(2002122101);
  448. end;
  449. handle_load_store(list,false,op,reg,ref);
  450. end;
  451. procedure TCgSparc.a_load_reg_reg(list:TAasmOutput;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  452. begin
  453. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  454. (
  455. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  456. (tosize <> fromsize) and
  457. not(fromsize in [OS_32,OS_S32])
  458. ) then
  459. begin
  460. {$warning TODO Sign extension}
  461. case tosize of
  462. OS_8,OS_S8:
  463. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  464. OS_16,OS_S16:
  465. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  466. OS_32,OS_S32:
  467. begin
  468. if reg1<>reg2 then
  469. list.Concat(taicpu.op_reg_reg(A_MOV,reg1,reg2));
  470. end;
  471. else
  472. internalerror(2002090901);
  473. end;
  474. end
  475. else
  476. begin
  477. { same size, only a register mov required }
  478. if reg1<>reg2 then
  479. list.Concat(taicpu.op_reg_reg(A_MOV,reg1,reg2));
  480. end;
  481. end;
  482. procedure TCgSparc.a_loadaddr_ref_reg(list : TAasmOutput;const ref : TReference;r : tregister);
  483. var
  484. tmpref : treference;
  485. hreg : tregister;
  486. begin
  487. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  488. internalerror(200306171);
  489. { At least big offset (need SETHI), maybe base and maybe index }
  490. if assigned(ref.symbol) or
  491. (ref.offset<simm13lo) or
  492. (ref.offset>simm13hi) then
  493. begin
  494. if (ref.base<>r) and (ref.index<>r) then
  495. hreg:=r
  496. else
  497. hreg:=GetAddressRegister(list);
  498. reference_reset(tmpref);
  499. tmpref.symbol := ref.symbol;
  500. tmpref.offset := ref.offset;
  501. tmpref.refaddr := addr_hi;
  502. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  503. { Only the low part is left }
  504. tmpref.refaddr:=addr_lo;
  505. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  506. if ref.base<>NR_NO then
  507. begin
  508. if ref.index<>NR_NO then
  509. begin
  510. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,hreg));
  511. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,r));
  512. end
  513. else
  514. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,r));
  515. end
  516. else
  517. begin
  518. if hreg<>r then
  519. list.Concat(taicpu.op_reg_reg(A_MOV,hreg,r));
  520. end;
  521. if hreg<>r then
  522. UnGetRegister(list,hreg);
  523. end
  524. else
  525. { At least small offset, maybe base and maybe index }
  526. if ref.offset<>0 then
  527. begin
  528. if ref.base<>NR_NO then
  529. begin
  530. if ref.index<>NR_NO then
  531. begin
  532. if (ref.base<>r) and (ref.index<>r) then
  533. hreg:=r
  534. else
  535. hreg:=GetAddressRegister(list);
  536. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,hreg));
  537. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,r));
  538. if hreg<>r then
  539. UnGetRegister(list,hreg);
  540. end
  541. else
  542. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,r));
  543. end
  544. else
  545. list.concat(taicpu.op_const_reg(A_MOV,ref.offset,r));
  546. end
  547. else
  548. { Both base and index }
  549. if ref.index<>NR_NO then
  550. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,r))
  551. else
  552. { Only base }
  553. if ref.base<>NR_NO then
  554. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.base,r)
  555. else
  556. { only offset, can be generated by absolute }
  557. a_load_const_reg(list,OS_ADDR,ref.offset,r);
  558. end;
  559. procedure TCgSparc.a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);
  560. const
  561. FpuMovInstr : Array[OS_F32..OS_F64] of TAsmOp =
  562. (A_FMOVS,A_FMOVD);
  563. begin
  564. if reg1<>reg2 then
  565. list.concat(taicpu.op_reg_reg(fpumovinstr[size],reg1,reg2));
  566. end;
  567. procedure TCgSparc.a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);
  568. const
  569. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  570. (A_LDF,A_LDDF);
  571. begin
  572. { several functions call this procedure with OS_32 or OS_64 }
  573. { so this makes life easier (FK) }
  574. case size of
  575. OS_32,OS_F32:
  576. size:=OS_F32;
  577. OS_64,OS_F64,OS_C64:
  578. size:=OS_F64;
  579. else
  580. internalerror(200201121);
  581. end;
  582. handle_load_store(list,false,fpuloadinstr[size],reg,ref);
  583. end;
  584. procedure TCgSparc.a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);
  585. const
  586. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  587. (A_STF,A_STDF);
  588. begin
  589. { several functions call this procedure with OS_32 or OS_64 }
  590. { so this makes life easier (FK) }
  591. case size of
  592. OS_32,OS_F32:
  593. size:=OS_F32;
  594. OS_64,OS_F64,OS_C64:
  595. size:=OS_F64;
  596. else
  597. internalerror(200201121);
  598. end;
  599. handle_load_store(list,true,fpuloadinstr[size],reg,ref);
  600. end;
  601. procedure TCgSparc.a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  602. begin
  603. if Op in [OP_NEG,OP_NOT] then
  604. internalerror(200306011);
  605. if (a=0) then
  606. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  607. else
  608. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  609. end;
  610. procedure TCgSparc.a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  611. begin
  612. Case Op of
  613. OP_NEG,
  614. OP_NOT:
  615. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  616. else
  617. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  618. end;
  619. end;
  620. procedure TCgSparc.a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  621. var
  622. power : longInt;
  623. begin
  624. case op of
  625. OP_IMUL :
  626. begin
  627. if not(cs_check_overflow in aktlocalswitches) and
  628. ispowerof2(a,power) then
  629. begin
  630. { can be done with a shift }
  631. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  632. exit;
  633. end;
  634. end;
  635. OP_SUB,
  636. OP_ADD :
  637. begin
  638. if (a=0) then
  639. begin
  640. a_load_reg_reg(list,size,size,src,dst);
  641. exit;
  642. end;
  643. end;
  644. end;
  645. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  646. end;
  647. procedure TCgSparc.a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  648. begin
  649. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  650. end;
  651. {*************** compare instructructions ****************}
  652. procedure TCgSparc.a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  653. begin
  654. if (a=0) then
  655. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  656. else
  657. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  658. a_jmp_cond(list,cmp_op,l);
  659. end;
  660. procedure TCgSparc.a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  661. begin
  662. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  663. a_jmp_cond(list,cmp_op,l);
  664. end;
  665. procedure TCgSparc.a_jmp_always(List:TAasmOutput;l:TAsmLabel);
  666. begin
  667. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(l.name,AB_EXTERNAL,AT_FUNCTION)));
  668. { Delay slot }
  669. list.Concat(TAiCpu.Op_none(A_NOP));
  670. end;
  671. procedure TCgSparc.a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:TAsmLabel);
  672. var
  673. ai:TAiCpu;
  674. begin
  675. ai:=TAiCpu.Op_sym(A_Bxx,l);
  676. ai.SetCondition(TOpCmp2AsmCond[cond]);
  677. list.Concat(ai);
  678. { Delay slot }
  679. list.Concat(TAiCpu.Op_none(A_NOP));
  680. end;
  681. procedure TCgSparc.a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);
  682. var
  683. ai : taicpu;
  684. op : tasmop;
  685. begin
  686. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  687. op:=A_FBxx
  688. else
  689. op:=A_Bxx;
  690. ai := Taicpu.op_sym(op,l);
  691. ai.SetCondition(flags_to_cond(f));
  692. list.Concat(ai);
  693. { Delay slot }
  694. list.Concat(TAiCpu.Op_none(A_NOP));
  695. end;
  696. procedure TCgSparc.g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);
  697. var
  698. hl : tasmlabel;
  699. begin
  700. objectlibrary.getlabel(hl);
  701. a_load_const_reg(list,size,1,reg);
  702. a_jmp_flags(list,f,hl);
  703. a_load_const_reg(list,size,0,reg);
  704. a_label(list,hl);
  705. end;
  706. procedure TCgSparc.g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);
  707. var
  708. hl : tasmlabel;
  709. begin
  710. if not(cs_check_overflow in aktlocalswitches) then
  711. exit;
  712. objectlibrary.getlabel(hl);
  713. if not((def.deftype=pointerdef)or
  714. ((def.deftype=orddef)and
  715. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  716. begin
  717. //r.enum:=R_CR7;
  718. //list.concat(taicpu.op_reg(A_MCRXR,r));
  719. //a_jmp_cond(list,A_Bxx,C_OV,hl)
  720. a_jmp_always(list,hl)
  721. end
  722. else
  723. a_jmp_cond(list,OC_AE,hl);
  724. a_call_name(list,'FPC_OVERFLOW');
  725. a_label(list,hl);
  726. end;
  727. { *********** entry/exit code and address loading ************ }
  728. procedure TCgSparc.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  729. begin
  730. if nostackframe then
  731. exit;
  732. { Althogh the SPARC architecture require only word alignment, software
  733. convention and the operating system require every stack frame to be double word
  734. aligned }
  735. LocalSize:=align(LocalSize,8);
  736. { Execute the SAVE instruction to get a new register window and create a new
  737. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  738. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  739. after execution of that instruction is the called function stack pointer}
  740. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  741. if LocalSize>4096 then
  742. begin
  743. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  744. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  745. end
  746. else
  747. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  748. end;
  749. procedure TCgSparc.g_restore_all_registers(list:TaasmOutput;const funcretparaloc:tparalocation);
  750. begin
  751. { The sparc port uses the sparc standard calling convetions so this function has no used }
  752. end;
  753. procedure TCgSparc.g_restore_standard_registers(list:taasmoutput);
  754. begin
  755. { The sparc port uses the sparc standard calling convetions so this function has no used }
  756. end;
  757. procedure TCgSparc.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);
  758. begin
  759. if nostackframe then
  760. begin
  761. { Here we need to use RETL instead of RET so it uses %o7 }
  762. list.concat(Taicpu.op_none(A_RETL));
  763. list.concat(Taicpu.op_none(A_NOP))
  764. end
  765. else
  766. begin
  767. { We use trivial restore in the delay slot of the JMPL instruction, as we
  768. already set result onto %i0 }
  769. list.concat(Taicpu.op_none(A_RET));
  770. list.concat(Taicpu.op_none(A_RESTORE));
  771. end;
  772. end;
  773. procedure TCgSparc.g_save_all_registers(list : taasmoutput);
  774. begin
  775. { The sparc port uses the sparc standard calling convetions so this function has no used }
  776. end;
  777. procedure TCgSparc.g_save_standard_registers(list : taasmoutput);
  778. begin
  779. { The sparc port uses the sparc standard calling convetions so this function has no used }
  780. end;
  781. { ************* concatcopy ************ }
  782. procedure TCgSparc.g_concatcopy(list:taasmoutput;const source,dest:treference;len:aint;delsource,loadref:boolean);
  783. var
  784. tmpreg1,
  785. hreg,
  786. countreg: TRegister;
  787. src, dst: TReference;
  788. lab: tasmlabel;
  789. count, count2: aint;
  790. orgsrc, orgdst: boolean;
  791. begin
  792. if len>high(longint) then
  793. internalerror(2002072704);
  794. reference_reset(src);
  795. reference_reset(dst);
  796. { load the address of source into src.base }
  797. if loadref then
  798. begin
  799. src.base:=GetAddressRegister(list);
  800. a_load_ref_reg(list,OS_32,OS_32,source,src.base);
  801. orgsrc := false;
  802. end
  803. else
  804. begin
  805. src.base:=GetAddressRegister(list);
  806. a_loadaddr_ref_reg(list,source,src.base);
  807. orgsrc := false;
  808. end;
  809. if not orgsrc and delsource then
  810. reference_release(list,source);
  811. { load the address of dest into dst.base }
  812. dst.base:=GetAddressRegister(list);
  813. a_loadaddr_ref_reg(list,dest,dst.base);
  814. orgdst := false;
  815. { generate a loop }
  816. count:=len div 4;
  817. if count>4 then
  818. begin
  819. { the offsets are zero after the a_loadaddress_ref_reg and just }
  820. { have to be set to 8. I put an Inc there so debugging may be }
  821. { easier (should offset be different from zero here, it will be }
  822. { easy to notice in the generated assembler }
  823. countreg:=GetIntRegister(list,OS_INT);
  824. tmpreg1:=GetIntRegister(list,OS_INT);
  825. a_load_const_reg(list,OS_INT,count,countreg);
  826. { explicitely allocate R_O0 since it can be used safely here }
  827. { (for holding date that's being copied) }
  828. objectlibrary.getlabel(lab);
  829. a_label(list, lab);
  830. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  831. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  832. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  833. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  834. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  835. a_jmp_cond(list,OC_NE,lab);
  836. list.concat(taicpu.op_none(A_NOP));
  837. { keep the registers alive }
  838. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  839. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  840. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  841. UnGetRegister(list,countreg);
  842. len := len mod 4;
  843. end;
  844. { unrolled loop }
  845. count:=len div 4;
  846. if count>0 then
  847. begin
  848. tmpreg1:=GetIntRegister(list,OS_INT);
  849. for count2 := 1 to count do
  850. begin
  851. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  852. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  853. inc(src.offset,4);
  854. inc(dst.offset,4);
  855. end;
  856. len := len mod 4;
  857. end;
  858. if (len and 4) <> 0 then
  859. begin
  860. hreg:=GetIntRegister(list,OS_INT);
  861. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  862. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  863. inc(src.offset,4);
  864. inc(dst.offset,4);
  865. UnGetRegister(list,hreg);
  866. end;
  867. { copy the leftovers }
  868. if (len and 2) <> 0 then
  869. begin
  870. hreg:=GetIntRegister(list,OS_INT);
  871. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  872. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  873. inc(src.offset,2);
  874. inc(dst.offset,2);
  875. UnGetRegister(list,hreg);
  876. end;
  877. if (len and 1) <> 0 then
  878. begin
  879. hreg:=GetIntRegister(list,OS_INT);
  880. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  881. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  882. UnGetRegister(list,hreg);
  883. end;
  884. if orgsrc then
  885. begin
  886. if delsource then
  887. reference_release(list,source);
  888. end
  889. else
  890. UnGetRegister(list,src.base);
  891. if not orgdst then
  892. UnGetRegister(list,dst.base);
  893. end;
  894. {****************************************************************************
  895. TCG64Sparc
  896. ****************************************************************************}
  897. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  898. begin
  899. case op of
  900. OP_ADD :
  901. begin
  902. op1:=A_ADDCC;
  903. op2:=A_ADDX;
  904. end;
  905. OP_SUB :
  906. begin
  907. op1:=A_SUBCC;
  908. op2:=A_SUBX;
  909. end;
  910. OP_XOR :
  911. begin
  912. op1:=A_XOR;
  913. op2:=A_XOR;
  914. end;
  915. OP_OR :
  916. begin
  917. op1:=A_OR;
  918. op2:=A_OR;
  919. end;
  920. OP_AND :
  921. begin
  922. op1:=A_AND;
  923. op2:=A_AND;
  924. end;
  925. else
  926. internalerror(200203241);
  927. end;
  928. end;
  929. procedure TCg64Sparc.a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);
  930. var
  931. op1,op2 : TAsmOp;
  932. begin
  933. case op of
  934. OP_NEG :
  935. begin
  936. list.concat(taicpu.op_reg_reg_reg(A_XNOR,NR_G0,regsrc.reghi,regdst.reghi));
  937. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  938. list.concat(taicpu.op_reg_const_reg(A_ADDX,regdst.reglo,-1,regdst.reglo));
  939. exit;
  940. end;
  941. OP_NOT :
  942. begin
  943. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  944. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  945. exit;
  946. end;
  947. end;
  948. get_64bit_ops(op,op1,op2);
  949. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  950. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  951. end;
  952. procedure TCg64Sparc.a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);
  953. var
  954. op1,op2:TAsmOp;
  955. begin
  956. case op of
  957. OP_NEG,
  958. OP_NOT :
  959. internalerror(200306017);
  960. end;
  961. get_64bit_ops(op,op1,op2);
  962. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  963. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reghi,aint(hi(value)),regdst.reghi);
  964. end;
  965. procedure tcg64sparc.a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64; regsrc,regdst : tregister64);
  966. var
  967. op1,op2:TAsmOp;
  968. begin
  969. case op of
  970. OP_NEG,
  971. OP_NOT :
  972. internalerror(200306017);
  973. end;
  974. get_64bit_ops(op,op1,op2);
  975. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  976. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reghi,aint(hi(value)),regdst.reghi);
  977. end;
  978. procedure tcg64sparc.a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);
  979. var
  980. op1,op2:TAsmOp;
  981. begin
  982. case op of
  983. OP_NEG,
  984. OP_NOT :
  985. internalerror(200306017);
  986. end;
  987. get_64bit_ops(op,op1,op2);
  988. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  989. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  990. end;
  991. begin
  992. cg:=TCgSparc.Create;
  993. cg64:=TCg64Sparc.Create;
  994. end.
  995. {
  996. $Log$
  997. Revision 1.86 2004-08-25 20:40:04 florian
  998. * fixed absolute on sparc
  999. Revision 1.85 2004/08/24 21:02:32 florian
  1000. * fixed longbool(<int64>) on sparc
  1001. Revision 1.84 2004/06/20 08:55:32 florian
  1002. * logs truncated
  1003. Revision 1.83 2004/06/16 20:07:10 florian
  1004. * dwarf branch merged
  1005. Revision 1.82.2.9 2004/06/02 19:05:16 peter
  1006. * use a_load_const_reg to load const
  1007. Revision 1.82.2.8 2004/06/02 16:07:40 peter
  1008. * implement op64_reg_reg_reg
  1009. Revision 1.82.2.7 2004/05/31 22:07:54 peter
  1010. * don't use float in concatcopy
  1011. Revision 1.82.2.6 2004/05/30 17:54:14 florian
  1012. + implemented cmp64bit
  1013. * started to fix spilling
  1014. * fixed int64 sub partially
  1015. }