agarmgas.pas 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. This unit implements an asm for the ARM
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the GNU Assembler writer for the ARM
  18. }
  19. unit agarmgas;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. aasmtai,
  25. aggas,
  26. cpubase,cpuinfo;
  27. type
  28. TARMGNUAssembler=class(TGNUassembler)
  29. constructor create(smart: boolean); override;
  30. function MakeCmdLine: TCmdStr; override;
  31. procedure WriteExtraHeader; override;
  32. end;
  33. TArmInstrWriter=class(TCPUInstrWriter)
  34. procedure WriteInstruction(hp : tai);override;
  35. end;
  36. TArmAppleGNUAssembler=class(TAppleGNUassembler)
  37. constructor create(smart: boolean); override;
  38. end;
  39. const
  40. gas_shiftmode2str : array[tshiftmode] of string[3] = (
  41. '','lsl','lsr','asr','ror','rrx');
  42. const
  43. cputype_to_gas_march : array[tcputype] of string = (
  44. '', // cpu_none
  45. 'armv3',
  46. 'armv4',
  47. 'armv4t',
  48. 'armv5',
  49. 'armv5t',
  50. 'armv5te',
  51. 'armv5tej',
  52. 'armv6',
  53. 'armv6k',
  54. 'armv6t2',
  55. 'armv6z',
  56. 'armv6-m',
  57. 'armv7',
  58. 'armv7-a',
  59. 'armv7-r',
  60. 'armv7-m',
  61. 'armv7e-m');
  62. implementation
  63. uses
  64. cutils,globals,verbose,
  65. systems,
  66. assemble,
  67. aasmcpu,
  68. itcpugas,
  69. cgbase,cgutils;
  70. {****************************************************************************}
  71. { GNU Arm Assembler writer }
  72. {****************************************************************************}
  73. constructor TArmGNUAssembler.create(smart: boolean);
  74. begin
  75. inherited create(smart);
  76. InstrWriter := TArmInstrWriter.create(self);
  77. end;
  78. function TArmGNUAssembler.MakeCmdLine: TCmdStr;
  79. begin
  80. result:=inherited MakeCmdLine;
  81. if (current_settings.fputype = fpu_soft) then
  82. result:='-mfpu=softvfp '+result;
  83. if (current_settings.fputype = fpu_vfpv2) then
  84. result:='-mfpu=vfpv2 '+result;
  85. if (current_settings.fputype = fpu_vfpv3) then
  86. result:='-mfpu=vfpv3 '+result;
  87. if (current_settings.fputype = fpu_vfpv3_d16) then
  88. result:='-mfpu=vfpv3-d16 '+result;
  89. if (current_settings.fputype = fpu_fpv4_s16) then
  90. result:='-mfpu=fpv4-sp-d16 '+result;
  91. if current_settings.cputype=cpu_armv7m then
  92. result:='-march=armv7m -mthumb -mthumb-interwork '+result
  93. // EDSP instructions in RTL require armv5te at least to not generate error
  94. else if current_settings.cputype >= cpu_armv5te then
  95. result:='-march='+cputype_to_gas_march[current_settings.cputype]+' '+result;
  96. if target_info.abi = abi_eabihf then
  97. { options based on what gcc uses on debian armhf }
  98. result:='-mfloat-abi=hard -meabi=5 '+result;
  99. end;
  100. procedure TArmGNUAssembler.WriteExtraHeader;
  101. begin
  102. inherited WriteExtraHeader;
  103. if current_settings.cputype in cpu_thumb2 then
  104. AsmWriteLn(#9'.syntax unified');
  105. end;
  106. {****************************************************************************}
  107. { GNU/Apple ARM Assembler writer }
  108. {****************************************************************************}
  109. constructor TArmAppleGNUAssembler.create(smart: boolean);
  110. begin
  111. inherited create(smart);
  112. InstrWriter := TArmInstrWriter.create(self);
  113. end;
  114. {****************************************************************************}
  115. { Helper routines for Instruction Writer }
  116. {****************************************************************************}
  117. function getreferencestring(var ref : treference) : string;
  118. var
  119. s : string;
  120. begin
  121. with ref do
  122. begin
  123. {$ifdef extdebug}
  124. // if base=NR_NO then
  125. // internalerror(200308292);
  126. // if ((index<>NR_NO) or (shiftmode<>SM_None)) and ((offset<>0) or (symbol<>nil)) then
  127. // internalerror(200308293);
  128. {$endif extdebug}
  129. if assigned(symbol) then
  130. begin
  131. if (base<>NR_NO) and not(is_pc(base)) then
  132. internalerror(200309011);
  133. s:=symbol.name;
  134. if offset<0 then
  135. s:=s+tostr(offset)
  136. else if offset>0 then
  137. s:=s+'+'+tostr(offset);
  138. end
  139. else
  140. begin
  141. s:='['+gas_regname(base);
  142. if addressmode=AM_POSTINDEXED then
  143. s:=s+']';
  144. if index<>NR_NO then
  145. begin
  146. if signindex<0 then
  147. s:=s+', -'
  148. else
  149. s:=s+', ';
  150. s:=s+gas_regname(index);
  151. {RRX always rotates by 1 bit and does not take an imm}
  152. if shiftmode = SM_RRX then
  153. s:=s+', rrx'
  154. else if shiftmode <> SM_None then
  155. s:=s+', '+gas_shiftmode2str[shiftmode]+' #'+tostr(shiftimm);
  156. end
  157. else if offset<>0 then
  158. s:=s+', #'+tostr(offset);
  159. case addressmode of
  160. AM_OFFSET:
  161. s:=s+']';
  162. AM_PREINDEXED:
  163. s:=s+']!';
  164. end;
  165. end;
  166. end;
  167. getreferencestring:=s;
  168. end;
  169. function getopstr(const o:toper) : string;
  170. var
  171. hs : string;
  172. first : boolean;
  173. r : tsuperregister;
  174. begin
  175. case o.typ of
  176. top_reg:
  177. getopstr:=gas_regname(o.reg);
  178. top_shifterop:
  179. begin
  180. {RRX is special, it only rotates by 1 and does not take any shiftervalue}
  181. if o.shifterop^.shiftmode=SM_RRX then
  182. getopstr:='rrx'
  183. else if (o.shifterop^.rs<>NR_NO) and (o.shifterop^.shiftimm=0) then
  184. getopstr:=gas_shiftmode2str[o.shifterop^.shiftmode]+' '+gas_regname(o.shifterop^.rs)
  185. else if (o.shifterop^.rs=NR_NO) then
  186. getopstr:=gas_shiftmode2str[o.shifterop^.shiftmode]+' #'+tostr(o.shifterop^.shiftimm)
  187. else internalerror(200308282);
  188. end;
  189. top_const:
  190. getopstr:='#'+tostr(longint(o.val));
  191. top_regset:
  192. begin
  193. getopstr:='{';
  194. first:=true;
  195. for r:=RS_R0 to RS_R15 do
  196. if r in o.regset^ then
  197. begin
  198. if not(first) then
  199. getopstr:=getopstr+',';
  200. getopstr:=getopstr+gas_regname(newreg(o.regtyp,r,o.subreg));
  201. first:=false;
  202. end;
  203. getopstr:=getopstr+'}';
  204. if o.usermode then
  205. getopstr:=getopstr+'^';
  206. end;
  207. top_conditioncode:
  208. getopstr:=cond2str[o.cc];
  209. top_modeflags:
  210. begin
  211. getopstr:='';
  212. if mfA in o.modeflags then getopstr:=getopstr+'a';
  213. if mfI in o.modeflags then getopstr:=getopstr+'i';
  214. if mfF in o.modeflags then getopstr:=getopstr+'f';
  215. end;
  216. top_ref:
  217. if o.ref^.refaddr=addr_full then
  218. begin
  219. hs:=o.ref^.symbol.name;
  220. if o.ref^.offset>0 then
  221. hs:=hs+'+'+tostr(o.ref^.offset)
  222. else
  223. if o.ref^.offset<0 then
  224. hs:=hs+tostr(o.ref^.offset);
  225. getopstr:=hs;
  226. end
  227. else
  228. getopstr:=getreferencestring(o.ref^);
  229. top_specialreg:
  230. begin
  231. getopstr:=gas_regname(o.specialreg);
  232. if o.specialflags<>[] then
  233. begin
  234. getopstr:=getopstr+'_';
  235. if srC in o.specialflags then getopstr:=getopstr+'c';
  236. if srX in o.specialflags then getopstr:=getopstr+'x';
  237. if srF in o.specialflags then getopstr:=getopstr+'f';
  238. if srS in o.specialflags then getopstr:=getopstr+'s';
  239. end;
  240. end
  241. else
  242. internalerror(2002070604);
  243. end;
  244. end;
  245. Procedure TArmInstrWriter.WriteInstruction(hp : tai);
  246. var op: TAsmOp;
  247. postfix,s: string;
  248. i: byte;
  249. sep: string[3];
  250. begin
  251. op:=taicpu(hp).opcode;
  252. if current_settings.cputype in cpu_thumb2 then
  253. begin
  254. postfix:='';
  255. if taicpu(hp).wideformat then
  256. postfix:='.w';
  257. if taicpu(hp).ops = 0 then
  258. s:=#9+gas_op2str[op]+' '+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix]
  259. else if (taicpu(hp).opcode>=A_VABS) and (taicpu(hp).opcode<=A_VSUB) then
  260. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix]
  261. else
  262. s:=#9+gas_op2str[op]+oppostfix2str[taicpu(hp).oppostfix]+cond2str[taicpu(hp).condition]+postfix; // Conditional infixes are deprecated in unified syntax
  263. end
  264. else
  265. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix];
  266. if taicpu(hp).ops<>0 then
  267. begin
  268. sep:=#9;
  269. for i:=0 to taicpu(hp).ops-1 do
  270. begin
  271. // debug code
  272. // writeln(s);
  273. // writeln(taicpu(hp).fileinfo.line);
  274. { LDM and STM use references as first operand but they are written like a register }
  275. if (i=0) and (op in [A_LDM,A_STM,A_FSTM,A_FLDM]) then
  276. begin
  277. case taicpu(hp).oper[0]^.typ of
  278. top_ref:
  279. begin
  280. s:=s+sep+gas_regname(taicpu(hp).oper[0]^.ref^.index);
  281. if taicpu(hp).oper[0]^.ref^.addressmode=AM_PREINDEXED then
  282. s:=s+'!';
  283. end;
  284. top_reg:
  285. s:=s+sep+gas_regname(taicpu(hp).oper[0]^.reg);
  286. else
  287. internalerror(200311292);
  288. end;
  289. end
  290. { register count of SFM and LFM is written without # }
  291. else if (i=1) and (op in [A_SFM,A_LFM]) then
  292. begin
  293. case taicpu(hp).oper[1]^.typ of
  294. top_const:
  295. s:=s+sep+tostr(taicpu(hp).oper[1]^.val);
  296. else
  297. internalerror(200311292);
  298. end;
  299. end
  300. else
  301. s:=s+sep+getopstr(taicpu(hp).oper[i]^);
  302. sep:=',';
  303. end;
  304. end;
  305. owner.AsmWriteLn(s);
  306. end;
  307. const
  308. as_arm_gas_info : tasminfo =
  309. (
  310. id : as_gas;
  311. idtxt : 'AS';
  312. asmbin : 'as';
  313. asmcmd : '-o $OBJ $ASM';
  314. supported_targets : [system_arm_linux,system_arm_wince,system_arm_gba,system_arm_palmos,system_arm_nds,
  315. system_arm_embedded,system_arm_symbian,system_arm_android];
  316. flags : [af_needar,af_smartlink_sections];
  317. labelprefix : '.L';
  318. comment : '# ';
  319. dollarsign: '$';
  320. );
  321. as_arm_gas_darwin_info : tasminfo =
  322. (
  323. id : as_darwin;
  324. idtxt : 'AS-Darwin';
  325. asmbin : 'as';
  326. asmcmd : '-o $OBJ $ASM -arch $ARCH';
  327. supported_targets : [system_arm_darwin];
  328. flags : [af_needar,af_smartlink_sections,af_supports_dwarf,af_stabs_use_function_absolute_addresses];
  329. labelprefix : 'L';
  330. comment : '# ';
  331. dollarsign: '$';
  332. );
  333. begin
  334. RegisterAssembler(as_arm_gas_info,TARMGNUAssembler);
  335. RegisterAssembler(as_arm_gas_darwin_info,TArmAppleGNUAssembler);
  336. end.