n68kmem.pas 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. {
  2. Copyright (c) 2014 by the Free Pascal development team
  3. Generate m68k assembler for in memory related nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit n68kmem;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cpuinfo,cpubase,
  23. node,nmem,ncgmem;
  24. type
  25. t68kvecnode = class(tcgvecnode)
  26. procedure update_reference_reg_mul(maybe_const_reg:tregister;l:aint);override;
  27. //procedure pass_generate_code;override;
  28. end;
  29. implementation
  30. uses
  31. systems,globals,
  32. cutils,verbose,
  33. symdef,paramgr,
  34. aasmtai,aasmdata,
  35. nld,ncon,nadd,
  36. cgutils,cgobj;
  37. {*****************************************************************************
  38. T68KVECNODE
  39. *****************************************************************************}
  40. { this routine must, like any other routine, not change the contents }
  41. { of base/index registers of references, as these may be regvars. }
  42. { The register allocator can coalesce one LOC_REGISTER being moved }
  43. { into another (as their live ranges won't overlap), but not a }
  44. { LOC_CREGISTER moved into a LOC_(C)REGISTER most of the time (as }
  45. { the live range of the LOC_CREGISTER will most likely overlap the }
  46. { the live range of the target LOC_(C)REGISTER) }
  47. { The passed register may be a LOC_CREGISTER as well. }
  48. procedure t68kvecnode.update_reference_reg_mul(maybe_const_reg:tregister;l:aint);
  49. var
  50. hreg: tregister;
  51. hreg2: tregister;
  52. begin
  53. if l<>1 then
  54. begin
  55. hreg:=cg.getintregister(current_asmdata.CurrAsmList,OS_32);
  56. { if we have a possibility, setup a scalefactor instead of the MUL }
  57. if (location.reference.base=NR_NO) or (location.reference.index<>NR_NO) or
  58. (current_settings.cputype in [cpu_m68000]) or
  59. ((current_settings.cputype in cpu_coldfire) and not (l in [2,4])) or
  60. not (l in [2,4,8]) then
  61. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_IMUL,OS_ADDR,l,maybe_const_reg,hreg)
  62. else
  63. begin
  64. cg.a_load_reg_reg(current_asmdata.CurrAsmList,OS_ADDR,OS_ADDR,maybe_const_reg,hreg);
  65. location.reference.scalefactor:=l;
  66. end;
  67. { prefer an address reg, if we will be a base, otherwise for indexes
  68. a data register is better choice }
  69. if location.reference.base=NR_NO then
  70. begin
  71. hreg2:=cg.getaddressregister(current_asmdata.CurrAsmList);
  72. cg.a_load_reg_reg(current_asmdata.CurrAsmList,OS_ADDR,OS_ADDR,hreg,hreg2);
  73. maybe_const_reg:=hreg2;
  74. end
  75. else
  76. maybe_const_reg:=hreg;
  77. end;
  78. if location.reference.base=NR_NO then
  79. location.reference.base:=maybe_const_reg
  80. else if location.reference.index=NR_NO then
  81. location.reference.index:=maybe_const_reg
  82. else
  83. begin
  84. hreg:=cg.getaddressregister(current_asmdata.CurrAsmList);
  85. cg.a_loadaddr_ref_reg(current_asmdata.CurrAsmList,location.reference,hreg);
  86. reference_reset_base(location.reference,hreg,0,location.reference.alignment);
  87. { insert new index register }
  88. location.reference.index:=maybe_const_reg;
  89. end;
  90. { update alignment }
  91. if (location.reference.alignment=0) then
  92. internalerror(2009020704);
  93. location.reference.alignment:=newalignment(location.reference.alignment,l);
  94. end;
  95. {procedure t68kvecnode.pass_generate_code;
  96. begin
  97. inherited pass_generate_code;
  98. end;}
  99. begin
  100. cvecnode:=t68kvecnode;
  101. end.