cgcpu.pas 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060
  1. {
  2. Copyright (c) 1998-2012 by Florian Klaempfl and David Zhang
  3. This unit implements the code generator for MIPS
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, parabase,
  22. cgbase, cgutils, cgobj, cg64f32, cpupara,
  23. aasmbase, aasmtai, aasmcpu, aasmdata,
  24. cpubase, cpuinfo,
  25. node, symconst, SymType, symdef,
  26. rgcpu;
  27. type
  28. TCGMIPS = class(tcg)
  29. public
  30. procedure init_register_allocators; override;
  31. procedure done_register_allocators; override;
  32. function getfpuregister(list: tasmlist; size: Tcgsize): Tregister; override;
  33. /// { needed by cg64 }
  34. procedure make_simple_ref(list: tasmlist; var ref: treference);
  35. procedure make_simple_ref_fpu(list: tasmlist; var ref: treference);
  36. procedure handle_load_store(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  37. procedure handle_load_store_fpu(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  38. procedure handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  39. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  40. { parameter }
  41. procedure a_load_const_cgpara(list: tasmlist; size: tcgsize; a: tcgint; const paraloc: TCGPara); override;
  42. procedure a_load_ref_cgpara(list: tasmlist; sz: tcgsize; const r: TReference; const paraloc: TCGPara); override;
  43. procedure a_loadaddr_ref_cgpara(list: tasmlist; const r: TReference; const paraloc: TCGPara); override;
  44. procedure a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara); override;
  45. procedure a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara); override;
  46. procedure a_call_name(list: tasmlist; const s: string; weak : boolean); override;
  47. procedure a_call_reg(list: tasmlist; Reg: TRegister); override;
  48. { General purpose instructions }
  49. procedure a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  50. procedure a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  51. procedure a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  52. procedure a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  55. { move instructions }
  56. procedure a_load_const_reg(list: tasmlist; size: tcgsize; a: tcgint; reg: tregister); override;
  57. procedure a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference); override;
  58. procedure a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCgSize; reg: TRegister; const ref: TReference); override;
  59. procedure a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister); override;
  60. procedure a_load_reg_reg(list: tasmlist; FromSize, ToSize: TCgSize; reg1, reg2: tregister); override;
  61. procedure a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister); override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  64. procedure a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister); override;
  65. procedure a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference); override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  68. procedure a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  69. procedure a_jmp_always(List: tasmlist; l: TAsmLabel); override;
  70. procedure a_jmp_name(list: tasmlist; const s: string); override;
  71. procedure a_jmp_cond(list: tasmlist; cond: TOpCmp; l: tasmlabel); { override;}
  72. procedure g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef); override;
  73. procedure g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation); override;
  74. procedure g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean); override;
  75. procedure g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean); override;
  76. procedure g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  77. procedure g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  78. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  79. procedure g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint); override;
  80. { Transform unsupported methods into Internal errors }
  81. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister); override;
  82. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  83. end;
  84. TCg64MPSel = class(tcg64f32)
  85. public
  86. procedure a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference); override;
  87. procedure a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64); override;
  88. procedure a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara); override;
  89. procedure a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64); override;
  90. procedure a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64); override;
  91. procedure a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64); override;
  92. procedure a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64); override;
  93. procedure a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  94. procedure a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  95. end;
  96. procedure create_codegen;
  97. const
  98. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  99. C_EQ,C_GT,C_LT,C_GE,C_LE,C_NE,C_LEU,C_LTU,C_GEU,C_GTU
  100. );
  101. implementation
  102. uses
  103. globals, verbose, systems, cutils,
  104. paramgr, fmodule,
  105. tgobj,
  106. procinfo, cpupi;
  107. var
  108. cgcpu_calc_stackframe_size: aint;
  109. function f_TOpCG2AsmOp(op: TOpCG; size: tcgsize): TAsmOp;
  110. begin
  111. if size = OS_32 then
  112. case op of
  113. OP_ADD: { simple addition }
  114. f_TOpCG2AsmOp := A_ADDU;
  115. OP_AND: { simple logical and }
  116. f_TOpCG2AsmOp := A_AND;
  117. OP_DIV: { simple unsigned division }
  118. f_TOpCG2AsmOp := A_DIVU;
  119. OP_IDIV: { simple signed division }
  120. f_TOpCG2AsmOp := A_DIV;
  121. OP_IMUL: { simple signed multiply }
  122. f_TOpCG2AsmOp := A_MULT;
  123. OP_MUL: { simple unsigned multiply }
  124. f_TOpCG2AsmOp := A_MULTU;
  125. OP_NEG: { simple negate }
  126. f_TOpCG2AsmOp := A_NEGU;
  127. OP_NOT: { simple logical not }
  128. f_TOpCG2AsmOp := A_NOT;
  129. OP_OR: { simple logical or }
  130. f_TOpCG2AsmOp := A_OR;
  131. OP_SAR: { arithmetic shift-right }
  132. f_TOpCG2AsmOp := A_SRA;
  133. OP_SHL: { logical shift left }
  134. f_TOpCG2AsmOp := A_SLL;
  135. OP_SHR: { logical shift right }
  136. f_TOpCG2AsmOp := A_SRL;
  137. OP_SUB: { simple subtraction }
  138. f_TOpCG2AsmOp := A_SUBU;
  139. OP_XOR: { simple exclusive or }
  140. f_TOpCG2AsmOp := A_XOR;
  141. else
  142. InternalError(2007070401);
  143. end{ case }
  144. else
  145. case op of
  146. OP_ADD: { simple addition }
  147. f_TOpCG2AsmOp := A_ADDU;
  148. OP_AND: { simple logical and }
  149. f_TOpCG2AsmOp := A_AND;
  150. OP_DIV: { simple unsigned division }
  151. f_TOpCG2AsmOp := A_DIVU;
  152. OP_IDIV: { simple signed division }
  153. f_TOpCG2AsmOp := A_DIV;
  154. OP_IMUL: { simple signed multiply }
  155. f_TOpCG2AsmOp := A_MULT;
  156. OP_MUL: { simple unsigned multiply }
  157. f_TOpCG2AsmOp := A_MULTU;
  158. OP_NEG: { simple negate }
  159. f_TOpCG2AsmOp := A_NEGU;
  160. OP_NOT: { simple logical not }
  161. f_TOpCG2AsmOp := A_NOT;
  162. OP_OR: { simple logical or }
  163. f_TOpCG2AsmOp := A_OR;
  164. OP_SAR: { arithmetic shift-right }
  165. f_TOpCG2AsmOp := A_SRA;
  166. OP_SHL: { logical shift left }
  167. f_TOpCG2AsmOp := A_SLL;
  168. OP_SHR: { logical shift right }
  169. f_TOpCG2AsmOp := A_SRL;
  170. OP_SUB: { simple subtraction }
  171. f_TOpCG2AsmOp := A_SUBU;
  172. OP_XOR: { simple exclusive or }
  173. f_TOpCG2AsmOp := A_XOR;
  174. else
  175. InternalError(2007010701);
  176. end;{ case }
  177. end;
  178. function f_TOpCG2AsmOp_ovf(op: TOpCG; size: tcgsize): TAsmOp;
  179. begin
  180. if size = OS_32 then
  181. case op of
  182. OP_ADD: { simple addition }
  183. f_TOpCG2AsmOp_ovf := A_ADD;
  184. OP_AND: { simple logical and }
  185. f_TOpCG2AsmOp_ovf := A_AND;
  186. OP_DIV: { simple unsigned division }
  187. f_TOpCG2AsmOp_ovf := A_DIVU;
  188. OP_IDIV: { simple signed division }
  189. f_TOpCG2AsmOp_ovf := A_DIV;
  190. OP_IMUL: { simple signed multiply }
  191. f_TOpCG2AsmOp_ovf := A_MULO;
  192. OP_MUL: { simple unsigned multiply }
  193. f_TOpCG2AsmOp_ovf := A_MULOU;
  194. OP_NEG: { simple negate }
  195. f_TOpCG2AsmOp_ovf := A_NEG;
  196. OP_NOT: { simple logical not }
  197. f_TOpCG2AsmOp_ovf := A_NOT;
  198. OP_OR: { simple logical or }
  199. f_TOpCG2AsmOp_ovf := A_OR;
  200. OP_SAR: { arithmetic shift-right }
  201. f_TOpCG2AsmOp_ovf := A_SRA;
  202. OP_SHL: { logical shift left }
  203. f_TOpCG2AsmOp_ovf := A_SLL;
  204. OP_SHR: { logical shift right }
  205. f_TOpCG2AsmOp_ovf := A_SRL;
  206. OP_SUB: { simple subtraction }
  207. f_TOpCG2AsmOp_ovf := A_SUB;
  208. OP_XOR: { simple exclusive or }
  209. f_TOpCG2AsmOp_ovf := A_XOR;
  210. else
  211. InternalError(2007070403);
  212. end{ case }
  213. else
  214. case op of
  215. OP_ADD: { simple addition }
  216. f_TOpCG2AsmOp_ovf := A_ADD;
  217. OP_AND: { simple logical and }
  218. f_TOpCG2AsmOp_ovf := A_AND;
  219. OP_DIV: { simple unsigned division }
  220. f_TOpCG2AsmOp_ovf := A_DIVU;
  221. OP_IDIV: { simple signed division }
  222. f_TOpCG2AsmOp_ovf := A_DIV;
  223. OP_IMUL: { simple signed multiply }
  224. f_TOpCG2AsmOp_ovf := A_MULO;
  225. OP_MUL: { simple unsigned multiply }
  226. f_TOpCG2AsmOp_ovf := A_MULOU;
  227. OP_NEG: { simple negate }
  228. f_TOpCG2AsmOp_ovf := A_NEG;
  229. OP_NOT: { simple logical not }
  230. f_TOpCG2AsmOp_ovf := A_NOT;
  231. OP_OR: { simple logical or }
  232. f_TOpCG2AsmOp_ovf := A_OR;
  233. OP_SAR: { arithmetic shift-right }
  234. f_TOpCG2AsmOp_ovf := A_SRA;
  235. OP_SHL: { logical shift left }
  236. f_TOpCG2AsmOp_ovf := A_SLL;
  237. OP_SHR: { logical shift right }
  238. f_TOpCG2AsmOp_ovf := A_SRL;
  239. OP_SUB: { simple subtraction }
  240. f_TOpCG2AsmOp_ovf := A_SUB;
  241. OP_XOR: { simple exclusive or }
  242. f_TOpCG2AsmOp_ovf := A_XOR;
  243. else
  244. InternalError(2007010703);
  245. end;{ case }
  246. end;
  247. function f_TOp64CG2AsmOp(op: TOpCG): TAsmOp;
  248. begin
  249. case op of
  250. OP_ADD: { simple addition }
  251. f_TOp64CG2AsmOp := A_DADDU;
  252. OP_AND: { simple logical and }
  253. f_TOp64CG2AsmOp := A_AND;
  254. OP_DIV: { simple unsigned division }
  255. f_TOp64CG2AsmOp := A_DDIVU;
  256. OP_IDIV: { simple signed division }
  257. f_TOp64CG2AsmOp := A_DDIV;
  258. OP_IMUL: { simple signed multiply }
  259. f_TOp64CG2AsmOp := A_DMULO;
  260. OP_MUL: { simple unsigned multiply }
  261. f_TOp64CG2AsmOp := A_DMULOU;
  262. OP_NEG: { simple negate }
  263. f_TOp64CG2AsmOp := A_DNEGU;
  264. OP_NOT: { simple logical not }
  265. f_TOp64CG2AsmOp := A_NOT;
  266. OP_OR: { simple logical or }
  267. f_TOp64CG2AsmOp := A_OR;
  268. OP_SAR: { arithmetic shift-right }
  269. f_TOp64CG2AsmOp := A_DSRA;
  270. OP_SHL: { logical shift left }
  271. f_TOp64CG2AsmOp := A_DSLL;
  272. OP_SHR: { logical shift right }
  273. f_TOp64CG2AsmOp := A_DSRL;
  274. OP_SUB: { simple subtraction }
  275. f_TOp64CG2AsmOp := A_DSUBU;
  276. OP_XOR: { simple exclusive or }
  277. f_TOp64CG2AsmOp := A_XOR;
  278. else
  279. InternalError(2007010702);
  280. end;{ case }
  281. end;
  282. procedure TCGMIPS.make_simple_ref(list: tasmlist; var ref: treference);
  283. var
  284. tmpreg, tmpreg1: tregister;
  285. tmpref: treference;
  286. begin
  287. tmpreg := NR_NO;
  288. { Be sure to have a base register }
  289. if (ref.base = NR_NO) then
  290. begin
  291. ref.base := ref.index;
  292. ref.index := NR_NO;
  293. end;
  294. if (cs_create_pic in current_settings.moduleswitches) and
  295. assigned(ref.symbol) then
  296. begin
  297. tmpreg := cg.GetIntRegister(list, OS_INT);
  298. reference_reset(tmpref,sizeof(aint));
  299. tmpref.symbol := ref.symbol;
  300. tmpref.refaddr := addr_pic;
  301. if not (pi_needs_got in current_procinfo.flags) then
  302. internalerror(200501161);
  303. tmpref.index := current_procinfo.got;
  304. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  305. ref.symbol := nil;
  306. if (ref.index <> NR_NO) then
  307. begin
  308. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  309. ref.index := tmpreg;
  310. end
  311. else
  312. begin
  313. if ref.base <> NR_NO then
  314. ref.index := tmpreg
  315. else
  316. ref.base := tmpreg;
  317. end;
  318. end;
  319. { When need to use LUI, do it first }
  320. if assigned(ref.symbol) or
  321. (ref.offset < simm16lo) or
  322. (ref.offset > simm16hi) then
  323. begin
  324. tmpreg := GetIntRegister(list, OS_INT);
  325. reference_reset(tmpref,sizeof(aint));
  326. tmpref.symbol := ref.symbol;
  327. tmpref.offset := ref.offset;
  328. tmpref.refaddr := addr_high;
  329. list.concat(taicpu.op_reg_ref(A_LUI, tmpreg, tmpref));
  330. if (ref.offset = 0) and (ref.index = NR_NO) and
  331. (ref.base = NR_NO) then
  332. begin
  333. ref.refaddr := addr_low;
  334. end
  335. else
  336. begin
  337. { Load the low part is left }
  338. tmpref.refaddr := addr_low;
  339. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, tmpreg, tmpreg, tmpref));
  340. ref.offset := 0;
  341. { symbol is loaded }
  342. ref.symbol := nil;
  343. end;
  344. if (ref.index <> NR_NO) then
  345. begin
  346. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  347. ref.index := tmpreg;
  348. end
  349. else
  350. begin
  351. if ref.base <> NR_NO then
  352. ref.index := tmpreg
  353. else
  354. ref.base := tmpreg;
  355. end;
  356. end;
  357. if (ref.base <> NR_NO) then
  358. begin
  359. if (ref.index <> NR_NO) and (ref.offset = 0) then
  360. begin
  361. tmpreg1 := GetIntRegister(list, OS_INT);
  362. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.base, ref.index));
  363. ref.base := tmpreg1;
  364. ref.index := NR_NO;
  365. end
  366. else if (ref.index <> NR_NO) and
  367. ((ref.offset <> 0) or assigned(ref.symbol)) then
  368. begin
  369. if tmpreg = NR_NO then
  370. tmpreg := GetIntRegister(list, OS_INT);
  371. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.base, ref.index));
  372. ref.base := tmpreg;
  373. ref.index := NR_NO;
  374. end;
  375. end;
  376. end;
  377. procedure TCGMIPS.make_simple_ref_fpu(list: tasmlist; var ref: treference);
  378. var
  379. tmpreg, tmpreg1: tregister;
  380. tmpref: treference;
  381. begin
  382. tmpreg := NR_NO;
  383. { Be sure to have a base register }
  384. if (ref.base = NR_NO) then
  385. begin
  386. ref.base := ref.index;
  387. ref.index := NR_NO;
  388. end;
  389. if (cs_create_pic in current_settings.moduleswitches) and
  390. assigned(ref.symbol) then
  391. begin
  392. tmpreg := GetIntRegister(list, OS_INT);
  393. reference_reset(tmpref,sizeof(aint));
  394. tmpref.symbol := ref.symbol;
  395. tmpref.refaddr := addr_pic;
  396. if not (pi_needs_got in current_procinfo.flags) then
  397. internalerror(200501161);
  398. tmpref.index := current_procinfo.got;
  399. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  400. ref.symbol := nil;
  401. if (ref.index <> NR_NO) then
  402. begin
  403. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  404. ref.index := tmpreg;
  405. end
  406. else
  407. begin
  408. if ref.base <> NR_NO then
  409. ref.index := tmpreg
  410. else
  411. ref.base := tmpreg;
  412. end;
  413. end;
  414. { When need to use LUI, do it first }
  415. if (not assigned(ref.symbol)) and (ref.index = NR_NO) and
  416. (ref.offset > simm16lo + 1000) and (ref.offset < simm16hi - 1000)
  417. then
  418. exit;
  419. tmpreg1 := GetIntRegister(list, OS_INT);
  420. if assigned(ref.symbol) then
  421. begin
  422. reference_reset(tmpref,sizeof(aint));
  423. tmpref.symbol := ref.symbol;
  424. tmpref.offset := ref.offset;
  425. tmpref.refaddr := addr_high;
  426. list.concat(taicpu.op_reg_ref(A_LUI, tmpreg1, tmpref));
  427. { Load the low part }
  428. tmpref.refaddr := addr_low;
  429. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, tmpreg1, tmpreg1, tmpref));
  430. { symbol is loaded }
  431. ref.symbol := nil;
  432. end
  433. else
  434. list.concat(taicpu.op_reg_const(A_LI, tmpreg1, ref.offset));
  435. if (ref.index <> NR_NO) then
  436. begin
  437. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.index, tmpreg1));
  438. ref.index := NR_NO
  439. end;
  440. if ref.base <> NR_NO then
  441. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.base, tmpreg1));
  442. ref.base := tmpreg1;
  443. ref.offset := 0;
  444. end;
  445. procedure TCGMIPS.handle_load_store(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  446. begin
  447. make_simple_ref(list, ref);
  448. list.concat(taicpu.op_reg_ref(op, reg, ref));
  449. end;
  450. procedure TCGMIPS.handle_load_store_fpu(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  451. begin
  452. make_simple_ref_fpu(list, ref);
  453. list.concat(taicpu.op_reg_ref(op, reg, ref));
  454. end;
  455. procedure TCGMIPS.handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  456. var
  457. tmpreg: tregister;
  458. begin
  459. if (a < simm16lo) or
  460. (a > simm16hi) then
  461. begin
  462. tmpreg := GetIntRegister(list, OS_INT);
  463. a_load_const_reg(list, OS_INT, a, tmpreg);
  464. list.concat(taicpu.op_reg_reg_reg(op, dst, src, tmpreg));
  465. end
  466. else
  467. list.concat(taicpu.op_reg_reg_const(op, dst, src, a));
  468. end;
  469. {****************************************************************************
  470. Assembler code
  471. ****************************************************************************}
  472. procedure TCGMIPS.init_register_allocators;
  473. begin
  474. inherited init_register_allocators;
  475. if (cs_create_pic in current_settings.moduleswitches) and
  476. (pi_needs_got in current_procinfo.flags) then
  477. begin
  478. current_procinfo.got := NR_GP;
  479. rg[R_INTREGISTER] := Trgcpu.Create(R_INTREGISTER, R_SUBD,
  480. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  481. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  482. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24,RS_R25],
  483. first_int_imreg, []);
  484. end
  485. else
  486. rg[R_INTREGISTER] := trgcpu.Create(R_INTREGISTER, R_SUBD,
  487. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  488. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  489. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24,RS_R25],
  490. first_int_imreg, []);
  491. {
  492. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  493. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  494. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  495. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  496. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  497. first_fpu_imreg, []);
  498. }
  499. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  500. [RS_F0,RS_F2,RS_F4,RS_F6, RS_F8,RS_F10,RS_F12,RS_F14,
  501. RS_F16,RS_F18,RS_F20,RS_F22, RS_F24,RS_F26,RS_F28,RS_F30],
  502. first_fpu_imreg, []);
  503. { needs at least one element for rgobj not to crash }
  504. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  505. [RS_R0],first_mm_imreg,[]);
  506. end;
  507. procedure TCGMIPS.done_register_allocators;
  508. begin
  509. rg[R_INTREGISTER].Free;
  510. rg[R_FPUREGISTER].Free;
  511. rg[R_MMREGISTER].Free;
  512. inherited done_register_allocators;
  513. end;
  514. function TCGMIPS.getfpuregister(list: tasmlist; size: Tcgsize): Tregister;
  515. begin
  516. if size = OS_F64 then
  517. Result := rg[R_FPUREGISTER].getregister(list, R_SUBFD)
  518. else
  519. Result := rg[R_FPUREGISTER].getregister(list, R_SUBFS);
  520. end;
  521. procedure TCGMIPS.a_load_const_cgpara(list: tasmlist; size: tcgsize; a: tcgint; const paraloc: TCGPara);
  522. var
  523. Ref: TReference;
  524. begin
  525. paraloc.check_simple_location;
  526. paramanager.allocparaloc(list,paraloc.location);
  527. case paraloc.location^.loc of
  528. LOC_REGISTER, LOC_CREGISTER:
  529. a_load_const_reg(list, size, a, paraloc.location^.Register);
  530. LOC_REFERENCE:
  531. begin
  532. with paraloc.location^.Reference do
  533. begin
  534. if (Index = NR_SP) and (Offset < 0) then
  535. InternalError(2002081104);
  536. reference_reset_base(ref, index, offset, sizeof(aint));
  537. end;
  538. a_load_const_ref(list, size, a, ref);
  539. end;
  540. else
  541. InternalError(2002122200);
  542. end;
  543. end;
  544. procedure TCGMIPS.a_load_ref_cgpara(list: tasmlist; sz: TCgSize; const r: TReference; const paraloc: TCGPara);
  545. var
  546. href, href2: treference;
  547. hloc: pcgparalocation;
  548. begin
  549. href := r;
  550. hloc := paraloc.location;
  551. while assigned(hloc) do
  552. begin
  553. paramanager.allocparaloc(list,hloc);
  554. case hloc^.loc of
  555. LOC_REGISTER,LOC_CREGISTER:
  556. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  557. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  558. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  559. LOC_REFERENCE:
  560. begin
  561. reference_reset_base(href2, hloc^.reference.index, hloc^.reference.offset, sizeof(aint));
  562. a_load_ref_ref(list, hloc^.size, hloc^.size, href, href2);
  563. end
  564. else
  565. internalerror(200408241);
  566. end;
  567. Inc(href.offset, tcgsize2size[hloc^.size]);
  568. hloc := hloc^.Next;
  569. end;
  570. end;
  571. procedure TCGMIPS.a_loadaddr_ref_cgpara(list: tasmlist; const r: TReference; const paraloc: TCGPara);
  572. var
  573. Ref: TReference;
  574. TmpReg: TRegister;
  575. begin
  576. paraloc.check_simple_location;
  577. paramanager.allocparaloc(list,paraloc.location);
  578. with paraloc.location^ do
  579. begin
  580. case loc of
  581. LOC_REGISTER, LOC_CREGISTER:
  582. a_loadaddr_ref_reg(list, r, Register);
  583. LOC_REFERENCE:
  584. begin
  585. reference_reset(ref,sizeof(aint));
  586. ref.base := reference.index;
  587. ref.offset := reference.offset;
  588. tmpreg := GetAddressRegister(list);
  589. a_loadaddr_ref_reg(list, r, tmpreg);
  590. a_load_reg_ref(list, OS_ADDR, OS_ADDR, tmpreg, ref);
  591. end;
  592. else
  593. internalerror(2002080701);
  594. end;
  595. end;
  596. end;
  597. procedure TCGMIPS.a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara);
  598. var
  599. href, href2: treference;
  600. hloc: pcgparalocation;
  601. begin
  602. href := ref;
  603. hloc := paraloc.location;
  604. while assigned(hloc) do
  605. begin
  606. paramanager.allocparaloc(list,hloc);
  607. case hloc^.loc of
  608. LOC_REGISTER:
  609. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  610. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  611. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  612. LOC_REFERENCE:
  613. begin
  614. reference_reset_base(href2, hloc^.reference.index, hloc^.reference.offset, sizeof(aint));
  615. a_load_ref_ref(list, hloc^.size, hloc^.size, href, href2);
  616. end;
  617. else
  618. internalerror(200408241);
  619. end;
  620. Inc(href.offset, tcgsize2size[hloc^.size]);
  621. hloc := hloc^.Next;
  622. end;
  623. end;
  624. procedure TCGMIPS.a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara);
  625. var
  626. href: treference;
  627. begin
  628. tg.GetTemp(list, TCGSize2Size[size], sizeof(aint), tt_normal, href);
  629. a_loadfpu_reg_ref(list, size, size, r, href);
  630. a_loadfpu_ref_cgpara(list, size, href, paraloc);
  631. tg.Ungettemp(list, href);
  632. end;
  633. procedure TCGMIPS.a_call_name(list: tasmlist; const s: string; weak: boolean);
  634. begin
  635. list.concat(taicpu.op_sym(A_JAL,current_asmdata.RefAsmSymbol(s)));
  636. { Delay slot }
  637. list.concat(taicpu.op_none(A_NOP));
  638. end;
  639. procedure TCGMIPS.a_call_reg(list: tasmlist; Reg: TRegister);
  640. begin
  641. list.concat(taicpu.op_reg(A_JALR, reg));
  642. { Delay slot }
  643. list.concat(taicpu.op_none(A_NOP));
  644. end;
  645. {********************** load instructions ********************}
  646. procedure TCGMIPS.a_load_const_reg(list: tasmlist; size: TCGSize; a: tcgint; reg: TRegister);
  647. begin
  648. if (a = 0) then
  649. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_R0))
  650. { LUI allows to set the upper 16 bits, so we'll take full advantage of it }
  651. else if (a and aint($ffff)) = 0 then
  652. list.concat(taicpu.op_reg_const(A_LUI, reg, aint(a) shr 16))
  653. else if (a >= simm16lo) and (a <= simm16hi) then
  654. list.concat(taicpu.op_reg_reg_const(A_ADDIU, reg, NR_R0, a))
  655. else if (a>=0) and (a <= 65535) then
  656. list.concat(taicpu.op_reg_reg_const(A_ORI, reg, NR_R0, a))
  657. else
  658. begin
  659. list.concat(taicpu.op_reg_const(A_LI, reg, aint(a) ));
  660. end;
  661. end;
  662. procedure TCGMIPS.a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference);
  663. begin
  664. if a = 0 then
  665. a_load_reg_ref(list, size, size, NR_R0, ref)
  666. else
  667. inherited a_load_const_ref(list, size, a, ref);
  668. end;
  669. procedure TCGMIPS.a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCGSize; reg: tregister; const Ref: TReference);
  670. var
  671. op: tasmop;
  672. begin
  673. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  674. fromsize := tosize;
  675. case fromsize of
  676. { signed integer registers }
  677. OS_8,
  678. OS_S8:
  679. Op := A_SB;
  680. OS_16,
  681. OS_S16:
  682. Op := A_SH;
  683. OS_32,
  684. OS_S32:
  685. Op := A_SW;
  686. else
  687. InternalError(2002122100);
  688. end;
  689. handle_load_store(list, True, op, reg, ref);
  690. end;
  691. procedure TCGMIPS.a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister);
  692. var
  693. op: tasmop;
  694. begin
  695. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  696. fromsize := tosize;
  697. case fromsize of
  698. OS_S8:
  699. Op := A_LB;{Load Signed Byte}
  700. OS_8:
  701. Op := A_LBU;{Load Unsigned Byte}
  702. OS_S16:
  703. Op := A_LH;{Load Signed Halfword}
  704. OS_16:
  705. Op := A_LHU;{Load Unsigned Halfword}
  706. OS_S32:
  707. Op := A_LW;{Load Word}
  708. OS_32:
  709. Op := A_LW;//A_LWU;{Load Unsigned Word}
  710. OS_S64,
  711. OS_64:
  712. Op := A_LD;{Load a Long Word}
  713. else
  714. InternalError(2002122101);
  715. end;
  716. handle_load_store(list, False, op, reg, ref);
  717. if (fromsize=OS_S8) and (tosize=OS_16) then
  718. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  719. end;
  720. procedure TCGMIPS.a_load_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  721. var
  722. instr: taicpu;
  723. begin
  724. if (tcgsize2size[tosize] < tcgsize2size[fromsize]) or
  725. (
  726. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and (tosize <> fromsize)
  727. ) or ((fromsize = OS_S8) and
  728. (tosize = OS_16)) then
  729. begin
  730. case tosize of
  731. OS_8:
  732. a_op_const_reg_reg(list, OP_AND, tosize, $ff, reg1, reg2);
  733. OS_16:
  734. a_op_const_reg_reg(list, OP_AND, tosize, $ffff, reg1, reg2);
  735. OS_32,
  736. OS_S32:
  737. begin
  738. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  739. list.Concat(instr);
  740. { Notify the register allocator that we have written a move instruction so
  741. it can try to eliminate it. }
  742. add_move_instruction(instr);
  743. end;
  744. OS_S8:
  745. begin
  746. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 24));
  747. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 24));
  748. end;
  749. OS_S16:
  750. begin
  751. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 16));
  752. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 16));
  753. end;
  754. else
  755. internalerror(2002090901);
  756. end;
  757. end
  758. else
  759. begin
  760. if reg1 <> reg2 then
  761. begin
  762. { same size, only a register mov required }
  763. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  764. list.Concat(instr);
  765. // { Notify the register allocator that we have written a move instruction so
  766. // it can try to eliminate it. }
  767. add_move_instruction(instr);
  768. end;
  769. end;
  770. end;
  771. procedure TCGMIPS.a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister);
  772. var
  773. tmpref, href: treference;
  774. hreg, tmpreg: tregister;
  775. r_used: boolean;
  776. begin
  777. r_used := false;
  778. href := ref;
  779. if (href.base = NR_NO) and (href.index <> NR_NO) then
  780. internalerror(200306171);
  781. if (cs_create_pic in current_settings.moduleswitches) and
  782. assigned(href.symbol) then
  783. begin
  784. tmpreg := r; //GetIntRegister(list, OS_ADDR);
  785. r_used := true;
  786. reference_reset(tmpref,sizeof(aint));
  787. tmpref.symbol := href.symbol;
  788. tmpref.refaddr := addr_pic;
  789. if not (pi_needs_got in current_procinfo.flags) then
  790. internalerror(200501161);
  791. tmpref.base := current_procinfo.got;
  792. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  793. href.symbol := nil;
  794. if (href.index <> NR_NO) then
  795. begin
  796. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, href.index, tmpreg));
  797. href.index := tmpreg;
  798. end
  799. else
  800. begin
  801. if href.base <> NR_NO then
  802. href.index := tmpreg
  803. else
  804. href.base := tmpreg;
  805. end;
  806. end;
  807. if assigned(href.symbol) or
  808. (href.offset < simm16lo) or
  809. (href.offset > simm16hi) then
  810. begin
  811. if (href.base = NR_NO) and (href.index = NR_NO) then
  812. hreg := r
  813. else
  814. hreg := GetAddressRegister(list);
  815. reference_reset(tmpref,sizeof(aint));
  816. tmpref.symbol := href.symbol;
  817. tmpref.offset := href.offset;
  818. tmpref.refaddr := addr_high;
  819. list.concat(taicpu.op_reg_ref(A_LUI, hreg, tmpref));
  820. { Only the low part is left }
  821. tmpref.refaddr := addr_low;
  822. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, hreg, hreg, tmpref));
  823. if href.base <> NR_NO then
  824. begin
  825. if href.index <> NR_NO then
  826. begin
  827. list.concat(taicpu.op_reg_reg_reg(A_ADDU, hreg, href.base, hreg));
  828. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.index));
  829. end
  830. else
  831. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.base));
  832. end;
  833. end
  834. else
  835. { At least small offset, maybe base and maybe index }
  836. if (href.offset >= simm16lo) and
  837. (href.offset <= simm16hi) then
  838. begin
  839. if href.index <> NR_NO then { Both base and index }
  840. begin
  841. if href.offset = 0 then
  842. begin
  843. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, href.base, href.index));
  844. end
  845. else
  846. begin
  847. if r_used then
  848. hreg := GetAddressRegister(list)
  849. else
  850. hreg := r;
  851. list.concat(taicpu.op_reg_reg_const(A_ADDIU, hreg, href.base, href.offset));
  852. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.index));
  853. end
  854. end
  855. else if href.base <> NR_NO then { Only base }
  856. begin
  857. list.concat(taicpu.op_reg_reg_const(A_ADDIU, r, href.base, href.offset));
  858. end
  859. else
  860. { only offset, can be generated by absolute }
  861. a_load_const_reg(list, OS_ADDR, href.offset, r);
  862. end
  863. else
  864. internalerror(200703111);
  865. end;
  866. procedure TCGMIPS.a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  867. const
  868. FpuMovInstr: array[OS_F32..OS_F64] of TAsmOp =
  869. (A_MOV_S, A_MOV_D);
  870. var
  871. instr: taicpu;
  872. begin
  873. if reg1 <> reg2 then
  874. begin
  875. instr := taicpu.op_reg_reg(fpumovinstr[tosize], reg2, reg1);
  876. list.Concat(instr);
  877. { Notify the register allocator that we have written a move instruction so
  878. it can try to eliminate it. }
  879. add_move_instruction(instr);
  880. end;
  881. end;
  882. procedure TCGMIPS.a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);
  883. var
  884. tmpref: treference;
  885. tmpreg: tregister;
  886. begin
  887. case tosize of
  888. OS_F32:
  889. handle_load_store_fpu(list, False, A_LWC1, reg, ref);
  890. OS_F64:
  891. handle_load_store_fpu(list, False, A_LDC1, reg, ref);
  892. else
  893. InternalError(2007042701);
  894. end;
  895. end;
  896. procedure TCGMIPS.a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference);
  897. var
  898. tmpref: treference;
  899. tmpreg: tregister;
  900. begin
  901. case tosize of
  902. OS_F32:
  903. handle_load_store_fpu(list, True, A_SWC1, reg, ref);
  904. OS_F64:
  905. handle_load_store_fpu(list, True, A_SDC1, reg, ref);
  906. else
  907. InternalError(2007042702);
  908. end;
  909. end;
  910. procedure TCGMIPS.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  911. const
  912. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  913. begin
  914. if (op in overflowops) and
  915. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  916. a_load_reg_reg(list,OS_32,size,dst,dst);
  917. end;
  918. procedure TCGMIPS.a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  919. var
  920. power: longint;
  921. tmpreg1: tregister;
  922. begin
  923. if ((op = OP_MUL) or (op = OP_IMUL)) then
  924. begin
  925. if ispowerof2(a, power) then
  926. begin
  927. { can be done with a shift }
  928. if power < 32 then
  929. begin
  930. list.concat(taicpu.op_reg_reg_const(A_SLL, reg, reg, power));
  931. exit;
  932. end;
  933. end;
  934. end;
  935. if ((op = OP_SUB) or (op = OP_ADD)) then
  936. begin
  937. if (a = 0) then
  938. exit;
  939. end;
  940. if Op in [OP_NEG, OP_NOT] then
  941. internalerror(200306011);
  942. if (a = 0) then
  943. begin
  944. if (Op = OP_IMUL) or (Op = OP_MUL) then
  945. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_R0))
  946. else
  947. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), reg, reg, NR_R0))
  948. end
  949. else
  950. begin
  951. if op = OP_IMUL then
  952. begin
  953. tmpreg1 := GetIntRegister(list, OS_INT);
  954. a_load_const_reg(list, OS_INT, a, tmpreg1);
  955. list.concat(taicpu.op_reg_reg(A_MULT, reg, tmpreg1));
  956. list.concat(taicpu.op_reg(A_MFLO, reg));
  957. end
  958. else if op = OP_MUL then
  959. begin
  960. tmpreg1 := GetIntRegister(list, OS_INT);
  961. a_load_const_reg(list, OS_INT, a, tmpreg1);
  962. list.concat(taicpu.op_reg_reg(A_MULTU, reg, tmpreg1));
  963. list.concat(taicpu.op_reg(A_MFLO, reg));
  964. end
  965. else
  966. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), reg, a, reg);
  967. end;
  968. maybeadjustresult(list,op,size,reg);
  969. end;
  970. procedure TCGMIPS.a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  971. var
  972. a: aint;
  973. begin
  974. case Op of
  975. OP_NEG:
  976. { discard overflow checking }
  977. list.concat(taicpu.op_reg_reg(A_NEGU{A_NEG}, dst, src));
  978. OP_NOT:
  979. begin
  980. list.concat(taicpu.op_reg_reg(A_NOT, dst, src));
  981. end;
  982. else
  983. begin
  984. if op = OP_IMUL then
  985. begin
  986. list.concat(taicpu.op_reg_reg(A_MULT, dst, src));
  987. list.concat(taicpu.op_reg(A_MFLO, dst));
  988. end
  989. else if op = OP_MUL then
  990. begin
  991. list.concat(taicpu.op_reg_reg(A_MULTU, dst, src));
  992. list.concat(taicpu.op_reg(A_MFLO, dst));
  993. end
  994. else
  995. begin
  996. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, dst, src));
  997. end;
  998. end;
  999. end;
  1000. maybeadjustresult(list,op,size,dst);
  1001. end;
  1002. procedure TCGMIPS.a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  1003. var
  1004. power: longint;
  1005. tmpreg1: tregister;
  1006. begin
  1007. case op of
  1008. OP_MUL,
  1009. OP_IMUL:
  1010. begin
  1011. if ispowerof2(a, power) then
  1012. begin
  1013. { can be done with a shift }
  1014. if power < 32 then
  1015. list.concat(taicpu.op_reg_reg_const(A_SLL, dst, src, power))
  1016. else
  1017. inherited a_op_const_reg_reg(list, op, size, a, src, dst);
  1018. exit;
  1019. end;
  1020. end;
  1021. OP_SUB,
  1022. OP_ADD:
  1023. begin
  1024. if (a = 0) then
  1025. begin
  1026. a_load_reg_reg(list, size, size, src, dst);
  1027. exit;
  1028. end;
  1029. end;
  1030. end;
  1031. if op = OP_IMUL then
  1032. begin
  1033. tmpreg1 := GetIntRegister(list, OS_INT);
  1034. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1035. list.concat(taicpu.op_reg_reg(A_MULT, src, tmpreg1));
  1036. list.concat(taicpu.op_reg(A_MFLO, dst));
  1037. end
  1038. else if op = OP_MUL then
  1039. begin
  1040. tmpreg1 := GetIntRegister(list, OS_INT);
  1041. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1042. list.concat(taicpu.op_reg_reg(A_MULTU, src, tmpreg1));
  1043. list.concat(taicpu.op_reg(A_MFLO, dst));
  1044. end
  1045. else
  1046. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1047. maybeadjustresult(list,op,size,dst);
  1048. end;
  1049. procedure TCGMIPS.a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister);
  1050. begin
  1051. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1052. maybeadjustresult(list,op,size,dst);
  1053. end;
  1054. procedure TCGMIPS.a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation);
  1055. var
  1056. tmpreg1: tregister;
  1057. begin
  1058. ovloc.loc := LOC_VOID;
  1059. case op of
  1060. OP_SUB,
  1061. OP_ADD:
  1062. begin
  1063. if (a = 0) then
  1064. begin
  1065. a_load_reg_reg(list, size, size, src, dst);
  1066. exit;
  1067. end;
  1068. end;
  1069. end;{case}
  1070. case op of
  1071. OP_ADD:
  1072. begin
  1073. if setflags then
  1074. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1075. else
  1076. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1077. end;
  1078. OP_SUB:
  1079. begin
  1080. if setflags then
  1081. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1082. else
  1083. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1084. end;
  1085. OP_MUL:
  1086. begin
  1087. if setflags then
  1088. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1089. else
  1090. begin
  1091. tmpreg1 := GetIntRegister(list, OS_INT);
  1092. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1093. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size),src, tmpreg1));
  1094. list.concat(taicpu.op_reg(A_MFLO, dst));
  1095. end;
  1096. end;
  1097. OP_IMUL:
  1098. begin
  1099. if setflags then
  1100. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1101. else
  1102. begin
  1103. tmpreg1 := GetIntRegister(list, OS_INT);
  1104. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1105. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size),src, tmpreg1));
  1106. list.concat(taicpu.op_reg(A_MFLO, dst));
  1107. end;
  1108. end;
  1109. OP_XOR, OP_OR, OP_AND:
  1110. begin
  1111. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst);
  1112. end;
  1113. else
  1114. internalerror(2007012601);
  1115. end;
  1116. maybeadjustresult(list,op,size,dst);
  1117. end;
  1118. procedure TCGMIPS.a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation);
  1119. begin
  1120. ovloc.loc := LOC_VOID;
  1121. case op of
  1122. OP_ADD:
  1123. begin
  1124. if setflags then
  1125. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1126. else
  1127. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1128. end;
  1129. OP_SUB:
  1130. begin
  1131. if setflags then
  1132. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1133. else
  1134. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1135. end;
  1136. OP_MUL:
  1137. begin
  1138. if setflags then
  1139. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1140. else
  1141. begin
  1142. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size), src2, src1));
  1143. list.concat(taicpu.op_reg(A_MFLO, dst));
  1144. end;
  1145. end;
  1146. OP_IMUL:
  1147. begin
  1148. if setflags then
  1149. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1150. else
  1151. begin
  1152. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size), src2, src1));
  1153. list.concat(taicpu.op_reg(A_MFLO, dst));
  1154. end;
  1155. end;
  1156. OP_XOR, OP_OR, OP_AND:
  1157. begin
  1158. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1));
  1159. end;
  1160. else
  1161. internalerror(2007012602);
  1162. end;
  1163. maybeadjustresult(list,op,size,dst);
  1164. end;
  1165. {*************** compare instructructions ****************}
  1166. procedure TCGMIPS.a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  1167. var
  1168. tmpreg: tregister;
  1169. ai : Taicpu;
  1170. begin
  1171. if a = 0 then
  1172. tmpreg := NR_R0
  1173. else
  1174. begin
  1175. tmpreg := GetIntRegister(list, OS_INT);
  1176. list.concat(taicpu.op_reg_const(A_LI, tmpreg, a));
  1177. end;
  1178. ai := taicpu.op_reg_reg_sym(A_BC, reg, tmpreg, l);
  1179. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  1180. list.concat(ai);
  1181. list.Concat(TAiCpu.Op_none(A_NOP));
  1182. end;
  1183. procedure TCGMIPS.a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  1184. var
  1185. ai : Taicpu;
  1186. begin
  1187. ai := taicpu.op_reg_reg_sym(A_BC, reg2, reg1, l);
  1188. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  1189. list.concat(ai);
  1190. list.Concat(TAiCpu.Op_none(A_NOP));
  1191. end;
  1192. procedure TCGMIPS.a_jmp_always(List: tasmlist; l: TAsmLabel);
  1193. var
  1194. ai : Taicpu;
  1195. begin
  1196. ai := taicpu.op_sym(A_BA, l);
  1197. list.concat(ai);
  1198. list.Concat(TAiCpu.Op_none(A_NOP));
  1199. end;
  1200. procedure TCGMIPS.a_jmp_name(list: tasmlist; const s: string);
  1201. begin
  1202. List.Concat(TAiCpu.op_sym(A_BA, current_asmdata.RefAsmSymbol(s)));
  1203. { Delay slot }
  1204. list.Concat(TAiCpu.Op_none(A_NOP));
  1205. end;
  1206. procedure TCGMIPS.a_jmp_cond(list: tasmlist; cond: TOpCmp; l: TAsmLabel);
  1207. begin
  1208. internalerror(200701181);
  1209. end;
  1210. procedure TCGMIPS.g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef);
  1211. begin
  1212. // this is an empty procedure
  1213. end;
  1214. procedure TCGMIPS.g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation);
  1215. begin
  1216. // this is an empty procedure
  1217. end;
  1218. { *********** entry/exit code and address loading ************ }
  1219. procedure TCGMIPS.g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean);
  1220. var
  1221. lastintoffset,lastfpuoffset,
  1222. nextoffset : aint;
  1223. i : longint;
  1224. ra_save,framesave : taicpu;
  1225. fmask,mask : dword;
  1226. saveregs : tcpuregisterset;
  1227. StoreOp : TAsmOp;
  1228. href: treference;
  1229. usesfpr, usesgpr, gotgot : boolean;
  1230. reg : Tsuperregister;
  1231. helplist : TAsmList;
  1232. begin
  1233. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1234. if nostackframe then
  1235. exit;
  1236. if (TMIPSProcinfo(current_procinfo).needs_frame_pointer) then
  1237. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  1238. helplist:=TAsmList.Create;
  1239. cgcpu_calc_stackframe_size := LocalSize;
  1240. reference_reset(href,0);
  1241. href.base:=NR_STACK_POINTER_REG;
  1242. usesfpr:=false;
  1243. fmask:=0;
  1244. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1245. lastfpuoffset:=LocalSize;
  1246. for reg := RS_F0 to RS_F30 do { to check: what if F30 is double? }
  1247. begin
  1248. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1249. begin
  1250. usesfpr:=true;
  1251. fmask:=fmask or (1 shl ord(reg));
  1252. href.offset:=nextoffset;
  1253. lastfpuoffset:=nextoffset;
  1254. if cs_asm_source in current_settings.globalswitches then
  1255. helplist.concat(tai_comment.Create(strpnew(std_regname(newreg(R_FPUREGISTER,reg,R_SUBFS))+' register saved.')));
  1256. helplist.concat(taicpu.op_reg_ref(A_SWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1257. inc(nextoffset,4);
  1258. end;
  1259. end;
  1260. usesgpr:=false;
  1261. mask:=0;
  1262. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1263. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1264. include(saveregs,RS_R31);
  1265. if (TMIPSProcinfo(current_procinfo).needs_frame_pointer) then
  1266. include(saveregs,RS_FRAME_POINTER_REG);
  1267. lastintoffset:=LocalSize;
  1268. framesave:=nil;
  1269. for reg:=RS_R1 to RS_R31 do
  1270. begin
  1271. if reg in saveregs then
  1272. begin
  1273. usesgpr:=true;
  1274. mask:=mask or (1 shl ord(reg));
  1275. href.offset:=nextoffset;
  1276. lastintoffset:=nextoffset;
  1277. if (reg=RS_FRAME_POINTER_REG) then
  1278. framesave:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1279. else if (reg=RS_R31) then
  1280. ra_save:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1281. else
  1282. begin
  1283. if cs_asm_source in current_settings.globalswitches then
  1284. helplist.concat(tai_comment.Create(strpnew(std_regname(newreg(R_INTREGISTER,reg,R_SUBWHOLE))+' register saved.')));
  1285. helplist.concat(taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1286. end;
  1287. inc(nextoffset,4);
  1288. end;
  1289. end;
  1290. //list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,current_procinfo.para_stack_size));
  1291. list.concat(Taicpu.op_none(A_P_SET_NOMIPS16));
  1292. list.concat(Taicpu.op_reg_const_reg(A_P_FRAME,current_procinfo.framepointer,LocalSize,NR_R31));
  1293. list.concat(Taicpu.op_const_const(A_P_MASK,mask,-(LocalSize-lastintoffset)));
  1294. list.concat(Taicpu.op_const_const(A_P_FMASK,Fmask,-(LocalSize-lastfpuoffset)));
  1295. list.concat(Taicpu.op_none(A_P_SET_NOREORDER));
  1296. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1297. if (-LocalSize >= simm16lo) and (-LocalSize <= simm16hi) then
  1298. begin
  1299. if cs_asm_source in current_settings.globalswitches then
  1300. list.concat(tai_comment.Create(strpnew('Stack register updated substract '+tostr(LocalSize)+' for local size')));
  1301. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-LocalSize));
  1302. if cs_asm_source in current_settings.globalswitches then
  1303. list.concat(tai_comment.Create(strpnew('RA register saved.')));
  1304. list.concat(ra_save);
  1305. if assigned(framesave) then
  1306. begin
  1307. if cs_asm_source in current_settings.globalswitches then
  1308. list.concat(tai_comment.Create(strpnew('Frame S8/FP register saved.')));
  1309. list.concat(framesave);
  1310. list.concat(Taicpu.op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,
  1311. NR_STACK_POINTER_REG,LocalSize));
  1312. end;
  1313. end
  1314. else
  1315. begin
  1316. if cs_asm_source in current_settings.globalswitches then
  1317. list.concat(tai_comment.Create(strpnew('Stack register updated substract '+tostr(LocalSize)+' for local size using R1 register')));
  1318. list.concat(Taicpu.Op_reg_const(A_LI,NR_R1,-LocalSize));
  1319. list.concat(Taicpu.Op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1320. if cs_asm_source in current_settings.globalswitches then
  1321. list.concat(tai_comment.Create(strpnew('RA register saved.')));
  1322. list.concat(ra_save);
  1323. if assigned(framesave) then
  1324. begin
  1325. if cs_asm_source in current_settings.globalswitches then
  1326. list.concat(tai_comment.Create(strpnew('Frame register saved.')));
  1327. list.concat(framesave);
  1328. if cs_asm_source in current_settings.globalswitches then
  1329. list.concat(tai_comment.Create(strpnew('Frame register updated to $SP+R1 value')));
  1330. list.concat(Taicpu.op_reg_reg_reg(A_ADDU,NR_FRAME_POINTER_REG,
  1331. NR_STACK_POINTER_REG,NR_R1));
  1332. end;
  1333. end;
  1334. with TMIPSProcInfo(current_procinfo) do
  1335. begin
  1336. href.offset:=0;
  1337. //if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1338. href.base:=NR_FRAME_POINTER_REG;
  1339. for i:=0 to MIPS_MAX_REGISTERS_USED_IN_CALL-1 do
  1340. if (register_used[i]) then
  1341. begin
  1342. reg:=parasupregs[i];
  1343. if register_offset[i]=-1 then
  1344. comment(V_warning,'Register parameter has offset -1 in TCGMIPS.g_proc_entry');
  1345. //if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1346. // href.offset:=register_offset[i]+Localsize
  1347. //else
  1348. href.offset:=register_offset[i];
  1349. {$ifdef MIPSEL}
  1350. if cs_asm_source in current_settings.globalswitches then
  1351. list.concat(tai_comment.Create(strpnew('Var '+
  1352. register_name[i]+' Register '+std_regname(newreg(R_INTREGISTER,reg,R_SUBWHOLE))
  1353. +' saved to offset '+tostr(href.offset))));
  1354. list.concat(taicpu.op_reg_ref(A_SW, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1355. {$else not MIPSEL, for big endian, size matters}
  1356. case register_size[i] of
  1357. OS_8,
  1358. OS_S8:
  1359. StoreOp := A_SB;
  1360. OS_16,
  1361. OS_S16:
  1362. StoreOp := A_SH;
  1363. OS_32,
  1364. OS_NO,
  1365. OS_F32,
  1366. OS_S32:
  1367. StoreOp := A_SW;
  1368. OS_F64,
  1369. OS_64,
  1370. OS_S64:
  1371. begin
  1372. {$ifdef cpu64bitalu}
  1373. StoreOp:=A_SD;
  1374. {$else not cpu64bitalu}
  1375. StoreOp:= A_SW;
  1376. {$endif not cpu64bitalu}
  1377. end
  1378. else
  1379. internalerror(2012061801);
  1380. end;
  1381. if cs_asm_source in current_settings.globalswitches then
  1382. list.concat(tai_comment.Create(strpnew('Var '+
  1383. register_name[i]+' Register '+std_regname(newreg(R_INTREGISTER,reg,R_SUBWHOLE))
  1384. +' saved to offset '+tostr(href.offset))));
  1385. list.concat(taicpu.op_reg_ref(StoreOp, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1386. {$endif}
  1387. end;
  1388. end;
  1389. if (cs_create_pic in current_settings.moduleswitches) and
  1390. (pi_needs_got in current_procinfo.flags) then
  1391. begin
  1392. current_procinfo.got := NR_GP;
  1393. end;
  1394. list.concatList(helplist);
  1395. helplist.Free;
  1396. end;
  1397. procedure TCGMIPS.g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean);
  1398. var
  1399. href : treference;
  1400. stacksize : aint;
  1401. saveregs : tcpuregisterset;
  1402. nextoffset : aint;
  1403. reg : Tsuperregister;
  1404. begin
  1405. stacksize:=current_procinfo.calc_stackframe_size;
  1406. if nostackframe then
  1407. begin
  1408. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1409. list.concat(Taicpu.op_none(A_NOP));
  1410. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1411. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1412. end
  1413. else
  1414. begin
  1415. reference_reset(href,0);
  1416. href.base:=NR_STACK_POINTER_REG;
  1417. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1418. for reg := RS_F0 to RS_F30 do
  1419. begin
  1420. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1421. begin
  1422. href.offset:=nextoffset;
  1423. list.concat(taicpu.op_reg_ref(A_LWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1424. inc(nextoffset,4);
  1425. end;
  1426. end;
  1427. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1428. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1429. include(saveregs,RS_R31);
  1430. if (TMIPSProcinfo(current_procinfo).needs_frame_pointer) then
  1431. include(saveregs,RS_FRAME_POINTER_REG);
  1432. for reg:=RS_R1 to RS_R31 do
  1433. begin
  1434. if reg in saveregs then
  1435. begin
  1436. href.offset:=nextoffset;
  1437. list.concat(taicpu.op_reg_ref(A_LW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1438. inc(nextoffset,sizeof(aint));
  1439. end;
  1440. end;
  1441. if (-stacksize >= simm16lo) and (-stacksize <= simm16hi) then
  1442. begin
  1443. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1444. { correct stack pointer in the delay slot }
  1445. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, stacksize));
  1446. end
  1447. else
  1448. begin
  1449. a_load_const_reg(list,OS_32,stacksize,NR_R1);
  1450. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1451. { correct stack pointer in the delay slot }
  1452. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1453. end;
  1454. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1455. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1456. end;
  1457. end;
  1458. { ************* concatcopy ************ }
  1459. procedure TCGMIPS.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  1460. var
  1461. paraloc1, paraloc2, paraloc3: TCGPara;
  1462. begin
  1463. paraloc1.init;
  1464. paraloc2.init;
  1465. paraloc3.init;
  1466. paramanager.getintparaloc(pocall_default, 1, voidpointertype, paraloc1);
  1467. paramanager.getintparaloc(pocall_default, 2, voidpointertype, paraloc2);
  1468. paramanager.getintparaloc(pocall_default, 3, ptrsinttype, paraloc3);
  1469. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  1470. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  1471. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  1472. paramanager.freecgpara(list, paraloc3);
  1473. paramanager.freecgpara(list, paraloc2);
  1474. paramanager.freecgpara(list, paraloc1);
  1475. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1476. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1477. a_call_name(list, 'FPC_MOVE', false);
  1478. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1479. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1480. paraloc3.done;
  1481. paraloc2.done;
  1482. paraloc1.done;
  1483. end;
  1484. procedure TCGMIPS.g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint);
  1485. var
  1486. tmpreg1, hreg, countreg: TRegister;
  1487. src, dst: TReference;
  1488. lab: tasmlabel;
  1489. Count, count2: aint;
  1490. ai : TaiCpu;
  1491. begin
  1492. if len > high(longint) then
  1493. internalerror(2002072704);
  1494. { anybody wants to determine a good value here :)? }
  1495. if len > 100 then
  1496. g_concatcopy_move(list, Source, dest, len)
  1497. else
  1498. begin
  1499. reference_reset(src,sizeof(aint));
  1500. reference_reset(dst,sizeof(aint));
  1501. { load the address of source into src.base }
  1502. src.base := GetAddressRegister(list);
  1503. a_loadaddr_ref_reg(list, Source, src.base);
  1504. { load the address of dest into dst.base }
  1505. dst.base := GetAddressRegister(list);
  1506. a_loadaddr_ref_reg(list, dest, dst.base);
  1507. { generate a loop }
  1508. Count := len div 4;
  1509. if Count > 4 then
  1510. begin
  1511. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1512. { have to be set to 8. I put an Inc there so debugging may be }
  1513. { easier (should offset be different from zero here, it will be }
  1514. { easy to notice in the generated assembler }
  1515. countreg := GetIntRegister(list, OS_INT);
  1516. tmpreg1 := GetIntRegister(list, OS_INT);
  1517. a_load_const_reg(list, OS_INT, Count, countreg);
  1518. { explicitely allocate R_O0 since it can be used safely here }
  1519. { (for holding date that's being copied) }
  1520. current_asmdata.getjumplabel(lab);
  1521. a_label(list, lab);
  1522. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1523. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1524. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 4));
  1525. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 4));
  1526. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1527. //list.concat(taicpu.op_reg_sym(A_BGTZ, countreg, lab));
  1528. ai := taicpu.op_reg_reg_sym(A_BC,countreg, NR_R0, lab);
  1529. ai.setcondition(C_GT);
  1530. list.concat(ai);
  1531. list.concat(taicpu.op_none(A_NOP));
  1532. len := len mod 4;
  1533. end;
  1534. { unrolled loop }
  1535. Count := len div 4;
  1536. if Count > 0 then
  1537. begin
  1538. tmpreg1 := GetIntRegister(list, OS_INT);
  1539. for count2 := 1 to Count do
  1540. begin
  1541. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1542. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1543. Inc(src.offset, 4);
  1544. Inc(dst.offset, 4);
  1545. end;
  1546. len := len mod 4;
  1547. end;
  1548. if (len and 4) <> 0 then
  1549. begin
  1550. hreg := GetIntRegister(list, OS_INT);
  1551. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  1552. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  1553. Inc(src.offset, 4);
  1554. Inc(dst.offset, 4);
  1555. end;
  1556. { copy the leftovers }
  1557. if (len and 2) <> 0 then
  1558. begin
  1559. hreg := GetIntRegister(list, OS_INT);
  1560. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  1561. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  1562. Inc(src.offset, 2);
  1563. Inc(dst.offset, 2);
  1564. end;
  1565. if (len and 1) <> 0 then
  1566. begin
  1567. hreg := GetIntRegister(list, OS_INT);
  1568. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  1569. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  1570. end;
  1571. end;
  1572. end;
  1573. procedure TCGMIPS.g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint);
  1574. var
  1575. src, dst: TReference;
  1576. tmpreg1, countreg: TRegister;
  1577. i: aint;
  1578. lab: tasmlabel;
  1579. ai : TaiCpu;
  1580. begin
  1581. if len > 31 then
  1582. g_concatcopy_move(list, Source, dest, len)
  1583. else
  1584. begin
  1585. reference_reset(src,sizeof(aint));
  1586. reference_reset(dst,sizeof(aint));
  1587. { load the address of source into src.base }
  1588. src.base := GetAddressRegister(list);
  1589. a_loadaddr_ref_reg(list, Source, src.base);
  1590. { load the address of dest into dst.base }
  1591. dst.base := GetAddressRegister(list);
  1592. a_loadaddr_ref_reg(list, dest, dst.base);
  1593. { generate a loop }
  1594. if len > 4 then
  1595. begin
  1596. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1597. { have to be set to 8. I put an Inc there so debugging may be }
  1598. { easier (should offset be different from zero here, it will be }
  1599. { easy to notice in the generated assembler }
  1600. countreg := cg.GetIntRegister(list, OS_INT);
  1601. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1602. a_load_const_reg(list, OS_INT, len, countreg);
  1603. { explicitely allocate R_O0 since it can be used safely here }
  1604. { (for holding date that's being copied) }
  1605. current_asmdata.getjumplabel(lab);
  1606. a_label(list, lab);
  1607. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1608. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1609. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 1));
  1610. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 1));
  1611. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1612. //list.concat(taicpu.op_reg_sym(A_BGTZ, countreg, lab));
  1613. ai := taicpu.op_reg_reg_sym(A_BC,countreg, NR_R0, lab);
  1614. ai.setcondition(C_GT);
  1615. list.concat(ai);
  1616. list.concat(taicpu.op_none(A_NOP));
  1617. end
  1618. else
  1619. begin
  1620. { unrolled loop }
  1621. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1622. for i := 1 to len do
  1623. begin
  1624. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1625. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1626. Inc(src.offset);
  1627. Inc(dst.offset);
  1628. end;
  1629. end;
  1630. end;
  1631. end;
  1632. procedure TCGMIPS.g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint);
  1633. procedure loadvmttor25;
  1634. var
  1635. href: treference;
  1636. begin
  1637. reference_reset_base(href, NR_R2, 0, sizeof(aint)); { return value }
  1638. cg.a_load_ref_reg(list, OS_ADDR, OS_ADDR, href, NR_R25);
  1639. end;
  1640. procedure op_onr25methodaddr;
  1641. var
  1642. href : treference;
  1643. begin
  1644. if (procdef.extnumber=$ffff) then
  1645. Internalerror(200006139);
  1646. { call/jmp vmtoffs(%eax) ; method offs }
  1647. reference_reset_base(href, NR_R25, tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber), sizeof(aint));
  1648. cg.a_load_ref_reg(list, OS_ADDR, OS_ADDR, href, NR_R25);
  1649. list.concat(taicpu.op_reg(A_JR, NR_R25));
  1650. end;
  1651. var
  1652. make_global: boolean;
  1653. href: treference;
  1654. begin
  1655. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1656. Internalerror(200006137);
  1657. if not assigned(procdef.struct) or
  1658. (procdef.procoptions * [po_classmethod, po_staticmethod,
  1659. po_methodpointer, po_interrupt, po_iocheck] <> []) then
  1660. Internalerror(200006138);
  1661. if procdef.owner.symtabletype <> objectsymtable then
  1662. Internalerror(200109191);
  1663. make_global := False;
  1664. if (not current_module.is_unit) or create_smartlink or
  1665. (procdef.owner.defowner.owner.symtabletype = globalsymtable) then
  1666. make_global := True;
  1667. if make_global then
  1668. List.concat(Tai_symbol.Createname_global(labelname, AT_FUNCTION, 0))
  1669. else
  1670. List.concat(Tai_symbol.Createname(labelname, AT_FUNCTION, 0));
  1671. { set param1 interface to self }
  1672. g_adjust_self_value(list, procdef, ioffset);
  1673. if (po_virtualmethod in procdef.procoptions) and
  1674. not is_objectpascal_helper(procdef.struct) then
  1675. begin
  1676. loadvmttor25;
  1677. op_onr25methodaddr;
  1678. end
  1679. else
  1680. list.concat(taicpu.op_sym(A_J,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1681. { Delay slot }
  1682. list.Concat(TAiCpu.Op_none(A_NOP));
  1683. List.concat(Tai_symbol_end.Createname(labelname));
  1684. end;
  1685. procedure TCGMIPS.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1686. begin
  1687. Comment(V_Error,'TCgMPSel.g_stackpointer_alloc method not implemented');
  1688. end;
  1689. procedure TCGMIPS.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister);
  1690. begin
  1691. Comment(V_Error,'TCgMPSel.a_bit_scan_reg_reg method not implemented');
  1692. end;
  1693. {****************************************************************************
  1694. TCG64_MIPSel
  1695. ****************************************************************************}
  1696. procedure TCg64MPSel.a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference);
  1697. var
  1698. tmpref: treference;
  1699. tmpreg: tregister;
  1700. begin
  1701. { Override this function to prevent loading the reference twice }
  1702. if target_info.endian = endian_big then
  1703. begin
  1704. tmpreg := reg.reglo;
  1705. reg.reglo := reg.reghi;
  1706. reg.reghi := tmpreg;
  1707. end;
  1708. tmpref := ref;
  1709. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reglo, tmpref);
  1710. Inc(tmpref.offset, 4);
  1711. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reghi, tmpref);
  1712. end;
  1713. procedure TCg64MPSel.a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64);
  1714. var
  1715. tmpref: treference;
  1716. tmpreg: tregister;
  1717. begin
  1718. { Override this function to prevent loading the reference twice }
  1719. if target_info.endian = endian_big then
  1720. begin
  1721. tmpreg := reg.reglo;
  1722. reg.reglo := reg.reghi;
  1723. reg.reghi := tmpreg;
  1724. end;
  1725. tmpref := ref;
  1726. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reglo);
  1727. Inc(tmpref.offset, 4);
  1728. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reghi);
  1729. end;
  1730. procedure TCg64MPSel.a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara);
  1731. var
  1732. hreg64: tregister64;
  1733. begin
  1734. { Override this function to prevent loading the reference twice.
  1735. Use here some extra registers, but those are optimized away by the RA }
  1736. hreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1737. hreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1738. a_load64_ref_reg(list, r, hreg64);
  1739. a_load64_reg_cgpara(list, hreg64, paraloc);
  1740. end;
  1741. procedure TCg64MPSel.a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64);
  1742. var
  1743. op1, op2, op_call64: TAsmOp;
  1744. tmpreg1, tmpreg2: TRegister;
  1745. begin
  1746. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1747. tmpreg2 := cg.GetIntRegister(list, OS_INT);
  1748. case op of
  1749. OP_ADD:
  1750. begin
  1751. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reglo, regsrc.reglo, regdst.reglo));
  1752. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regdst.reglo, regsrc.reglo));
  1753. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg2, regsrc.reghi, regdst.reghi));
  1754. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, tmpreg1, tmpreg2));
  1755. exit;
  1756. end;
  1757. OP_AND:
  1758. begin
  1759. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reglo, regsrc.reglo, regdst.reglo));
  1760. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reghi, regsrc.reghi, regdst.reghi));
  1761. exit;
  1762. end;
  1763. OP_NEG:
  1764. begin
  1765. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, NR_R0, regsrc.reglo));
  1766. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_R0, regdst.reglo));
  1767. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, NR_R0, regsrc.reghi));
  1768. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmpreg1, regdst.reghi, tmpreg1));
  1769. list.concat(Taicpu.Op_reg_reg(A_MOVE, regdst.reghi, tmpreg1));
  1770. exit;
  1771. end;
  1772. OP_NOT:
  1773. begin
  1774. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reglo, NR_R0, regsrc.reglo));
  1775. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reghi, NR_R0, regsrc.reghi));
  1776. exit;
  1777. end;
  1778. OP_OR:
  1779. begin
  1780. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reglo, regsrc.reglo, regdst.reglo));
  1781. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reghi, regsrc.reghi, regdst.reghi));
  1782. exit;
  1783. end;
  1784. OP_SUB:
  1785. begin
  1786. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmpreg1, regdst.reglo, regsrc.reglo));
  1787. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg2, regdst.reglo, tmpreg1));
  1788. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, regsrc.reghi));
  1789. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg2));
  1790. list.concat(Taicpu.Op_reg_reg(A_MOVE, regdst.reglo, tmpreg1));
  1791. exit;
  1792. end;
  1793. OP_XOR:
  1794. begin
  1795. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reglo, regdst.reglo, regsrc.reglo));
  1796. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reghi, regsrc.reghi, regdst.reghi));
  1797. exit;
  1798. end;
  1799. else
  1800. internalerror(200306017);
  1801. end; {case}
  1802. end;
  1803. procedure TCg64MPSel.a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64);
  1804. begin
  1805. a_op64_const_reg_reg(list, op, size, value, regdst, regdst);
  1806. end;
  1807. procedure TCg64MPSel.a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64);
  1808. var
  1809. l: tlocation;
  1810. begin
  1811. a_op64_const_reg_reg_checkoverflow(list, op, size, Value, regsrc, regdst, False, l);
  1812. end;
  1813. procedure TCg64MPSel.a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64);
  1814. var
  1815. l: tlocation;
  1816. begin
  1817. a_op64_reg_reg_reg_checkoverflow(list, op, size, regsrc1, regsrc2, regdst, False, l);
  1818. end;
  1819. procedure TCg64MPSel.a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1820. var
  1821. tmpreg64: TRegister64;
  1822. begin
  1823. tmpreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1824. tmpreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1825. list.concat(taicpu.op_reg_const(A_LI, tmpreg64.reglo, aint(lo(Value))));
  1826. list.concat(taicpu.op_reg_const(A_LI, tmpreg64.reghi, aint(hi(Value))));
  1827. a_op64_reg_reg_reg_checkoverflow(list, op, size, tmpreg64, regsrc, regdst, False, ovloc);
  1828. end;
  1829. procedure TCg64MPSel.a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1830. var
  1831. op1, op2: TAsmOp;
  1832. tmpreg1, tmpreg2: TRegister;
  1833. begin
  1834. case op of
  1835. OP_ADD:
  1836. begin
  1837. tmpreg1 := cg.GetIntRegister(list,OS_S32);
  1838. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1839. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regdst.reglo, regsrc2.reglo));
  1840. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1841. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, regdst.reghi, tmpreg1));
  1842. exit;
  1843. end;
  1844. OP_AND:
  1845. begin
  1846. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1847. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1848. exit;
  1849. end;
  1850. OP_OR:
  1851. begin
  1852. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1853. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1854. exit;
  1855. end;
  1856. OP_SUB:
  1857. begin
  1858. tmpreg1 := cg.GetIntRegister(list,OS_S32);
  1859. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1860. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regsrc2.reglo, regdst.reglo));
  1861. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1862. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg1));
  1863. exit;
  1864. end;
  1865. OP_XOR:
  1866. begin
  1867. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1868. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1869. exit;
  1870. end;
  1871. else
  1872. internalerror(200306017);
  1873. end; {case}
  1874. end;
  1875. procedure create_codegen;
  1876. begin
  1877. cg:=TCGMIPS.Create;
  1878. cg64:=TCg64MPSel.Create;
  1879. end;
  1880. end.