cgcpu.pas 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the Risc-V32
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,symtype,symdef,
  22. cgbase,cgobj,cgrv,
  23. aasmbase,aasmcpu,aasmtai,aasmdata,
  24. cpubase,cpuinfo,cgutils,cg64f32,rgcpu,
  25. parabase;
  26. type
  27. tcgrv32 = class(tcgrv)
  28. procedure init_register_allocators;override;
  29. procedure done_register_allocators;override;
  30. { move instructions }
  31. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  32. { 32x32 to 64 bit multiplication }
  33. procedure a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  34. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  35. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  36. procedure g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef); override;
  37. end;
  38. tcg64frv = class(tcg64f32)
  39. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  40. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  41. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  42. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  43. end;
  44. procedure create_codegen;
  45. implementation
  46. uses
  47. symtable,
  48. globals,verbose,systems,cutils,
  49. symconst,symsym,fmodule,
  50. rgobj,tgobj,cpupi,procinfo,paramgr;
  51. { Range check must be disabled explicitly as conversions between signed and unsigned
  52. 32-bit values are done without explicit typecasts }
  53. {$R-}
  54. procedure tcgrv32.init_register_allocators;
  55. begin
  56. inherited init_register_allocators;
  57. if CPURV_HAS_16REGISTERS in cpu_capabilities[current_settings.cputype] then
  58. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  59. [RS_X10,RS_X11,RS_X12,RS_X13,RS_X14,RS_X15,
  60. RS_X5,RS_X6,RS_X7,
  61. RS_X3,RS_X4,
  62. RS_X9],first_int_imreg,[])
  63. else
  64. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  65. [RS_X10,RS_X11,RS_X12,RS_X13,RS_X14,RS_X15,RS_X16,RS_X17,
  66. RS_X31,RS_X30,RS_X29,RS_X28,
  67. RS_X5,RS_X6,RS_X7,
  68. RS_X3,RS_X4,
  69. RS_X9,RS_X27,RS_X26,RS_X25,RS_X24,RS_X23,RS_X22,
  70. RS_X21,RS_X20,RS_X19,RS_X18],first_int_imreg,[]);
  71. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  72. [RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,RS_F16,RS_F17,
  73. RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  74. RS_F28,RS_F29,RS_F30,RS_F31,
  75. RS_F8,RS_F9,
  76. RS_F27,
  77. RS_F26,RS_F25,RS_F24,RS_F23,RS_F22,RS_F21,RS_F20,RS_F19,RS_F18],first_fpu_imreg,[]);
  78. end;
  79. procedure tcgrv32.done_register_allocators;
  80. begin
  81. rg[R_INTREGISTER].free;
  82. rg[R_FPUREGISTER].free;
  83. inherited done_register_allocators;
  84. end;
  85. procedure tcgrv32.a_load_reg_reg(list : TAsmList;fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  86. var
  87. ai: taicpu;
  88. begin
  89. list.concat(tai_comment.Create(strpnew('Move '+tcgsize2str(fromsize)+'->'+tcgsize2str(tosize))));
  90. if (tosize=OS_S32) and (fromsize=OS_32) then
  91. begin
  92. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  93. list.concat(ai);
  94. rg[R_INTREGISTER].add_move_instruction(ai);
  95. end
  96. else if (tcgsize2unsigned[tosize]=OS_32) and (fromsize=OS_8) then
  97. list.Concat(taicpu.op_reg_reg_const(A_ANDI,reg2,reg1,$FF))
  98. else if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  99. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  100. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  101. ((tcgsize2unsigned[fromsize]<>fromsize) and ((tcgsize2unsigned[tosize]=tosize)) and
  102. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> sizeof(pint)) ) then
  103. begin
  104. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  105. begin
  106. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(4-tcgsize2size[fromsize])));
  107. if tcgsize2unsigned[fromsize]<>fromsize then
  108. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])))
  109. else
  110. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])));
  111. end
  112. else
  113. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(4-tcgsize2size[tosize])));
  114. if tcgsize2unsigned[tosize]=tosize then
  115. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(4-tcgsize2size[tosize])))
  116. else
  117. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(4-tcgsize2size[tosize])));
  118. end
  119. else
  120. begin
  121. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  122. list.concat(ai);
  123. rg[R_INTREGISTER].add_move_instruction(ai);
  124. end;
  125. end;
  126. procedure tcgrv32.a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  127. var
  128. op: tasmop;
  129. begin
  130. case size of
  131. OS_INT: op:=A_MULHU;
  132. OS_SINT: op:=A_MULH;
  133. else
  134. InternalError(2014061501);
  135. end;
  136. if (dsthi<>NR_NO) then
  137. list.concat(taicpu.op_reg_reg_reg(op,dsthi,src1,src2));
  138. { low word is always unsigned }
  139. if (dstlo<>NR_NO) then
  140. list.concat(taicpu.op_reg_reg_reg(A_MUL,dstlo,src1,src2));
  141. end;
  142. procedure tcgrv32.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  143. var
  144. paraloc1, paraloc2, paraloc3: TCGPara;
  145. pd: tprocdef;
  146. begin
  147. pd:=search_system_proc('MOVE');
  148. paraloc1.init;
  149. paraloc2.init;
  150. paraloc3.init;
  151. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  152. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  153. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  154. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  155. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  156. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  157. paramanager.freecgpara(list, paraloc3);
  158. paramanager.freecgpara(list, paraloc2);
  159. paramanager.freecgpara(list, paraloc1);
  160. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  161. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  162. a_call_name(list, 'FPC_MOVE', false);
  163. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  164. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  165. paraloc3.done;
  166. paraloc2.done;
  167. paraloc1.done;
  168. end;
  169. procedure tcgrv32.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  170. var
  171. tmpreg1, hreg, countreg: TRegister;
  172. src, dst, src2, dst2: TReference;
  173. lab: tasmlabel;
  174. Count, count2: aint;
  175. function reference_is_reusable(const ref: treference): boolean;
  176. begin
  177. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  178. (ref.symbol=nil) and
  179. is_imm12(ref.offset);
  180. end;
  181. begin
  182. src2:=source;
  183. fixref(list,src2);
  184. dst2:=dest;
  185. fixref(list,dst2);
  186. if len > high(longint) then
  187. internalerror(2002072704);
  188. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  189. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  190. i.e. before secondpass. Other internal procedures request correct stack frame
  191. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  192. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  193. { anybody wants to determine a good value here :)? }
  194. if (len > 100) and
  195. assigned(current_procinfo) and
  196. (pi_do_call in current_procinfo.flags) then
  197. g_concatcopy_move(list, src2, dst2, len)
  198. else
  199. begin
  200. Count := len div 4;
  201. if (count<=4) and reference_is_reusable(src2) then
  202. src:=src2
  203. else
  204. begin
  205. reference_reset(src,sizeof(aint),[]);
  206. { load the address of src2 into src.base }
  207. src.base := GetAddressRegister(list);
  208. a_loadaddr_ref_reg(list, src2, src.base);
  209. end;
  210. if (count<=4) and reference_is_reusable(dst2) then
  211. dst:=dst2
  212. else
  213. begin
  214. reference_reset(dst,sizeof(aint),[]);
  215. { load the address of dst2 into dst.base }
  216. dst.base := GetAddressRegister(list);
  217. a_loadaddr_ref_reg(list, dst2, dst.base);
  218. end;
  219. { generate a loop }
  220. if Count > 4 then
  221. begin
  222. countreg := GetIntRegister(list, OS_INT);
  223. tmpreg1 := GetIntRegister(list, OS_INT);
  224. a_load_const_reg(list, OS_INT, Count, countreg);
  225. current_asmdata.getjumplabel(lab);
  226. a_label(list, lab);
  227. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  228. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  229. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  230. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  231. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  232. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_X0,countreg,lab);
  233. len := len mod 4;
  234. end;
  235. { unrolled loop }
  236. Count := len div 4;
  237. if Count > 0 then
  238. begin
  239. tmpreg1 := GetIntRegister(list, OS_INT);
  240. for count2 := 1 to Count do
  241. begin
  242. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  243. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  244. Inc(src.offset, 4);
  245. Inc(dst.offset, 4);
  246. end;
  247. len := len mod 4;
  248. end;
  249. if (len and 4) <> 0 then
  250. begin
  251. hreg := GetIntRegister(list, OS_INT);
  252. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  253. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  254. Inc(src.offset, 4);
  255. Inc(dst.offset, 4);
  256. end;
  257. { copy the leftovers }
  258. if (len and 2) <> 0 then
  259. begin
  260. hreg := GetIntRegister(list, OS_INT);
  261. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  262. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  263. Inc(src.offset, 2);
  264. Inc(dst.offset, 2);
  265. end;
  266. if (len and 1) <> 0 then
  267. begin
  268. hreg := GetIntRegister(list, OS_INT);
  269. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  270. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  271. end;
  272. end;
  273. end;
  274. procedure tcgrv32.g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef);
  275. begin
  276. end;
  277. procedure tcg64frv.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  278. var
  279. tmpreg1: TRegister;
  280. begin
  281. case op of
  282. OP_NOT:
  283. begin
  284. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reglo,regdst.reglo);
  285. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reghi,regdst.reghi);
  286. end;
  287. OP_NEG:
  288. begin
  289. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  290. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reglo, NR_X0, regsrc.reglo));
  291. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_X0, regdst.reglo));
  292. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, NR_X0, regsrc.reghi));
  293. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, tmpreg1));
  294. end;
  295. else
  296. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  297. end;
  298. end;
  299. procedure tcg64frv.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  300. begin
  301. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  302. end;
  303. procedure tcg64frv.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  304. var
  305. signed: Boolean;
  306. tmplo, carry, tmphi, hreg: TRegister;
  307. begin
  308. case op of
  309. OP_AND,OP_OR,OP_XOR:
  310. begin
  311. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  312. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  313. end;
  314. OP_ADD:
  315. begin
  316. signed:=(size in [OS_S64]);
  317. tmplo := cg.GetIntRegister(list,OS_S32);
  318. carry := cg.GetIntRegister(list,OS_S32);
  319. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  320. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  321. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmplo, regsrc2.reglo));
  322. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  323. if signed then
  324. begin
  325. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  326. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regdst.reghi, carry));
  327. end
  328. else
  329. begin
  330. tmphi:=cg.GetIntRegister(list,OS_INT);
  331. hreg:=cg.GetIntRegister(list,OS_INT);
  332. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  333. // first add carry to one of the addends
  334. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  335. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regsrc2.reghi));
  336. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  337. // then add another addend
  338. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  339. end;
  340. end;
  341. OP_SUB:
  342. begin
  343. signed:=(size in [OS_S64]);
  344. tmplo := cg.GetIntRegister(list,OS_S32);
  345. carry := cg.GetIntRegister(list,OS_S32);
  346. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  347. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  348. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reglo,tmplo));
  349. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  350. if signed then
  351. begin
  352. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  353. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, carry));
  354. end
  355. else
  356. begin
  357. tmphi:=cg.GetIntRegister(list,OS_INT);
  358. hreg:=cg.GetIntRegister(list,OS_INT);
  359. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  360. // first subtract the carry...
  361. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmphi, regsrc2.reghi, carry));
  362. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reghi, tmphi));
  363. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  364. // ...then the subtrahend
  365. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  366. end;
  367. end;
  368. else
  369. internalerror(2002072801);
  370. end;
  371. end;
  372. procedure tcg64frv.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  373. var
  374. tmplo,carry: TRegister;
  375. hisize: tcgsize;
  376. begin
  377. carry:=NR_NO;
  378. if (size in [OS_S64]) then
  379. hisize:=OS_S32
  380. else
  381. hisize:=OS_32;
  382. case op of
  383. OP_AND,OP_OR,OP_XOR:
  384. begin
  385. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  386. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  387. end;
  388. OP_ADD:
  389. begin
  390. if lo(value)<>0 then
  391. begin
  392. tmplo:=cg.GetIntRegister(list,OS_32);
  393. carry:=cg.GetIntRegister(list,OS_32);
  394. if is_imm12(aint(lo(value))) then
  395. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,aint(lo(value))))
  396. else
  397. begin
  398. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  399. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmplo,tmplo,regsrc.reglo))
  400. end;
  401. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,tmplo,regsrc.reglo));
  402. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  403. end
  404. else
  405. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  406. { With overflow checking and unsigned args, this generates slighly suboptimal code
  407. ($80000000 constant loaded twice). Other cases are fine. Getting it perfect does not
  408. look worth the effort. }
  409. cg.a_op_const_reg_reg(list,OP_ADD,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  410. if carry<>NR_NO then
  411. cg.a_op_reg_reg_reg(list,OP_ADD,hisize,carry,regdst.reghi,regdst.reghi);
  412. end;
  413. OP_SUB:
  414. begin
  415. carry:=NR_NO;
  416. if lo(value)<>0 then
  417. begin
  418. tmplo:=cg.GetIntRegister(list,OS_32);
  419. carry:=cg.GetIntRegister(list,OS_32);
  420. if is_imm12(-aint(lo(value))) then
  421. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,-aint(lo(value))))
  422. else
  423. begin
  424. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  425. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmplo,regsrc.reglo,tmplo))
  426. end;
  427. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,regsrc.reglo,tmplo));
  428. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  429. end
  430. else
  431. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  432. cg.a_op_const_reg_reg(list,OP_SUB,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  433. if carry<>NR_NO then
  434. cg.a_op_reg_reg_reg(list,OP_SUB,hisize,carry,regdst.reghi,regdst.reghi);
  435. end;
  436. else
  437. InternalError(2013050301);
  438. end;
  439. end;
  440. procedure create_codegen;
  441. begin
  442. cg := tcgrv32.create;
  443. cg64 :=tcg64frv.create;
  444. end;
  445. end.