cgcpu.pas 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  39. { parameter }
  40. procedure a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  41. procedure a_param_ref(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  42. procedure a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  49. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  70. procedure a_jmp_name(list : TAsmList;const s : string);override;
  71. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  72. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  73. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  74. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  75. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  77. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  78. procedure g_restore_registers(list:TAsmList);override;
  79. procedure g_save_registers(list : TAsmList);override;
  80. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  82. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  83. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  84. private
  85. g1_used : boolean;
  86. end;
  87. TCg64Sparc=class(tcg64f32)
  88. private
  89. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  90. public
  91. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  92. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  93. procedure a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  94. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  95. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  96. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  97. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  98. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  99. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  100. end;
  101. procedure create_codegen;
  102. const
  103. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  104. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  105. );
  106. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  107. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc,A_NONE,A_NONE
  108. );
  109. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  110. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  111. );
  112. implementation
  113. uses
  114. globals,verbose,systems,cutils,
  115. paramgr,fmodule,
  116. tgobj,
  117. procinfo,cpupi;
  118. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  119. begin
  120. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  121. InternalError(2002100804);
  122. result :=not(assigned(ref.symbol))and
  123. (((ref.index = NR_NO) and
  124. (ref.offset >= simm13lo) and
  125. (ref.offset <= simm13hi)) or
  126. ((ref.index <> NR_NO) and
  127. (ref.offset = 0)));
  128. end;
  129. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  130. var
  131. tmpreg : tregister;
  132. tmpref : treference;
  133. begin
  134. tmpreg:=NR_NO;
  135. { Be sure to have a base register }
  136. if (ref.base=NR_NO) then
  137. begin
  138. ref.base:=ref.index;
  139. ref.index:=NR_NO;
  140. end;
  141. if (cs_create_pic in current_settings.moduleswitches) and
  142. assigned(ref.symbol) then
  143. begin
  144. tmpreg:=GetIntRegister(list,OS_INT);
  145. reference_reset(tmpref,ref.alignment);
  146. tmpref.symbol:=ref.symbol;
  147. tmpref.refaddr:=addr_pic;
  148. if not(pi_needs_got in current_procinfo.flags) then
  149. internalerror(200501161);
  150. tmpref.index:=current_procinfo.got;
  151. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  152. ref.symbol:=nil;
  153. if (ref.index<>NR_NO) then
  154. begin
  155. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  156. ref.index:=tmpreg;
  157. end
  158. else
  159. begin
  160. if ref.base<>NR_NO then
  161. ref.index:=tmpreg
  162. else
  163. ref.base:=tmpreg;
  164. end;
  165. end;
  166. { When need to use SETHI, do it first }
  167. if assigned(ref.symbol) or
  168. (ref.offset<simm13lo) or
  169. (ref.offset>simm13hi) then
  170. begin
  171. tmpreg:=GetIntRegister(list,OS_INT);
  172. reference_reset(tmpref,ref.alignment);
  173. tmpref.symbol:=ref.symbol;
  174. tmpref.offset:=ref.offset;
  175. tmpref.refaddr:=addr_high;
  176. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  177. if (ref.offset=0) and (ref.index=NR_NO) and
  178. (ref.base=NR_NO) then
  179. begin
  180. ref.refaddr:=addr_low;
  181. end
  182. else
  183. begin
  184. { Load the low part is left }
  185. tmpref.refaddr:=addr_low;
  186. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  187. ref.offset:=0;
  188. { symbol is loaded }
  189. ref.symbol:=nil;
  190. end;
  191. if (ref.index<>NR_NO) then
  192. begin
  193. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  194. ref.index:=tmpreg;
  195. end
  196. else
  197. begin
  198. if ref.base<>NR_NO then
  199. ref.index:=tmpreg
  200. else
  201. ref.base:=tmpreg;
  202. end;
  203. end;
  204. if (ref.base<>NR_NO) then
  205. begin
  206. if (ref.index<>NR_NO) and
  207. ((ref.offset<>0) or assigned(ref.symbol)) then
  208. begin
  209. if tmpreg=NR_NO then
  210. tmpreg:=GetIntRegister(list,OS_INT);
  211. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  212. ref.base:=tmpreg;
  213. ref.index:=NR_NO;
  214. end;
  215. end;
  216. end;
  217. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  218. begin
  219. make_simple_ref(list,ref);
  220. if isstore then
  221. list.concat(taicpu.op_reg_ref(op,reg,ref))
  222. else
  223. list.concat(taicpu.op_ref_reg(op,ref,reg));
  224. end;
  225. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  226. var
  227. tmpreg : tregister;
  228. begin
  229. if (a<simm13lo) or
  230. (a>simm13hi) then
  231. begin
  232. if g1_used then
  233. GetIntRegister(list,OS_INT)
  234. else
  235. begin
  236. tmpreg:=NR_G1;
  237. g1_used:=true;
  238. end;
  239. a_load_const_reg(list,OS_INT,a,tmpreg);
  240. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  241. if tmpreg=NR_G1 then
  242. g1_used:=false;
  243. end
  244. else
  245. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  246. end;
  247. {****************************************************************************
  248. Assembler code
  249. ****************************************************************************}
  250. procedure Tcgsparc.init_register_allocators;
  251. begin
  252. inherited init_register_allocators;
  253. if (cs_create_pic in current_settings.moduleswitches) and
  254. (pi_needs_got in current_procinfo.flags) then
  255. begin
  256. current_procinfo.got:=NR_L7;
  257. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  258. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  259. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  260. first_int_imreg,[]);
  261. end
  262. else
  263. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  264. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  265. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  266. first_int_imreg,[]);
  267. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  268. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  269. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  270. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  271. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  272. first_fpu_imreg,[]);
  273. { needs at least one element for rgobj not to crash }
  274. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  275. [RS_L0],first_mm_imreg,[]);
  276. end;
  277. procedure Tcgsparc.done_register_allocators;
  278. begin
  279. rg[R_INTREGISTER].free;
  280. rg[R_FPUREGISTER].free;
  281. rg[R_MMREGISTER].free;
  282. inherited done_register_allocators;
  283. end;
  284. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  285. begin
  286. if size=OS_F64 then
  287. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  288. else
  289. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  290. end;
  291. procedure TCgSparc.a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);
  292. var
  293. Ref:TReference;
  294. begin
  295. paraloc.check_simple_location;
  296. case paraloc.location^.loc of
  297. LOC_REGISTER,LOC_CREGISTER:
  298. a_load_const_reg(list,size,a,paraloc.location^.register);
  299. LOC_REFERENCE:
  300. begin
  301. { Code conventions need the parameters being allocated in %o6+92 }
  302. with paraloc.location^.Reference do
  303. begin
  304. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  305. InternalError(2002081104);
  306. reference_reset_base(ref,index,offset,paraloc.alignment);
  307. end;
  308. a_load_const_ref(list,size,a,ref);
  309. end;
  310. else
  311. InternalError(2002122200);
  312. end;
  313. end;
  314. procedure TCgSparc.a_param_ref(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  315. var
  316. ref: treference;
  317. tmpreg:TRegister;
  318. begin
  319. paraloc.check_simple_location;
  320. with paraloc.location^ do
  321. begin
  322. case loc of
  323. LOC_REGISTER,LOC_CREGISTER :
  324. a_load_ref_reg(list,sz,sz,r,Register);
  325. LOC_REFERENCE:
  326. begin
  327. { Code conventions need the parameters being allocated in %o6+92 }
  328. with Reference do
  329. begin
  330. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  331. InternalError(2002081104);
  332. reference_reset_base(ref,index,offset,paraloc.alignment);
  333. end;
  334. if g1_used then
  335. GetIntRegister(list,OS_INT)
  336. else
  337. begin
  338. tmpreg:=NR_G1;
  339. g1_used:=true;
  340. end;
  341. a_load_ref_reg(list,sz,sz,r,tmpreg);
  342. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  343. if tmpreg=NR_G1 then
  344. g1_used:=false;
  345. end;
  346. else
  347. internalerror(2002081103);
  348. end;
  349. end;
  350. end;
  351. procedure TCgSparc.a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  352. var
  353. Ref:TReference;
  354. TmpReg:TRegister;
  355. begin
  356. paraloc.check_simple_location;
  357. with paraloc.location^ do
  358. begin
  359. case loc of
  360. LOC_REGISTER,LOC_CREGISTER:
  361. a_loadaddr_ref_reg(list,r,register);
  362. LOC_REFERENCE:
  363. begin
  364. reference_reset(ref,paraloc.alignment);
  365. ref.base := reference.index;
  366. ref.offset := reference.offset;
  367. tmpreg:=GetAddressRegister(list);
  368. a_loadaddr_ref_reg(list,r,tmpreg);
  369. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  370. end;
  371. else
  372. internalerror(2002080701);
  373. end;
  374. end;
  375. end;
  376. procedure tcgsparc.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  377. var
  378. href,href2 : treference;
  379. hloc : pcgparalocation;
  380. begin
  381. href:=ref;
  382. hloc:=paraloc.location;
  383. while assigned(hloc) do
  384. begin
  385. case hloc^.loc of
  386. LOC_REGISTER :
  387. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  388. LOC_REFERENCE :
  389. begin
  390. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,paraloc.alignment);
  391. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  392. end;
  393. else
  394. internalerror(200408241);
  395. end;
  396. inc(href.offset,tcgsize2size[hloc^.size]);
  397. hloc:=hloc^.next;
  398. end;
  399. end;
  400. procedure tcgsparc.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  401. var
  402. href : treference;
  403. begin
  404. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,href);
  405. a_loadfpu_reg_ref(list,size,size,r,href);
  406. a_paramfpu_ref(list,size,href,paraloc);
  407. tg.Ungettemp(list,href);
  408. end;
  409. procedure TCgSparc.a_call_name(list:TAsmList;const s:string; weak: boolean);
  410. begin
  411. if not weak then
  412. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)))
  413. else
  414. list.concat(taicpu.op_sym(A_CALL,current_asmdata.WeakRefAsmSymbol(s)));
  415. { Delay slot }
  416. list.concat(taicpu.op_none(A_NOP));
  417. end;
  418. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  419. begin
  420. list.concat(taicpu.op_reg(A_CALL,reg));
  421. { Delay slot }
  422. list.concat(taicpu.op_none(A_NOP));
  423. end;
  424. {********************** load instructions ********************}
  425. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : aint;reg : TRegister);
  426. begin
  427. { we don't use the set instruction here because it could be evalutated to two
  428. instructions which would cause problems with the delay slot (FK) }
  429. if (a=0) then
  430. list.concat(taicpu.op_reg(A_CLR,reg))
  431. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  432. else if (a and aint($1fff))=0 then
  433. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  434. else if (a>=simm13lo) and (a<=simm13hi) then
  435. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  436. else
  437. begin
  438. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  439. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  440. end;
  441. end;
  442. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : TReference);
  443. begin
  444. if a=0 then
  445. a_load_reg_ref(list,size,size,NR_G0,ref)
  446. else
  447. inherited a_load_const_ref(list,size,a,ref);
  448. end;
  449. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  450. var
  451. op : tasmop;
  452. begin
  453. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  454. fromsize := tosize;
  455. if (ref.alignment<>0) and
  456. (ref.alignment<tcgsize2size[tosize]) then
  457. begin
  458. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  459. end
  460. else
  461. begin
  462. case tosize of
  463. { signed integer registers }
  464. OS_8,
  465. OS_S8:
  466. Op:=A_STB;
  467. OS_16,
  468. OS_S16:
  469. Op:=A_STH;
  470. OS_32,
  471. OS_S32:
  472. Op:=A_ST;
  473. else
  474. InternalError(2002122100);
  475. end;
  476. handle_load_store(list,true,op,reg,ref);
  477. end;
  478. end;
  479. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  480. var
  481. op : tasmop;
  482. begin
  483. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  484. fromsize := tosize;
  485. if (ref.alignment<>0) and
  486. (ref.alignment<tcgsize2size[fromsize]) then
  487. begin
  488. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  489. end
  490. else
  491. begin
  492. case fromsize of
  493. OS_S8:
  494. Op:=A_LDSB;{Load Signed Byte}
  495. OS_8:
  496. Op:=A_LDUB;{Load Unsigned Byte}
  497. OS_S16:
  498. Op:=A_LDSH;{Load Signed Halfword}
  499. OS_16:
  500. Op:=A_LDUH;{Load Unsigned Halfword}
  501. OS_S32,
  502. OS_32:
  503. Op:=A_LD;{Load Word}
  504. OS_S64,
  505. OS_64:
  506. Op:=A_LDD;{Load a Long Word}
  507. else
  508. InternalError(2002122101);
  509. end;
  510. handle_load_store(list,false,op,reg,ref);
  511. if (fromsize=OS_S8) and
  512. (tosize=OS_16) then
  513. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  514. end;
  515. end;
  516. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  517. var
  518. instr : taicpu;
  519. begin
  520. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  521. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and
  522. (fromsize <> tosize)) or
  523. { needs to mask out the sign in the top 16 bits }
  524. ((fromsize = OS_S8) and
  525. (tosize = OS_16)) then
  526. case tosize of
  527. OS_8 :
  528. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  529. OS_16 :
  530. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  531. OS_32,
  532. OS_S32 :
  533. begin
  534. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  535. list.Concat(instr);
  536. { Notify the register allocator that we have written a move instruction so
  537. it can try to eliminate it. }
  538. add_move_instruction(instr);
  539. end;
  540. OS_S8 :
  541. begin
  542. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  543. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  544. end;
  545. OS_S16 :
  546. begin
  547. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  548. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  549. end;
  550. else
  551. internalerror(2002090901);
  552. end
  553. else
  554. begin
  555. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  556. list.Concat(instr);
  557. { Notify the register allocator that we have written a move instruction so
  558. it can try to eliminate it. }
  559. add_move_instruction(instr);
  560. end;
  561. end;
  562. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  563. var
  564. tmpref,href : treference;
  565. hreg,tmpreg : tregister;
  566. begin
  567. href:=ref;
  568. if (href.base=NR_NO) and (href.index<>NR_NO) then
  569. internalerror(200306171);
  570. if (cs_create_pic in current_settings.moduleswitches) and
  571. assigned(href.symbol) then
  572. begin
  573. tmpreg:=GetIntRegister(list,OS_ADDR);
  574. reference_reset(tmpref,href.alignment);
  575. tmpref.symbol:=href.symbol;
  576. tmpref.refaddr:=addr_pic;
  577. if not(pi_needs_got in current_procinfo.flags) then
  578. internalerror(200501161);
  579. tmpref.base:=current_procinfo.got;
  580. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  581. href.symbol:=nil;
  582. if (href.index<>NR_NO) then
  583. begin
  584. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  585. href.index:=tmpreg;
  586. end
  587. else
  588. begin
  589. if href.base<>NR_NO then
  590. href.index:=tmpreg
  591. else
  592. href.base:=tmpreg;
  593. end;
  594. end;
  595. { At least big offset (need SETHI), maybe base and maybe index }
  596. if assigned(href.symbol) or
  597. (href.offset<simm13lo) or
  598. (href.offset>simm13hi) then
  599. begin
  600. hreg:=GetAddressRegister(list);
  601. reference_reset(tmpref,href.alignment);
  602. tmpref.symbol := href.symbol;
  603. tmpref.offset := href.offset;
  604. tmpref.refaddr := addr_high;
  605. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  606. { Only the low part is left }
  607. tmpref.refaddr:=addr_low;
  608. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  609. if href.base<>NR_NO then
  610. begin
  611. if href.index<>NR_NO then
  612. begin
  613. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  614. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  615. end
  616. else
  617. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  618. end
  619. else
  620. begin
  621. if hreg<>r then
  622. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  623. end;
  624. end
  625. else
  626. { At least small offset, maybe base and maybe index }
  627. if href.offset<>0 then
  628. begin
  629. if href.base<>NR_NO then
  630. begin
  631. if href.index<>NR_NO then
  632. begin
  633. hreg:=GetAddressRegister(list);
  634. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  635. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  636. end
  637. else
  638. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  639. end
  640. else
  641. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  642. end
  643. else
  644. { Both base and index }
  645. if href.index<>NR_NO then
  646. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  647. else
  648. { Only base }
  649. if href.base<>NR_NO then
  650. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  651. else
  652. { only offset, can be generated by absolute }
  653. a_load_const_reg(list,OS_ADDR,href.offset,r);
  654. end;
  655. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  656. const
  657. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  658. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  659. var
  660. op: TAsmOp;
  661. instr : taicpu;
  662. begin
  663. op:=fpumovinstr[fromsize,tosize];
  664. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  665. list.Concat(instr);
  666. { Notify the register allocator that we have written a move instruction so
  667. it can try to eliminate it. }
  668. if (op = A_FMOVS) or
  669. (op = A_FMOVD) then
  670. add_move_instruction(instr);
  671. end;
  672. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  673. const
  674. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  675. (A_LDF,A_LDDF);
  676. var
  677. tmpreg: tregister;
  678. begin
  679. if (fromsize<>tosize) then
  680. begin
  681. tmpreg:=reg;
  682. reg:=getfpuregister(list,fromsize);
  683. end;
  684. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  685. if (fromsize<>tosize) then
  686. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  687. end;
  688. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  689. const
  690. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  691. (A_STF,A_STDF);
  692. var
  693. tmpreg: tregister;
  694. begin
  695. if (fromsize<>tosize) then
  696. begin
  697. tmpreg:=getfpuregister(list,tosize);
  698. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  699. reg:=tmpreg;
  700. end;
  701. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  702. end;
  703. procedure tcgsparc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  704. const
  705. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  706. begin
  707. if (op in overflowops) and
  708. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  709. a_load_reg_reg(list,OS_32,size,dst,dst);
  710. end;
  711. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  712. begin
  713. if Op in [OP_NEG,OP_NOT] then
  714. internalerror(200306011);
  715. if (a=0) then
  716. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  717. else
  718. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  719. maybeadjustresult(list,op,size,reg);
  720. end;
  721. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  722. var
  723. a : aint;
  724. begin
  725. Case Op of
  726. OP_NEG :
  727. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  728. OP_NOT :
  729. begin
  730. case size of
  731. OS_8 :
  732. a:=aint($ffffff00);
  733. OS_16 :
  734. a:=aint($ffff0000);
  735. else
  736. a:=0;
  737. end;
  738. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  739. end;
  740. else
  741. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  742. end;
  743. maybeadjustresult(list,op,size,dst);
  744. end;
  745. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  746. var
  747. power : longInt;
  748. begin
  749. case op of
  750. OP_MUL,
  751. OP_IMUL:
  752. begin
  753. if ispowerof2(a,power) then
  754. begin
  755. { can be done with a shift }
  756. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  757. exit;
  758. end;
  759. end;
  760. OP_SUB,
  761. OP_ADD :
  762. begin
  763. if (a=0) then
  764. begin
  765. a_load_reg_reg(list,size,size,src,dst);
  766. exit;
  767. end;
  768. end;
  769. end;
  770. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  771. maybeadjustresult(list,op,size,dst);
  772. end;
  773. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  774. begin
  775. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  776. maybeadjustresult(list,op,size,dst);
  777. end;
  778. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  779. var
  780. power : longInt;
  781. tmpreg1,tmpreg2 : tregister;
  782. begin
  783. ovloc.loc:=LOC_VOID;
  784. case op of
  785. OP_SUB,
  786. OP_ADD :
  787. begin
  788. if (a=0) then
  789. begin
  790. a_load_reg_reg(list,size,size,src,dst);
  791. exit;
  792. end;
  793. end;
  794. end;
  795. if setflags then
  796. begin
  797. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  798. case op of
  799. OP_MUL:
  800. begin
  801. tmpreg1:=GetIntRegister(list,OS_INT);
  802. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  803. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  804. ovloc.loc:=LOC_FLAGS;
  805. ovloc.resflags:=F_NE;
  806. end;
  807. OP_IMUL:
  808. begin
  809. tmpreg1:=GetIntRegister(list,OS_INT);
  810. tmpreg2:=GetIntRegister(list,OS_INT);
  811. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  812. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  813. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  814. ovloc.loc:=LOC_FLAGS;
  815. ovloc.resflags:=F_NE;
  816. end;
  817. end;
  818. end
  819. else
  820. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  821. maybeadjustresult(list,op,size,dst);
  822. end;
  823. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  824. var
  825. tmpreg1,tmpreg2 : tregister;
  826. begin
  827. ovloc.loc:=LOC_VOID;
  828. if setflags then
  829. begin
  830. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  831. case op of
  832. OP_MUL:
  833. begin
  834. tmpreg1:=GetIntRegister(list,OS_INT);
  835. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  836. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  837. ovloc.loc:=LOC_FLAGS;
  838. ovloc.resflags:=F_NE;
  839. end;
  840. OP_IMUL:
  841. begin
  842. tmpreg1:=GetIntRegister(list,OS_INT);
  843. tmpreg2:=GetIntRegister(list,OS_INT);
  844. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  845. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  846. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  847. ovloc.loc:=LOC_FLAGS;
  848. ovloc.resflags:=F_NE;
  849. end;
  850. end;
  851. end
  852. else
  853. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  854. maybeadjustresult(list,op,size,dst);
  855. end;
  856. {*************** compare instructructions ****************}
  857. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  858. begin
  859. if (a=0) then
  860. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  861. else
  862. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  863. a_jmp_cond(list,cmp_op,l);
  864. end;
  865. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  866. begin
  867. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  868. a_jmp_cond(list,cmp_op,l);
  869. end;
  870. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  871. begin
  872. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  873. { Delay slot }
  874. list.Concat(TAiCpu.Op_none(A_NOP));
  875. end;
  876. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  877. begin
  878. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  879. { Delay slot }
  880. list.Concat(TAiCpu.Op_none(A_NOP));
  881. end;
  882. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  883. var
  884. ai:TAiCpu;
  885. begin
  886. ai:=TAiCpu.Op_sym(A_Bxx,l);
  887. ai.SetCondition(TOpCmp2AsmCond[cond]);
  888. list.Concat(ai);
  889. { Delay slot }
  890. list.Concat(TAiCpu.Op_none(A_NOP));
  891. end;
  892. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  893. var
  894. ai : taicpu;
  895. op : tasmop;
  896. begin
  897. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  898. op:=A_FBxx
  899. else
  900. op:=A_Bxx;
  901. ai := Taicpu.op_sym(op,l);
  902. ai.SetCondition(flags_to_cond(f));
  903. list.Concat(ai);
  904. { Delay slot }
  905. list.Concat(TAiCpu.Op_none(A_NOP));
  906. end;
  907. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  908. var
  909. hl : tasmlabel;
  910. begin
  911. current_asmdata.getjumplabel(hl);
  912. a_load_const_reg(list,size,1,reg);
  913. a_jmp_flags(list,f,hl);
  914. a_load_const_reg(list,size,0,reg);
  915. a_label(list,hl);
  916. end;
  917. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  918. var
  919. l : tlocation;
  920. begin
  921. l.loc:=LOC_VOID;
  922. g_overflowCheck_loc(list,loc,def,l);
  923. end;
  924. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  925. var
  926. hl : tasmlabel;
  927. ai:TAiCpu;
  928. hflags : tresflags;
  929. begin
  930. if not(cs_check_overflow in current_settings.localswitches) then
  931. exit;
  932. current_asmdata.getjumplabel(hl);
  933. case ovloc.loc of
  934. LOC_VOID:
  935. begin
  936. if not((def.typ=pointerdef) or
  937. ((def.typ=orddef) and
  938. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,pasbool]))) then
  939. begin
  940. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  941. ai.SetCondition(C_NO);
  942. list.Concat(ai);
  943. { Delay slot }
  944. list.Concat(TAiCpu.Op_none(A_NOP));
  945. end
  946. else
  947. a_jmp_cond(list,OC_AE,hl);
  948. end;
  949. LOC_FLAGS:
  950. begin
  951. hflags:=ovloc.resflags;
  952. inverse_flags(hflags);
  953. cg.a_jmp_flags(list,hflags,hl);
  954. end;
  955. else
  956. internalerror(200409281);
  957. end;
  958. a_call_name(list,'FPC_OVERFLOW',false);
  959. a_label(list,hl);
  960. end;
  961. { *********** entry/exit code and address loading ************ }
  962. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  963. begin
  964. if nostackframe then
  965. exit;
  966. { Althogh the SPARC architecture require only word alignment, software
  967. convention and the operating system require every stack frame to be double word
  968. aligned }
  969. LocalSize:=align(LocalSize,8);
  970. { Execute the SAVE instruction to get a new register window and create a new
  971. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  972. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  973. after execution of that instruction is the called function stack pointer}
  974. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  975. if LocalSize>4096 then
  976. begin
  977. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  978. g1_used:=true;
  979. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  980. g1_used:=false;
  981. end
  982. else
  983. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  984. if (cs_create_pic in current_settings.moduleswitches) and
  985. (pi_needs_got in current_procinfo.flags) then
  986. begin
  987. current_procinfo.got:=NR_L7;
  988. end;
  989. end;
  990. procedure TCgSparc.g_restore_registers(list:TAsmList);
  991. begin
  992. { The sparc port uses the sparc standard calling convetions so this function has no used }
  993. end;
  994. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  995. var
  996. hr : treference;
  997. begin
  998. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  999. begin
  1000. reference_reset(hr,sizeof(pint));
  1001. hr.offset:=12;
  1002. hr.refaddr:=addr_full;
  1003. if nostackframe then
  1004. begin
  1005. hr.base:=NR_O7;
  1006. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1007. list.concat(Taicpu.op_none(A_NOP))
  1008. end
  1009. else
  1010. begin
  1011. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1012. already set result onto %i0 }
  1013. hr.base:=NR_I7;
  1014. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1015. list.concat(Taicpu.op_none(A_RESTORE));
  1016. end;
  1017. end
  1018. else
  1019. begin
  1020. if nostackframe then
  1021. begin
  1022. { Here we need to use RETL instead of RET so it uses %o7 }
  1023. list.concat(Taicpu.op_none(A_RETL));
  1024. list.concat(Taicpu.op_none(A_NOP))
  1025. end
  1026. else
  1027. begin
  1028. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1029. already set result onto %i0 }
  1030. list.concat(Taicpu.op_none(A_RET));
  1031. list.concat(Taicpu.op_none(A_RESTORE));
  1032. end;
  1033. end;
  1034. end;
  1035. procedure TCgSparc.g_save_registers(list : TAsmList);
  1036. begin
  1037. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1038. end;
  1039. { ************* concatcopy ************ }
  1040. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  1041. var
  1042. paraloc1,paraloc2,paraloc3 : TCGPara;
  1043. begin
  1044. paraloc1.init;
  1045. paraloc2.init;
  1046. paraloc3.init;
  1047. paramanager.getintparaloc(pocall_default,1,paraloc1);
  1048. paramanager.getintparaloc(pocall_default,2,paraloc2);
  1049. paramanager.getintparaloc(pocall_default,3,paraloc3);
  1050. paramanager.allocparaloc(list,paraloc3);
  1051. a_param_const(list,OS_INT,len,paraloc3);
  1052. paramanager.allocparaloc(list,paraloc2);
  1053. a_paramaddr_ref(list,dest,paraloc2);
  1054. paramanager.allocparaloc(list,paraloc2);
  1055. a_paramaddr_ref(list,source,paraloc1);
  1056. paramanager.freeparaloc(list,paraloc3);
  1057. paramanager.freeparaloc(list,paraloc2);
  1058. paramanager.freeparaloc(list,paraloc1);
  1059. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1060. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1061. a_call_name(list,'FPC_MOVE',false);
  1062. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1063. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1064. paraloc3.done;
  1065. paraloc2.done;
  1066. paraloc1.done;
  1067. end;
  1068. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:aint);
  1069. var
  1070. tmpreg1,
  1071. hreg,
  1072. countreg: TRegister;
  1073. src, dst: TReference;
  1074. lab: tasmlabel;
  1075. count, count2: aint;
  1076. begin
  1077. if len>high(longint) then
  1078. internalerror(2002072704);
  1079. { anybody wants to determine a good value here :)? }
  1080. if len>100 then
  1081. g_concatcopy_move(list,source,dest,len)
  1082. else
  1083. begin
  1084. reference_reset(src,source.alignment);
  1085. reference_reset(dst,dest.alignment);
  1086. { load the address of source into src.base }
  1087. src.base:=GetAddressRegister(list);
  1088. a_loadaddr_ref_reg(list,source,src.base);
  1089. { load the address of dest into dst.base }
  1090. dst.base:=GetAddressRegister(list);
  1091. a_loadaddr_ref_reg(list,dest,dst.base);
  1092. { generate a loop }
  1093. count:=len div 4;
  1094. if count>4 then
  1095. begin
  1096. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1097. { have to be set to 8. I put an Inc there so debugging may be }
  1098. { easier (should offset be different from zero here, it will be }
  1099. { easy to notice in the generated assembler }
  1100. countreg:=GetIntRegister(list,OS_INT);
  1101. tmpreg1:=GetIntRegister(list,OS_INT);
  1102. a_load_const_reg(list,OS_INT,count,countreg);
  1103. { explicitely allocate R_O0 since it can be used safely here }
  1104. { (for holding date that's being copied) }
  1105. current_asmdata.getjumplabel(lab);
  1106. a_label(list, lab);
  1107. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1108. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1109. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1110. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1111. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1112. a_jmp_cond(list,OC_NE,lab);
  1113. list.concat(taicpu.op_none(A_NOP));
  1114. { keep the registers alive }
  1115. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1116. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1117. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1118. len := len mod 4;
  1119. end;
  1120. { unrolled loop }
  1121. count:=len div 4;
  1122. if count>0 then
  1123. begin
  1124. tmpreg1:=GetIntRegister(list,OS_INT);
  1125. for count2 := 1 to count do
  1126. begin
  1127. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1128. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1129. inc(src.offset,4);
  1130. inc(dst.offset,4);
  1131. end;
  1132. len := len mod 4;
  1133. end;
  1134. if (len and 4) <> 0 then
  1135. begin
  1136. hreg:=GetIntRegister(list,OS_INT);
  1137. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1138. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1139. inc(src.offset,4);
  1140. inc(dst.offset,4);
  1141. end;
  1142. { copy the leftovers }
  1143. if (len and 2) <> 0 then
  1144. begin
  1145. hreg:=GetIntRegister(list,OS_INT);
  1146. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1147. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1148. inc(src.offset,2);
  1149. inc(dst.offset,2);
  1150. end;
  1151. if (len and 1) <> 0 then
  1152. begin
  1153. hreg:=GetIntRegister(list,OS_INT);
  1154. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1155. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1156. end;
  1157. end;
  1158. end;
  1159. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1160. var
  1161. src, dst: TReference;
  1162. tmpreg1,
  1163. countreg: TRegister;
  1164. i : aint;
  1165. lab: tasmlabel;
  1166. begin
  1167. if len>31 then
  1168. g_concatcopy_move(list,source,dest,len)
  1169. else
  1170. begin
  1171. reference_reset(src,source.alignment);
  1172. reference_reset(dst,dest.alignment);
  1173. { load the address of source into src.base }
  1174. src.base:=GetAddressRegister(list);
  1175. a_loadaddr_ref_reg(list,source,src.base);
  1176. { load the address of dest into dst.base }
  1177. dst.base:=GetAddressRegister(list);
  1178. a_loadaddr_ref_reg(list,dest,dst.base);
  1179. { generate a loop }
  1180. if len>4 then
  1181. begin
  1182. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1183. { have to be set to 8. I put an Inc there so debugging may be }
  1184. { easier (should offset be different from zero here, it will be }
  1185. { easy to notice in the generated assembler }
  1186. countreg:=GetIntRegister(list,OS_INT);
  1187. tmpreg1:=GetIntRegister(list,OS_INT);
  1188. a_load_const_reg(list,OS_INT,len,countreg);
  1189. { explicitely allocate R_O0 since it can be used safely here }
  1190. { (for holding date that's being copied) }
  1191. current_asmdata.getjumplabel(lab);
  1192. a_label(list, lab);
  1193. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1194. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1195. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1196. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1197. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1198. a_jmp_cond(list,OC_NE,lab);
  1199. list.concat(taicpu.op_none(A_NOP));
  1200. { keep the registers alive }
  1201. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1202. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1203. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1204. end
  1205. else
  1206. begin
  1207. { unrolled loop }
  1208. tmpreg1:=GetIntRegister(list,OS_INT);
  1209. for i:=1 to len do
  1210. begin
  1211. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1212. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1213. inc(src.offset);
  1214. inc(dst.offset);
  1215. end;
  1216. end;
  1217. end;
  1218. end;
  1219. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1220. var
  1221. make_global : boolean;
  1222. href : treference;
  1223. begin
  1224. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1225. Internalerror(200006137);
  1226. if not assigned(procdef._class) or
  1227. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1228. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1229. Internalerror(200006138);
  1230. if procdef.owner.symtabletype<>ObjectSymtable then
  1231. Internalerror(200109191);
  1232. make_global:=false;
  1233. if (not current_module.is_unit) or
  1234. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1235. make_global:=true;
  1236. if make_global then
  1237. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1238. else
  1239. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1240. { set param1 interface to self }
  1241. g_adjust_self_value(list,procdef,ioffset);
  1242. if po_virtualmethod in procdef.procoptions then
  1243. begin
  1244. if (procdef.extnumber=$ffff) then
  1245. Internalerror(200006139);
  1246. { mov 0(%rdi),%rax ; load vmt}
  1247. reference_reset_base(href,NR_O0,0,sizeof(pint));
  1248. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_G1);
  1249. g1_used:=true;
  1250. { jmp *vmtoffs(%eax) ; method offs }
  1251. reference_reset_base(href,NR_G1,procdef._class.vmtmethodoffset(procdef.extnumber),sizeof(pint));
  1252. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1253. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1254. g1_used:=false;
  1255. end
  1256. else
  1257. begin
  1258. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(procdef.mangledname),0,sizeof(pint));
  1259. href.refaddr := addr_high;
  1260. list.concat(taicpu.op_ref_reg(A_SETHI,href,NR_G1));
  1261. g1_used:=true;
  1262. href.refaddr := addr_low;
  1263. list.concat(taicpu.op_reg_ref_reg(A_OR,NR_G1,href,NR_G1));
  1264. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1265. g1_used:=false;
  1266. end;
  1267. { Delay slot }
  1268. list.Concat(TAiCpu.Op_none(A_NOP));
  1269. List.concat(Tai_symbol_end.Createname(labelname));
  1270. end;
  1271. {****************************************************************************
  1272. TCG64Sparc
  1273. ****************************************************************************}
  1274. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1275. var
  1276. tmpref: treference;
  1277. begin
  1278. { Override this function to prevent loading the reference twice }
  1279. tmpref:=ref;
  1280. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1281. inc(tmpref.offset,4);
  1282. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1283. end;
  1284. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1285. var
  1286. tmpref: treference;
  1287. begin
  1288. { Override this function to prevent loading the reference twice }
  1289. tmpref:=ref;
  1290. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1291. inc(tmpref.offset,4);
  1292. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1293. end;
  1294. procedure tcg64sparc.a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1295. var
  1296. hreg64 : tregister64;
  1297. begin
  1298. { Override this function to prevent loading the reference twice.
  1299. Use here some extra registers, but those are optimized away by the RA }
  1300. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1301. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1302. a_load64_ref_reg(list,r,hreg64);
  1303. a_param64_reg(list,hreg64,paraloc);
  1304. end;
  1305. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1306. begin
  1307. case op of
  1308. OP_ADD :
  1309. begin
  1310. op1:=A_ADDCC;
  1311. if checkoverflow then
  1312. op2:=A_ADDXCC
  1313. else
  1314. op2:=A_ADDX;
  1315. end;
  1316. OP_SUB :
  1317. begin
  1318. op1:=A_SUBCC;
  1319. if checkoverflow then
  1320. op2:=A_SUBXCC
  1321. else
  1322. op2:=A_SUBX;
  1323. end;
  1324. OP_XOR :
  1325. begin
  1326. op1:=A_XOR;
  1327. op2:=A_XOR;
  1328. end;
  1329. OP_OR :
  1330. begin
  1331. op1:=A_OR;
  1332. op2:=A_OR;
  1333. end;
  1334. OP_AND :
  1335. begin
  1336. op1:=A_AND;
  1337. op2:=A_AND;
  1338. end;
  1339. else
  1340. internalerror(200203241);
  1341. end;
  1342. end;
  1343. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1344. var
  1345. op1,op2 : TAsmOp;
  1346. begin
  1347. case op of
  1348. OP_NEG :
  1349. begin
  1350. { Use the simple code: y=0-z }
  1351. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1352. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1353. exit;
  1354. end;
  1355. OP_NOT :
  1356. begin
  1357. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1358. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1359. exit;
  1360. end;
  1361. end;
  1362. get_64bit_ops(op,op1,op2,false);
  1363. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1364. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1365. end;
  1366. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1367. var
  1368. op1,op2:TAsmOp;
  1369. begin
  1370. case op of
  1371. OP_NEG,
  1372. OP_NOT :
  1373. internalerror(200306017);
  1374. end;
  1375. get_64bit_ops(op,op1,op2,false);
  1376. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1377. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1378. end;
  1379. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1380. var
  1381. l : tlocation;
  1382. begin
  1383. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1384. end;
  1385. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1386. var
  1387. l : tlocation;
  1388. begin
  1389. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1390. end;
  1391. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1392. var
  1393. op1,op2:TAsmOp;
  1394. begin
  1395. case op of
  1396. OP_NEG,
  1397. OP_NOT :
  1398. internalerror(200306017);
  1399. end;
  1400. get_64bit_ops(op,op1,op2,setflags);
  1401. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1402. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1403. end;
  1404. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1405. var
  1406. op1,op2:TAsmOp;
  1407. begin
  1408. case op of
  1409. OP_NEG,
  1410. OP_NOT :
  1411. internalerror(200306017);
  1412. end;
  1413. get_64bit_ops(op,op1,op2,setflags);
  1414. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1415. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1416. end;
  1417. procedure create_codegen;
  1418. begin
  1419. cg:=TCgSparc.Create;
  1420. cg64:=TCg64Sparc.Create;
  1421. end;
  1422. end.