cgcpu.pas 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the code generator for the SPARC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,parabase,
  23. cgbase,cgutils,cgobj,cg64f32,
  24. aasmbase,aasmtai,aasmcpu,
  25. cpubase,cpuinfo,
  26. node,symconst,SymType,
  27. rgcpu;
  28. type
  29. TCgSparc=class(tcg)
  30. protected
  31. function IsSimpleRef(const ref:treference):boolean;
  32. public
  33. procedure init_register_allocators;override;
  34. procedure done_register_allocators;override;
  35. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  36. { sparc special, needed by cg64 }
  37. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  38. procedure handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  39. procedure handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  40. { parameter }
  41. procedure a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  42. procedure a_param_ref(list:TAasmOutput;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);override;
  44. procedure a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  45. procedure a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  46. procedure a_call_name(list:TAasmOutput;const s:string);override;
  47. procedure a_call_reg(list:TAasmOutput;Reg:TRegister);override;
  48. { General purpose instructions }
  49. procedure a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAasmOutput;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAasmOutput;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAasmOutput;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAasmOutput;l:TAsmLabel);override;
  70. procedure a_jmp_name(list : taasmoutput;const s : string);override;
  71. procedure a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:tasmlabel);{ override;}
  72. procedure a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);override;
  73. procedure g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  74. procedure g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);override;
  75. procedure g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  77. procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;
  78. procedure g_restore_standard_registers(list:taasmoutput);override;
  79. procedure g_save_standard_registers(list : taasmoutput);override;
  80. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);override;
  82. procedure g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);
  83. end;
  84. TCg64Sparc=class(tcg64f32)
  85. private
  86. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  87. public
  88. procedure a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);override;
  89. procedure a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);override;
  90. procedure a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);override;
  91. procedure a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);override;
  92. procedure a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);override;
  93. procedure a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64;regsrc,regdst : tregister64);override;
  94. procedure a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);override;
  95. end;
  96. const
  97. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  98. A_NONE,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  99. );
  100. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  101. A_NONE,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc
  102. );
  103. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  104. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  105. );
  106. implementation
  107. uses
  108. globals,verbose,systems,cutils,
  109. symdef,paramgr,
  110. tgobj,
  111. procinfo,cpupi;
  112. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  113. begin
  114. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  115. InternalError(2002100804);
  116. result :=not(assigned(ref.symbol))and
  117. (((ref.index = NR_NO) and
  118. (ref.offset >= simm13lo) and
  119. (ref.offset <= simm13hi)) or
  120. ((ref.index <> NR_NO) and
  121. (ref.offset = 0)));
  122. end;
  123. procedure tcgsparc.make_simple_ref(list:taasmoutput;var ref: treference);
  124. var
  125. tmpreg : tregister;
  126. tmpref : treference;
  127. begin
  128. tmpreg:=NR_NO;
  129. { Be sure to have a base register }
  130. if (ref.base=NR_NO) then
  131. begin
  132. ref.base:=ref.index;
  133. ref.index:=NR_NO;
  134. end;
  135. if (cs_create_pic in aktmoduleswitches) and
  136. assigned(ref.symbol) then
  137. begin
  138. tmpreg:=GetIntRegister(list,OS_INT);
  139. reference_reset(tmpref);
  140. tmpref.symbol:=ref.symbol;
  141. tmpref.refaddr:=addr_pic;
  142. if not(pi_needs_got in current_procinfo.flags) then
  143. internalerror(200501161);
  144. tmpref.index:=current_procinfo.got;
  145. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  146. ref.symbol:=nil;
  147. if (ref.index<>NR_NO) then
  148. begin
  149. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  150. ref.index:=tmpreg;
  151. end
  152. else
  153. begin
  154. if ref.base<>NR_NO then
  155. ref.index:=tmpreg
  156. else
  157. ref.base:=tmpreg;
  158. end;
  159. end;
  160. { When need to use SETHI, do it first }
  161. if assigned(ref.symbol) or
  162. (ref.offset<simm13lo) or
  163. (ref.offset>simm13hi) then
  164. begin
  165. tmpreg:=GetIntRegister(list,OS_INT);
  166. reference_reset(tmpref);
  167. tmpref.symbol:=ref.symbol;
  168. tmpref.offset:=ref.offset;
  169. tmpref.refaddr:=addr_hi;
  170. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  171. if (ref.offset=0) and (ref.index=NR_NO) and
  172. (ref.base=NR_NO) then
  173. begin
  174. ref.refaddr:=addr_lo;
  175. end
  176. else
  177. begin
  178. { Load the low part is left }
  179. tmpref.refaddr:=addr_lo;
  180. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  181. ref.offset:=0;
  182. { symbol is loaded }
  183. ref.symbol:=nil;
  184. end;
  185. if (ref.index<>NR_NO) then
  186. begin
  187. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  188. ref.index:=tmpreg;
  189. end
  190. else
  191. begin
  192. if ref.base<>NR_NO then
  193. ref.index:=tmpreg
  194. else
  195. ref.base:=tmpreg;
  196. end;
  197. end;
  198. if (ref.base<>NR_NO) then
  199. begin
  200. if (ref.index<>NR_NO) and
  201. ((ref.offset<>0) or assigned(ref.symbol)) then
  202. begin
  203. if tmpreg=NR_NO then
  204. tmpreg:=GetIntRegister(list,OS_INT);
  205. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  206. ref.base:=tmpreg;
  207. ref.index:=NR_NO;
  208. end;
  209. end;
  210. end;
  211. procedure tcgsparc.handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  212. begin
  213. make_simple_ref(list,ref);
  214. if isstore then
  215. list.concat(taicpu.op_reg_ref(op,reg,ref))
  216. else
  217. list.concat(taicpu.op_ref_reg(op,ref,reg));
  218. end;
  219. procedure tcgsparc.handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  220. var
  221. tmpreg : tregister;
  222. begin
  223. if (a<simm13lo) or
  224. (a>simm13hi) then
  225. begin
  226. tmpreg:=GetIntRegister(list,OS_INT);
  227. a_load_const_reg(list,OS_INT,a,tmpreg);
  228. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  229. end
  230. else
  231. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  232. end;
  233. {****************************************************************************
  234. Assembler code
  235. ****************************************************************************}
  236. procedure Tcgsparc.init_register_allocators;
  237. begin
  238. inherited init_register_allocators;
  239. if (cs_create_pic in aktmoduleswitches) and
  240. (pi_needs_got in current_procinfo.flags) then
  241. begin
  242. current_procinfo.got:=NR_L7;
  243. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  244. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  245. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  246. first_int_imreg,[]);
  247. end
  248. else
  249. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  250. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  251. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  252. first_int_imreg,[]);
  253. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  254. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  255. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  256. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  257. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  258. first_fpu_imreg,[]);
  259. end;
  260. procedure Tcgsparc.done_register_allocators;
  261. begin
  262. rg[R_INTREGISTER].free;
  263. rg[R_FPUREGISTER].free;
  264. inherited done_register_allocators;
  265. end;
  266. function tcgsparc.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  267. begin
  268. if size=OS_F64 then
  269. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  270. else
  271. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  272. end;
  273. procedure TCgSparc.a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);
  274. var
  275. Ref:TReference;
  276. begin
  277. paraloc.check_simple_location;
  278. case paraloc.location^.loc of
  279. LOC_REGISTER,LOC_CREGISTER:
  280. a_load_const_reg(list,size,a,paraloc.location^.register);
  281. LOC_REFERENCE:
  282. begin
  283. { Code conventions need the parameters being allocated in %o6+92 }
  284. with paraloc.location^.Reference do
  285. begin
  286. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  287. InternalError(2002081104);
  288. reference_reset_base(ref,index,offset);
  289. end;
  290. a_load_const_ref(list,size,a,ref);
  291. end;
  292. else
  293. InternalError(2002122200);
  294. end;
  295. end;
  296. procedure TCgSparc.a_param_ref(list:TAasmOutput;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  297. var
  298. ref: treference;
  299. tmpreg:TRegister;
  300. begin
  301. paraloc.check_simple_location;
  302. with paraloc.location^ do
  303. begin
  304. case loc of
  305. LOC_REGISTER,LOC_CREGISTER :
  306. a_load_ref_reg(list,sz,sz,r,Register);
  307. LOC_REFERENCE:
  308. begin
  309. { Code conventions need the parameters being allocated in %o6+92 }
  310. with Reference do
  311. begin
  312. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  313. InternalError(2002081104);
  314. reference_reset_base(ref,index,offset);
  315. end;
  316. tmpreg:=GetIntRegister(list,OS_INT);
  317. a_load_ref_reg(list,sz,sz,r,tmpreg);
  318. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  319. end;
  320. else
  321. internalerror(2002081103);
  322. end;
  323. end;
  324. end;
  325. procedure TCgSparc.a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);
  326. var
  327. Ref:TReference;
  328. TmpReg:TRegister;
  329. begin
  330. paraloc.check_simple_location;
  331. with paraloc.location^ do
  332. begin
  333. case loc of
  334. LOC_REGISTER,LOC_CREGISTER:
  335. a_loadaddr_ref_reg(list,r,register);
  336. LOC_REFERENCE:
  337. begin
  338. reference_reset(ref);
  339. ref.base := reference.index;
  340. ref.offset := reference.offset;
  341. tmpreg:=GetAddressRegister(list);
  342. a_loadaddr_ref_reg(list,r,tmpreg);
  343. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  344. end;
  345. else
  346. internalerror(2002080701);
  347. end;
  348. end;
  349. end;
  350. procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  351. var
  352. href,href2 : treference;
  353. hloc : pcgparalocation;
  354. begin
  355. href:=ref;
  356. hloc:=paraloc.location;
  357. while assigned(hloc) do
  358. begin
  359. case hloc^.loc of
  360. LOC_REGISTER :
  361. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  362. LOC_REFERENCE :
  363. begin
  364. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  365. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  366. end;
  367. else
  368. internalerror(200408241);
  369. end;
  370. inc(href.offset,tcgsize2size[hloc^.size]);
  371. hloc:=hloc^.next;
  372. end;
  373. end;
  374. procedure tcgsparc.a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  375. var
  376. href : treference;
  377. begin
  378. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  379. a_loadfpu_reg_ref(list,size,r,href);
  380. a_paramfpu_ref(list,size,href,paraloc);
  381. tg.Ungettemp(list,href);
  382. end;
  383. procedure TCgSparc.a_call_name(list:TAasmOutput;const s:string);
  384. begin
  385. list.concat(taicpu.op_sym(A_CALL,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  386. { Delay slot }
  387. list.concat(taicpu.op_none(A_NOP));
  388. end;
  389. procedure TCgSparc.a_call_reg(list:TAasmOutput;Reg:TRegister);
  390. begin
  391. list.concat(taicpu.op_reg(A_CALL,reg));
  392. { Delay slot }
  393. list.concat(taicpu.op_none(A_NOP));
  394. end;
  395. {********************** load instructions ********************}
  396. procedure TCgSparc.a_load_const_reg(list : TAasmOutput;size : TCGSize;a : aint;reg : TRegister);
  397. begin
  398. { we don't use the set instruction here because it could be evalutated to two
  399. instructions which would cause problems with the delay slot (FK) }
  400. if (a=0) then
  401. list.concat(taicpu.op_reg(A_CLR,reg))
  402. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  403. else if (a and aint($1fff))=0 then
  404. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  405. else if (a>=simm13lo) and (a<=simm13hi) then
  406. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  407. else
  408. begin
  409. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  410. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  411. end;
  412. end;
  413. procedure TCgSparc.a_load_const_ref(list : TAasmOutput;size : tcgsize;a : aint;const ref : TReference);
  414. begin
  415. if a=0 then
  416. a_load_reg_ref(list,size,size,NR_G0,ref)
  417. else
  418. inherited a_load_const_ref(list,size,a,ref);
  419. end;
  420. procedure TCgSparc.a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  421. var
  422. op : tasmop;
  423. begin
  424. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  425. fromsize := tosize;
  426. case fromsize of
  427. { signed integer registers }
  428. OS_8,
  429. OS_S8:
  430. Op:=A_STB;
  431. OS_16,
  432. OS_S16:
  433. Op:=A_STH;
  434. OS_32,
  435. OS_S32:
  436. Op:=A_ST;
  437. else
  438. InternalError(2002122100);
  439. end;
  440. handle_load_store(list,true,op,reg,ref);
  441. end;
  442. procedure TCgSparc.a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  443. var
  444. op : tasmop;
  445. begin
  446. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  447. fromsize := tosize;
  448. case fromsize of
  449. OS_S8:
  450. Op:=A_LDSB;{Load Signed Byte}
  451. OS_8:
  452. Op:=A_LDUB;{Load Unsigned Byte}
  453. OS_S16:
  454. Op:=A_LDSH;{Load Signed Halfword}
  455. OS_16:
  456. Op:=A_LDUH;{Load Unsigned Halfword}
  457. OS_S32,
  458. OS_32:
  459. Op:=A_LD;{Load Word}
  460. OS_S64,
  461. OS_64:
  462. Op:=A_LDD;{Load a Long Word}
  463. else
  464. InternalError(2002122101);
  465. end;
  466. handle_load_store(list,false,op,reg,ref);
  467. end;
  468. procedure TCgSparc.a_load_reg_reg(list:TAasmOutput;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  469. var
  470. instr : taicpu;
  471. begin
  472. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  473. (
  474. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  475. (tosize <> fromsize) and
  476. not(fromsize in [OS_32,OS_S32])
  477. ) then
  478. begin
  479. case tosize of
  480. OS_8 :
  481. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  482. OS_16 :
  483. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  484. OS_32,
  485. OS_S32 :
  486. begin
  487. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  488. list.Concat(instr);
  489. { Notify the register allocator that we have written a move instruction so
  490. it can try to eliminate it. }
  491. add_move_instruction(instr);
  492. end;
  493. OS_S8 :
  494. begin
  495. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  496. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  497. end;
  498. OS_S16 :
  499. begin
  500. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  501. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  502. end;
  503. else
  504. internalerror(2002090901);
  505. end;
  506. end
  507. else
  508. begin
  509. if reg1<>reg2 then
  510. begin
  511. { same size, only a register mov required }
  512. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  513. list.Concat(instr);
  514. { Notify the register allocator that we have written a move instruction so
  515. it can try to eliminate it. }
  516. add_move_instruction(instr);
  517. end;
  518. end;
  519. end;
  520. procedure TCgSparc.a_loadaddr_ref_reg(list : TAasmOutput;const ref : TReference;r : tregister);
  521. var
  522. tmpref,href : treference;
  523. hreg,tmpreg : tregister;
  524. begin
  525. href:=ref;
  526. if (href.base=NR_NO) and (href.index<>NR_NO) then
  527. internalerror(200306171);
  528. if (cs_create_pic in aktmoduleswitches) and
  529. assigned(href.symbol) then
  530. begin
  531. tmpreg:=GetIntRegister(list,OS_ADDR);
  532. reference_reset(tmpref);
  533. tmpref.symbol:=href.symbol;
  534. tmpref.refaddr:=addr_pic;
  535. if not(pi_needs_got in current_procinfo.flags) then
  536. internalerror(200501161);
  537. tmpref.base:=current_procinfo.got;
  538. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  539. href.symbol:=nil;
  540. if (href.index<>NR_NO) then
  541. begin
  542. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  543. href.index:=tmpreg;
  544. end
  545. else
  546. begin
  547. if href.base<>NR_NO then
  548. href.index:=tmpreg
  549. else
  550. href.base:=tmpreg;
  551. end;
  552. end;
  553. { At least big offset (need SETHI), maybe base and maybe index }
  554. if assigned(href.symbol) or
  555. (href.offset<simm13lo) or
  556. (href.offset>simm13hi) then
  557. begin
  558. hreg:=GetAddressRegister(list);
  559. reference_reset(tmpref);
  560. tmpref.symbol := href.symbol;
  561. tmpref.offset := href.offset;
  562. tmpref.refaddr := addr_hi;
  563. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  564. { Only the low part is left }
  565. tmpref.refaddr:=addr_lo;
  566. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  567. if href.base<>NR_NO then
  568. begin
  569. if href.index<>NR_NO then
  570. begin
  571. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  572. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  573. end
  574. else
  575. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  576. end
  577. else
  578. begin
  579. if hreg<>r then
  580. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  581. end;
  582. end
  583. else
  584. { At least small offset, maybe base and maybe index }
  585. if href.offset<>0 then
  586. begin
  587. if href.base<>NR_NO then
  588. begin
  589. if href.index<>NR_NO then
  590. begin
  591. hreg:=GetAddressRegister(list);
  592. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  593. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  594. end
  595. else
  596. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  597. end
  598. else
  599. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  600. end
  601. else
  602. { Both base and index }
  603. if href.index<>NR_NO then
  604. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  605. else
  606. { Only base }
  607. if href.base<>NR_NO then
  608. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  609. else
  610. { only offset, can be generated by absolute }
  611. a_load_const_reg(list,OS_ADDR,href.offset,r);
  612. end;
  613. procedure TCgSparc.a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);
  614. const
  615. FpuMovInstr : Array[OS_F32..OS_F64] of TAsmOp =
  616. (A_FMOVS,A_FMOVD);
  617. var
  618. instr : taicpu;
  619. begin
  620. if reg1<>reg2 then
  621. begin
  622. instr:=taicpu.op_reg_reg(fpumovinstr[size],reg1,reg2);
  623. list.Concat(instr);
  624. { Notify the register allocator that we have written a move instruction so
  625. it can try to eliminate it. }
  626. add_move_instruction(instr);
  627. end;
  628. end;
  629. procedure TCgSparc.a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);
  630. const
  631. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  632. (A_LDF,A_LDDF);
  633. begin
  634. handle_load_store(list,false,fpuloadinstr[size],reg,ref);
  635. end;
  636. procedure TCgSparc.a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);
  637. const
  638. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  639. (A_STF,A_STDF);
  640. begin
  641. handle_load_store(list,true,fpuloadinstr[size],reg,ref);
  642. end;
  643. procedure TCgSparc.a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  644. begin
  645. if Op in [OP_NEG,OP_NOT] then
  646. internalerror(200306011);
  647. if (a=0) then
  648. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  649. else
  650. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  651. end;
  652. procedure TCgSparc.a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  653. var
  654. a : aint;
  655. begin
  656. Case Op of
  657. OP_NEG :
  658. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  659. OP_NOT :
  660. begin
  661. case size of
  662. OS_8 :
  663. a:=aint($ffffff00);
  664. OS_16 :
  665. a:=aint($ffff0000);
  666. else
  667. a:=0;
  668. end;
  669. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  670. end;
  671. else
  672. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  673. end;
  674. end;
  675. procedure TCgSparc.a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  676. var
  677. power : longInt;
  678. begin
  679. case op of
  680. OP_MUL,
  681. OP_IMUL:
  682. begin
  683. if ispowerof2(a,power) then
  684. begin
  685. { can be done with a shift }
  686. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  687. exit;
  688. end;
  689. end;
  690. OP_SUB,
  691. OP_ADD :
  692. begin
  693. if (a=0) then
  694. begin
  695. a_load_reg_reg(list,size,size,src,dst);
  696. exit;
  697. end;
  698. end;
  699. end;
  700. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  701. end;
  702. procedure TCgSparc.a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  703. begin
  704. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  705. end;
  706. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  707. var
  708. power : longInt;
  709. tmpreg1,tmpreg2 : tregister;
  710. begin
  711. ovloc.loc:=LOC_VOID;
  712. case op of
  713. OP_SUB,
  714. OP_ADD :
  715. begin
  716. if (a=0) then
  717. begin
  718. a_load_reg_reg(list,size,size,src,dst);
  719. exit;
  720. end;
  721. end;
  722. end;
  723. if setflags then
  724. begin
  725. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  726. case op of
  727. OP_MUL:
  728. begin
  729. tmpreg1:=GetIntRegister(list,OS_INT);
  730. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  731. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  732. ovloc.loc:=LOC_FLAGS;
  733. ovloc.resflags:=F_NE;
  734. end;
  735. OP_IMUL:
  736. begin
  737. tmpreg1:=GetIntRegister(list,OS_INT);
  738. tmpreg2:=GetIntRegister(list,OS_INT);
  739. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  740. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  741. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  742. ovloc.loc:=LOC_FLAGS;
  743. ovloc.resflags:=F_NE;
  744. end;
  745. end;
  746. end
  747. else
  748. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst)
  749. end;
  750. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  751. var
  752. tmpreg1,tmpreg2 : tregister;
  753. begin
  754. ovloc.loc:=LOC_VOID;
  755. if setflags then
  756. begin
  757. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  758. case op of
  759. OP_MUL:
  760. begin
  761. tmpreg1:=GetIntRegister(list,OS_INT);
  762. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  763. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  764. ovloc.loc:=LOC_FLAGS;
  765. ovloc.resflags:=F_NE;
  766. end;
  767. OP_IMUL:
  768. begin
  769. tmpreg1:=GetIntRegister(list,OS_INT);
  770. tmpreg2:=GetIntRegister(list,OS_INT);
  771. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  772. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  773. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  774. ovloc.loc:=LOC_FLAGS;
  775. ovloc.resflags:=F_NE;
  776. end;
  777. end;
  778. end
  779. else
  780. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst))
  781. end;
  782. {*************** compare instructructions ****************}
  783. procedure TCgSparc.a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  784. begin
  785. if (a=0) then
  786. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  787. else
  788. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  789. a_jmp_cond(list,cmp_op,l);
  790. end;
  791. procedure TCgSparc.a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  792. begin
  793. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  794. a_jmp_cond(list,cmp_op,l);
  795. end;
  796. procedure TCgSparc.a_jmp_always(List:TAasmOutput;l:TAsmLabel);
  797. begin
  798. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(l.name,AB_EXTERNAL,AT_FUNCTION)));
  799. { Delay slot }
  800. list.Concat(TAiCpu.Op_none(A_NOP));
  801. end;
  802. procedure tcgsparc.a_jmp_name(list : taasmoutput;const s : string);
  803. begin
  804. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  805. { Delay slot }
  806. list.Concat(TAiCpu.Op_none(A_NOP));
  807. end;
  808. procedure TCgSparc.a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:TAsmLabel);
  809. var
  810. ai:TAiCpu;
  811. begin
  812. ai:=TAiCpu.Op_sym(A_Bxx,l);
  813. ai.SetCondition(TOpCmp2AsmCond[cond]);
  814. list.Concat(ai);
  815. { Delay slot }
  816. list.Concat(TAiCpu.Op_none(A_NOP));
  817. end;
  818. procedure TCgSparc.a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);
  819. var
  820. ai : taicpu;
  821. op : tasmop;
  822. begin
  823. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  824. op:=A_FBxx
  825. else
  826. op:=A_Bxx;
  827. ai := Taicpu.op_sym(op,l);
  828. ai.SetCondition(flags_to_cond(f));
  829. list.Concat(ai);
  830. { Delay slot }
  831. list.Concat(TAiCpu.Op_none(A_NOP));
  832. end;
  833. procedure TCgSparc.g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);
  834. var
  835. hl : tasmlabel;
  836. begin
  837. objectlibrary.getlabel(hl);
  838. a_load_const_reg(list,size,1,reg);
  839. a_jmp_flags(list,f,hl);
  840. a_load_const_reg(list,size,0,reg);
  841. a_label(list,hl);
  842. end;
  843. procedure tcgsparc.g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);
  844. var
  845. l : tlocation;
  846. begin
  847. l.loc:=LOC_VOID;
  848. g_overflowCheck_loc(list,loc,def,l);
  849. end;
  850. procedure TCgSparc.g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);
  851. var
  852. hl : tasmlabel;
  853. ai:TAiCpu;
  854. hflags : tresflags;
  855. begin
  856. if not(cs_check_overflow in aktlocalswitches) then
  857. exit;
  858. objectlibrary.getlabel(hl);
  859. case ovloc.loc of
  860. LOC_VOID:
  861. begin
  862. if not((def.deftype=pointerdef) or
  863. ((def.deftype=orddef) and
  864. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  865. begin
  866. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  867. ai.SetCondition(C_NO);
  868. list.Concat(ai);
  869. { Delay slot }
  870. list.Concat(TAiCpu.Op_none(A_NOP));
  871. end
  872. else
  873. a_jmp_cond(list,OC_AE,hl);
  874. end;
  875. LOC_FLAGS:
  876. begin
  877. hflags:=ovloc.resflags;
  878. inverse_flags(hflags);
  879. cg.a_jmp_flags(list,hflags,hl);
  880. end;
  881. else
  882. internalerror(200409281);
  883. end;
  884. a_call_name(list,'FPC_OVERFLOW');
  885. a_label(list,hl);
  886. end;
  887. { *********** entry/exit code and address loading ************ }
  888. procedure TCgSparc.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  889. begin
  890. if nostackframe then
  891. exit;
  892. { Althogh the SPARC architecture require only word alignment, software
  893. convention and the operating system require every stack frame to be double word
  894. aligned }
  895. LocalSize:=align(LocalSize,8);
  896. { Execute the SAVE instruction to get a new register window and create a new
  897. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  898. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  899. after execution of that instruction is the called function stack pointer}
  900. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  901. if LocalSize>4096 then
  902. begin
  903. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  904. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  905. end
  906. else
  907. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  908. if (cs_create_pic in aktmoduleswitches) and
  909. (pi_needs_got in current_procinfo.flags) then
  910. begin
  911. current_procinfo.got:=NR_L7;
  912. end;
  913. end;
  914. procedure TCgSparc.g_restore_standard_registers(list:taasmoutput);
  915. begin
  916. { The sparc port uses the sparc standard calling convetions so this function has no used }
  917. end;
  918. procedure TCgSparc.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);
  919. var
  920. hr : treference;
  921. begin
  922. if paramanager.ret_in_param(current_procinfo.procdef.rettype.def,current_procinfo.procdef.proccalloption) then
  923. begin
  924. reference_reset(hr);
  925. hr.offset:=12;
  926. hr.refaddr:=addr_full;
  927. if nostackframe then
  928. begin
  929. hr.base:=NR_O7;
  930. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  931. list.concat(Taicpu.op_none(A_NOP))
  932. end
  933. else
  934. begin
  935. { We use trivial restore in the delay slot of the JMPL instruction, as we
  936. already set result onto %i0 }
  937. hr.base:=NR_I7;
  938. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  939. list.concat(Taicpu.op_none(A_RESTORE));
  940. end;
  941. end
  942. else
  943. begin
  944. if nostackframe then
  945. begin
  946. { Here we need to use RETL instead of RET so it uses %o7 }
  947. list.concat(Taicpu.op_none(A_RETL));
  948. list.concat(Taicpu.op_none(A_NOP))
  949. end
  950. else
  951. begin
  952. { We use trivial restore in the delay slot of the JMPL instruction, as we
  953. already set result onto %i0 }
  954. list.concat(Taicpu.op_none(A_RET));
  955. list.concat(Taicpu.op_none(A_RESTORE));
  956. end;
  957. end;
  958. end;
  959. procedure TCgSparc.g_save_standard_registers(list : taasmoutput);
  960. begin
  961. { The sparc port uses the sparc standard calling convetions so this function has no used }
  962. end;
  963. { ************* concatcopy ************ }
  964. procedure tcgsparc.g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);
  965. var
  966. paraloc1,paraloc2,paraloc3 : TCGPara;
  967. begin
  968. paraloc1.init;
  969. paraloc2.init;
  970. paraloc3.init;
  971. paramanager.getintparaloc(pocall_default,1,paraloc1);
  972. paramanager.getintparaloc(pocall_default,2,paraloc2);
  973. paramanager.getintparaloc(pocall_default,3,paraloc3);
  974. paramanager.allocparaloc(list,paraloc3);
  975. a_param_const(list,OS_INT,len,paraloc3);
  976. paramanager.allocparaloc(list,paraloc2);
  977. a_paramaddr_ref(list,dest,paraloc2);
  978. paramanager.allocparaloc(list,paraloc2);
  979. a_paramaddr_ref(list,source,paraloc1);
  980. paramanager.freeparaloc(list,paraloc3);
  981. paramanager.freeparaloc(list,paraloc2);
  982. paramanager.freeparaloc(list,paraloc1);
  983. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  984. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  985. a_call_name(list,'FPC_MOVE');
  986. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  987. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  988. paraloc3.done;
  989. paraloc2.done;
  990. paraloc1.done;
  991. end;
  992. procedure TCgSparc.g_concatcopy(list:taasmoutput;const source,dest:treference;len:aint);
  993. var
  994. tmpreg1,
  995. hreg,
  996. countreg: TRegister;
  997. src, dst: TReference;
  998. lab: tasmlabel;
  999. count, count2: aint;
  1000. begin
  1001. if len>high(longint) then
  1002. internalerror(2002072704);
  1003. { anybody wants to determine a good value here :)? }
  1004. if len>100 then
  1005. g_concatcopy_move(list,source,dest,len)
  1006. else
  1007. begin
  1008. reference_reset(src);
  1009. reference_reset(dst);
  1010. { load the address of source into src.base }
  1011. src.base:=GetAddressRegister(list);
  1012. a_loadaddr_ref_reg(list,source,src.base);
  1013. { load the address of dest into dst.base }
  1014. dst.base:=GetAddressRegister(list);
  1015. a_loadaddr_ref_reg(list,dest,dst.base);
  1016. { generate a loop }
  1017. count:=len div 4;
  1018. if count>4 then
  1019. begin
  1020. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1021. { have to be set to 8. I put an Inc there so debugging may be }
  1022. { easier (should offset be different from zero here, it will be }
  1023. { easy to notice in the generated assembler }
  1024. countreg:=GetIntRegister(list,OS_INT);
  1025. tmpreg1:=GetIntRegister(list,OS_INT);
  1026. a_load_const_reg(list,OS_INT,count,countreg);
  1027. { explicitely allocate R_O0 since it can be used safely here }
  1028. { (for holding date that's being copied) }
  1029. objectlibrary.getlabel(lab);
  1030. a_label(list, lab);
  1031. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1032. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1033. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1034. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1035. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1036. a_jmp_cond(list,OC_NE,lab);
  1037. list.concat(taicpu.op_none(A_NOP));
  1038. { keep the registers alive }
  1039. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1040. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1041. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1042. len := len mod 4;
  1043. end;
  1044. { unrolled loop }
  1045. count:=len div 4;
  1046. if count>0 then
  1047. begin
  1048. tmpreg1:=GetIntRegister(list,OS_INT);
  1049. for count2 := 1 to count do
  1050. begin
  1051. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1052. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1053. inc(src.offset,4);
  1054. inc(dst.offset,4);
  1055. end;
  1056. len := len mod 4;
  1057. end;
  1058. if (len and 4) <> 0 then
  1059. begin
  1060. hreg:=GetIntRegister(list,OS_INT);
  1061. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1062. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1063. inc(src.offset,4);
  1064. inc(dst.offset,4);
  1065. end;
  1066. { copy the leftovers }
  1067. if (len and 2) <> 0 then
  1068. begin
  1069. hreg:=GetIntRegister(list,OS_INT);
  1070. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1071. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1072. inc(src.offset,2);
  1073. inc(dst.offset,2);
  1074. end;
  1075. if (len and 1) <> 0 then
  1076. begin
  1077. hreg:=GetIntRegister(list,OS_INT);
  1078. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1079. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1080. end;
  1081. end;
  1082. end;
  1083. procedure tcgsparc.g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);
  1084. var
  1085. src, dst: TReference;
  1086. tmpreg1,
  1087. countreg: TRegister;
  1088. i : aint;
  1089. lab: tasmlabel;
  1090. begin
  1091. if len>31 then
  1092. g_concatcopy_move(list,source,dest,len)
  1093. else
  1094. begin
  1095. reference_reset(src);
  1096. reference_reset(dst);
  1097. { load the address of source into src.base }
  1098. src.base:=GetAddressRegister(list);
  1099. a_loadaddr_ref_reg(list,source,src.base);
  1100. { load the address of dest into dst.base }
  1101. dst.base:=GetAddressRegister(list);
  1102. a_loadaddr_ref_reg(list,dest,dst.base);
  1103. { generate a loop }
  1104. if len>4 then
  1105. begin
  1106. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1107. { have to be set to 8. I put an Inc there so debugging may be }
  1108. { easier (should offset be different from zero here, it will be }
  1109. { easy to notice in the generated assembler }
  1110. countreg:=GetIntRegister(list,OS_INT);
  1111. tmpreg1:=GetIntRegister(list,OS_INT);
  1112. a_load_const_reg(list,OS_INT,len,countreg);
  1113. { explicitely allocate R_O0 since it can be used safely here }
  1114. { (for holding date that's being copied) }
  1115. objectlibrary.getlabel(lab);
  1116. a_label(list, lab);
  1117. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1118. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1119. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1120. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1121. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1122. a_jmp_cond(list,OC_NE,lab);
  1123. list.concat(taicpu.op_none(A_NOP));
  1124. { keep the registers alive }
  1125. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1126. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1127. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1128. end
  1129. else
  1130. begin
  1131. { unrolled loop }
  1132. tmpreg1:=GetIntRegister(list,OS_INT);
  1133. for i:=1 to len do
  1134. begin
  1135. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1136. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1137. inc(src.offset);
  1138. inc(dst.offset);
  1139. end;
  1140. end;
  1141. end;
  1142. end;
  1143. {****************************************************************************
  1144. TCG64Sparc
  1145. ****************************************************************************}
  1146. procedure tcg64sparc.a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);
  1147. var
  1148. tmpref: treference;
  1149. begin
  1150. { Override this function to prevent loading the reference twice }
  1151. tmpref:=ref;
  1152. tcgsparc(cg).make_simple_ref(list,tmpref);
  1153. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1154. inc(tmpref.offset,4);
  1155. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1156. end;
  1157. procedure tcg64sparc.a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);
  1158. var
  1159. tmpref: treference;
  1160. begin
  1161. { Override this function to prevent loading the reference twice }
  1162. tmpref:=ref;
  1163. tcgsparc(cg).make_simple_ref(list,tmpref);
  1164. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1165. inc(tmpref.offset,4);
  1166. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1167. end;
  1168. procedure tcg64sparc.a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);
  1169. var
  1170. hreg64 : tregister64;
  1171. begin
  1172. { Override this function to prevent loading the reference twice.
  1173. Use here some extra registers, but those are optimized away by the RA }
  1174. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1175. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1176. a_load64_ref_reg(list,r,hreg64);
  1177. a_param64_reg(list,hreg64,paraloc);
  1178. end;
  1179. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  1180. begin
  1181. case op of
  1182. OP_ADD :
  1183. begin
  1184. op1:=A_ADDCC;
  1185. op2:=A_ADDX;
  1186. end;
  1187. OP_SUB :
  1188. begin
  1189. op1:=A_SUBCC;
  1190. op2:=A_SUBX;
  1191. end;
  1192. OP_XOR :
  1193. begin
  1194. op1:=A_XOR;
  1195. op2:=A_XOR;
  1196. end;
  1197. OP_OR :
  1198. begin
  1199. op1:=A_OR;
  1200. op2:=A_OR;
  1201. end;
  1202. OP_AND :
  1203. begin
  1204. op1:=A_AND;
  1205. op2:=A_AND;
  1206. end;
  1207. else
  1208. internalerror(200203241);
  1209. end;
  1210. end;
  1211. procedure TCg64Sparc.a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);
  1212. var
  1213. op1,op2 : TAsmOp;
  1214. begin
  1215. case op of
  1216. OP_NEG :
  1217. begin
  1218. { Use the simple code: y=0-z }
  1219. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1220. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1221. exit;
  1222. end;
  1223. OP_NOT :
  1224. begin
  1225. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1226. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1227. exit;
  1228. end;
  1229. end;
  1230. get_64bit_ops(op,op1,op2);
  1231. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1232. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1233. end;
  1234. procedure TCg64Sparc.a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);
  1235. var
  1236. op1,op2:TAsmOp;
  1237. begin
  1238. case op of
  1239. OP_NEG,
  1240. OP_NOT :
  1241. internalerror(200306017);
  1242. end;
  1243. get_64bit_ops(op,op1,op2);
  1244. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1245. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1246. end;
  1247. procedure tcg64sparc.a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64; regsrc,regdst : tregister64);
  1248. var
  1249. op1,op2:TAsmOp;
  1250. begin
  1251. case op of
  1252. OP_NEG,
  1253. OP_NOT :
  1254. internalerror(200306017);
  1255. end;
  1256. get_64bit_ops(op,op1,op2);
  1257. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1258. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1259. end;
  1260. procedure tcg64sparc.a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);
  1261. var
  1262. op1,op2:TAsmOp;
  1263. begin
  1264. case op of
  1265. OP_NEG,
  1266. OP_NOT :
  1267. internalerror(200306017);
  1268. end;
  1269. get_64bit_ops(op,op1,op2);
  1270. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1271. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1272. end;
  1273. begin
  1274. cg:=TCgSparc.Create;
  1275. cg64:=TCg64Sparc.Create;
  1276. end.
  1277. {
  1278. $Log$
  1279. Revision 1.102 2005-01-23 17:14:21 florian
  1280. + optimized code generation on sparc
  1281. + some stuff for pic code on sparc added
  1282. Revision 1.101 2005/01/07 16:22:54 florian
  1283. + implemented abi compliant handling of strucutured functions results on sparc platform
  1284. Revision 1.100 2005/01/01 13:19:09 florian
  1285. * improved code generation for OP_MUL/OP_IMUL
  1286. Revision 1.99 2004/12/18 15:48:06 florian
  1287. * fixed some alignment trouble
  1288. Revision 1.98 2004/10/31 21:45:03 peter
  1289. * generic tlocation
  1290. * move tlocation to cgutils
  1291. Revision 1.97 2004/10/24 20:01:08 peter
  1292. * remove saveregister calling convention
  1293. Revision 1.96 2004/10/24 11:53:45 peter
  1294. * fixed compilation with removed loadref
  1295. Revision 1.95 2004/10/10 20:51:46 peter
  1296. * fixed sparc compile
  1297. * fixed float regvar loading
  1298. Revision 1.94 2004/10/10 20:31:48 peter
  1299. * concatcopy_unaligned maps by default to concatcopy, sparc will
  1300. override it with call to fpc_move
  1301. Revision 1.93 2004/09/29 18:55:40 florian
  1302. * fixed more sparc overflow stuff
  1303. * fixed some op64 stuff for sparc
  1304. Revision 1.92 2004/09/27 21:24:17 peter
  1305. * fixed passing of flaot parameters. The general size is still float,
  1306. only the size of the locations is now OS_32
  1307. Revision 1.91 2004/09/26 21:04:35 florian
  1308. + partial overflow checking on sparc; multiplication still missing
  1309. Revision 1.90 2004/09/26 17:36:12 florian
  1310. + a_jmp_name for sparc added
  1311. Revision 1.89 2004/09/25 14:23:55 peter
  1312. * ungetregister is now only used for cpuregisters, renamed to
  1313. ungetcpuregister
  1314. * renamed (get|unget)explicitregister(s) to ..cpuregister
  1315. * removed location-release/reference_release
  1316. Revision 1.88 2004/09/21 20:33:00 peter
  1317. * don't remove MOV reg1,reg1 it is needed for the RA
  1318. Revision 1.87 2004/09/21 17:25:13 peter
  1319. * paraloc branch merged
  1320. Revision 1.86.4.5 2004/09/20 20:43:15 peter
  1321. * implement reg_ref/ref_reg for 64bit to prevent loading the
  1322. address symbol twice
  1323. Revision 1.86.4.4 2004/09/17 17:19:26 peter
  1324. * fixed 64 bit unaryminus for sparc
  1325. * fixed 64 bit inlining
  1326. * signness of not operation
  1327. Revision 1.86.4.3 2004/09/12 21:31:03 peter
  1328. * sign extension added
  1329. Revision 1.86.4.2 2004/09/12 13:36:40 peter
  1330. * fixed alignment issues
  1331. Revision 1.86.4.1 2004/08/31 20:43:06 peter
  1332. * paraloc patch
  1333. Revision 1.86 2004/08/25 20:40:04 florian
  1334. * fixed absolute on sparc
  1335. Revision 1.85 2004/08/24 21:02:32 florian
  1336. * fixed longbool(<int64>) on sparc
  1337. Revision 1.84 2004/06/20 08:55:32 florian
  1338. * logs truncated
  1339. Revision 1.83 2004/06/16 20:07:10 florian
  1340. * dwarf branch merged
  1341. Revision 1.82.2.9 2004/06/02 19:05:16 peter
  1342. * use a_load_const_reg to load const
  1343. Revision 1.82.2.8 2004/06/02 16:07:40 peter
  1344. * implement op64_reg_reg_reg
  1345. Revision 1.82.2.7 2004/05/31 22:07:54 peter
  1346. * don't use float in concatcopy
  1347. Revision 1.82.2.6 2004/05/30 17:54:14 florian
  1348. + implemented cmp64bit
  1349. * started to fix spilling
  1350. * fixed int64 sub partially
  1351. }