cgcpu.pas 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure make_simple_ref_sparc(list:TAsmList;var ref: treference;loadaddr : boolean;addrreg : tregister);
  38. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  39. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  40. { parameter }
  41. procedure a_load_const_cgpara(list:TAsmList;size:tcgsize;a:tcgint;const paraloc:TCGPara);override;
  42. procedure a_load_ref_cgpara(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_loadaddr_ref_cgpara(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  44. procedure a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  45. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  46. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  47. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  48. { General purpose instructions }
  49. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  50. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);override;
  51. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  52. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);override;
  53. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  54. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  56. { move instructions }
  57. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:tcgint;reg:tregister);override;
  58. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:tcgint;const ref:TReference);override;
  59. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  60. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  61. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  62. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  63. { fpu move instructions }
  64. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  65. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  66. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  67. { comparison operations }
  68. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);override;
  69. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  70. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  71. procedure a_jmp_name(list : TAsmList;const s : string);override;
  72. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  73. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  74. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  75. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  76. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  77. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  78. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  79. procedure g_maybe_got_init(list: TAsmList); override;
  80. procedure g_restore_registers(list:TAsmList);override;
  81. procedure g_save_registers(list : TAsmList);override;
  82. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  83. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);override;
  84. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  85. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  86. { Transform unsupported methods into Internal errors }
  87. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister); override;
  88. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  89. private
  90. g1_used : boolean;
  91. use_unlimited_pic_mode : boolean;
  92. end;
  93. TCg64Sparc=class(tcg64f32)
  94. private
  95. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  96. public
  97. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  98. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  99. procedure a_load64_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  100. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  101. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  102. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  103. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  104. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  105. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  106. end;
  107. procedure create_codegen;
  108. const
  109. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  110. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  111. );
  112. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  113. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc,A_NONE,A_NONE
  114. );
  115. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  116. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  117. );
  118. implementation
  119. uses
  120. globals,verbose,systems,cutils,
  121. paramgr,fmodule,
  122. symtable,
  123. tgobj,
  124. procinfo,cpupi;
  125. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  126. begin
  127. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  128. InternalError(2002100804);
  129. result :=not(assigned(ref.symbol))and
  130. (((ref.index = NR_NO) and
  131. (ref.offset >= simm13lo) and
  132. (ref.offset <= simm13hi)) or
  133. ((ref.index <> NR_NO) and
  134. (ref.offset = 0)));
  135. end;
  136. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  137. begin
  138. make_simple_ref_sparc(list,ref,false,NR_NO);
  139. end;
  140. procedure tcgsparc.make_simple_ref_sparc(list:TAsmList;var ref: treference;loadaddr : boolean;addrreg : tregister);
  141. var
  142. tmpreg,tmpreg2 : tregister;
  143. tmpref : treference;
  144. need_add_got,need_got_load : boolean;
  145. begin
  146. if loadaddr then
  147. tmpreg:=addrreg
  148. else
  149. tmpreg:=NR_NO;
  150. need_add_got:=false;
  151. need_got_load:=false;
  152. { Be sure to have a base register }
  153. if (ref.base=NR_NO) then
  154. begin
  155. ref.base:=ref.index;
  156. ref.index:=NR_NO;
  157. end;
  158. if (cs_create_pic in current_settings.moduleswitches) and
  159. (tf_pic_uses_got in target_info.flags) and
  160. use_unlimited_pic_mode and
  161. assigned(ref.symbol) then
  162. begin
  163. if not(pi_needs_got in current_procinfo.flags) then
  164. begin
  165. {$ifdef CHECK_PIC}
  166. internalerror(200501161);
  167. {$endif CHECK_PIC}
  168. include(current_procinfo.flags,pi_needs_got);
  169. end;
  170. if current_procinfo.got=NR_NO then
  171. current_procinfo.got:=NR_L7;
  172. need_got_load:=true;
  173. need_add_got:=true;
  174. end;
  175. if (cs_create_pic in current_settings.moduleswitches) and
  176. (tf_pic_uses_got in target_info.flags) and
  177. not use_unlimited_pic_mode and
  178. assigned(ref.symbol) then
  179. begin
  180. if tmpreg=NR_NO then
  181. tmpreg:=GetIntRegister(list,OS_INT);
  182. reference_reset(tmpref,ref.alignment);
  183. tmpref.symbol:=ref.symbol;
  184. tmpref.refaddr:=addr_pic;
  185. if not(pi_needs_got in current_procinfo.flags) then
  186. begin
  187. {$ifdef CHECK_PIC}
  188. internalerror(200501161);
  189. {$endif CHECK_PIC}
  190. include(current_procinfo.flags,pi_needs_got);
  191. end;
  192. if current_procinfo.got=NR_NO then
  193. current_procinfo.got:=NR_L7;
  194. tmpref.index:=current_procinfo.got;
  195. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  196. ref.symbol:=nil;
  197. if (ref.index<>NR_NO) then
  198. begin
  199. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  200. ref.index:=tmpreg;
  201. end
  202. else
  203. begin
  204. if ref.base<>NR_NO then
  205. ref.index:=tmpreg
  206. else
  207. ref.base:=tmpreg;
  208. end;
  209. end;
  210. { When need to use SETHI, do it first }
  211. if assigned(ref.symbol) or
  212. (ref.offset<simm13lo) or
  213. (ref.offset>simm13hi) then
  214. begin
  215. if tmpreg=NR_NO then
  216. tmpreg:=GetIntRegister(list,OS_INT);
  217. reference_reset(tmpref,ref.alignment);
  218. tmpref.symbol:=ref.symbol;
  219. if not need_got_load then
  220. tmpref.offset:=ref.offset;
  221. tmpref.refaddr:=addr_high;
  222. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  223. if (ref.offset=0) and (ref.index=NR_NO) and
  224. (ref.base=NR_NO) and not need_add_got then
  225. begin
  226. ref.refaddr:=addr_low;
  227. end
  228. else
  229. begin
  230. { Load the low part is left }
  231. tmpref.refaddr:=addr_low;
  232. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  233. if not need_got_load then
  234. ref.offset:=0;
  235. { symbol is loaded }
  236. ref.symbol:=nil;
  237. end;
  238. if need_add_got then
  239. begin
  240. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,current_procinfo.got,tmpreg));
  241. need_add_got:=false;
  242. end;
  243. if need_got_load then
  244. begin
  245. tmpref.refaddr:=addr_no;
  246. tmpref.base:=tmpreg;
  247. tmpref.symbol:=nil;
  248. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  249. need_got_load:=false;
  250. if (ref.offset<simm13lo) or
  251. (ref.offset>simm13hi) then
  252. begin
  253. tmpref.symbol:=nil;
  254. tmpref.offset:=ref.offset;
  255. tmpref.base:=tmpreg;
  256. tmpref.refaddr := addr_high;
  257. tmpreg2:=GetIntRegister(list,OS_INT);
  258. a_load_const_reg(list,OS_INT,ref.offset,tmpreg2);
  259. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,tmpreg2,tmpreg));
  260. ref.offset:=0;
  261. end;
  262. end;
  263. if (ref.index<>NR_NO) then
  264. begin
  265. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  266. ref.index:=tmpreg;
  267. end
  268. else
  269. begin
  270. if ref.base<>NR_NO then
  271. ref.index:=tmpreg
  272. else
  273. ref.base:=tmpreg;
  274. end;
  275. end;
  276. if need_add_got then
  277. begin
  278. if tmpreg=NR_NO then
  279. tmpreg:=GetIntRegister(list,OS_INT);
  280. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,current_procinfo.got,tmpreg));
  281. ref.base:=tmpreg;
  282. ref.index:=NR_NO;
  283. end;
  284. if need_got_load then
  285. begin
  286. if tmpreg=NR_NO then
  287. tmpreg:=GetIntRegister(list,OS_INT);
  288. list.concat(taicpu.op_ref_reg(A_LD,ref,tmpreg));
  289. ref.base:=tmpreg;
  290. ref.index:=NR_NO;
  291. end;
  292. if (ref.base<>NR_NO) or loadaddr then
  293. begin
  294. if loadaddr then
  295. begin
  296. if ref.index<>NR_NO then
  297. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  298. ref.base:=tmpreg;
  299. ref.index:=NR_NO;
  300. if ref.offset<>0 then
  301. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,tmpreg));
  302. end
  303. else if (ref.index<>NR_NO) and
  304. ((ref.offset<>0) or assigned(ref.symbol)) then
  305. begin
  306. if tmpreg=NR_NO then
  307. tmpreg:=GetIntRegister(list,OS_INT);
  308. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  309. ref.base:=tmpreg;
  310. ref.index:=NR_NO;
  311. end;
  312. end;
  313. end;
  314. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  315. begin
  316. make_simple_ref(list,ref);
  317. if isstore then
  318. list.concat(taicpu.op_reg_ref(op,reg,ref))
  319. else
  320. list.concat(taicpu.op_ref_reg(op,ref,reg));
  321. end;
  322. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  323. var
  324. tmpreg : tregister;
  325. begin
  326. if (a<simm13lo) or
  327. (a>simm13hi) then
  328. begin
  329. if g1_used then
  330. GetIntRegister(list,OS_INT)
  331. else
  332. begin
  333. tmpreg:=NR_G1;
  334. g1_used:=true;
  335. end;
  336. a_load_const_reg(list,OS_INT,a,tmpreg);
  337. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  338. if tmpreg=NR_G1 then
  339. g1_used:=false;
  340. end
  341. else
  342. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  343. end;
  344. {****************************************************************************
  345. Assembler code
  346. ****************************************************************************}
  347. procedure Tcgsparc.init_register_allocators;
  348. begin
  349. inherited init_register_allocators;
  350. if (cs_create_pic in current_settings.moduleswitches) and
  351. assigned(current_procinfo) and
  352. (pi_needs_got in current_procinfo.flags) then
  353. begin
  354. current_procinfo.got:=NR_L7;
  355. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  356. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  357. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  358. first_int_imreg,[]);
  359. end
  360. else
  361. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  362. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  363. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  364. first_int_imreg,[]);
  365. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  366. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  367. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  368. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  369. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  370. first_fpu_imreg,[]);
  371. { needs at least one element for rgobj not to crash }
  372. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  373. [RS_L0],first_mm_imreg,[]);
  374. end;
  375. procedure Tcgsparc.done_register_allocators;
  376. begin
  377. rg[R_INTREGISTER].free;
  378. rg[R_FPUREGISTER].free;
  379. rg[R_MMREGISTER].free;
  380. inherited done_register_allocators;
  381. end;
  382. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  383. begin
  384. if size=OS_F64 then
  385. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  386. else
  387. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  388. end;
  389. procedure TCgSparc.a_load_const_cgpara(list:TAsmList;size:tcgsize;a:tcgint;const paraloc:TCGPara);
  390. var
  391. Ref:TReference;
  392. begin
  393. paraloc.check_simple_location;
  394. paramanager.alloccgpara(list,paraloc);
  395. case paraloc.location^.loc of
  396. LOC_REGISTER,LOC_CREGISTER:
  397. a_load_const_reg(list,size,a,paraloc.location^.register);
  398. LOC_REFERENCE:
  399. begin
  400. { Code conventions need the parameters being allocated in %o6+92 }
  401. with paraloc.location^.Reference do
  402. begin
  403. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  404. InternalError(2002081104);
  405. reference_reset_base(ref,index,offset,paraloc.alignment);
  406. end;
  407. a_load_const_ref(list,size,a,ref);
  408. end;
  409. else
  410. InternalError(2002122200);
  411. end;
  412. end;
  413. procedure TCgSparc.a_load_ref_cgpara(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  414. var
  415. ref: treference;
  416. tmpreg:TRegister;
  417. begin
  418. paraloc.check_simple_location;
  419. paramanager.alloccgpara(list,paraloc);
  420. with paraloc.location^ do
  421. begin
  422. case loc of
  423. LOC_REGISTER,LOC_CREGISTER :
  424. a_load_ref_reg(list,sz,paraloc.location^.size,r,Register);
  425. LOC_REFERENCE:
  426. begin
  427. { Code conventions need the parameters being allocated in %o6+92 }
  428. with Reference do
  429. begin
  430. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  431. InternalError(2002081104);
  432. reference_reset_base(ref,index,offset,paraloc.alignment);
  433. end;
  434. if g1_used then
  435. GetIntRegister(list,OS_INT)
  436. else
  437. begin
  438. tmpreg:=NR_G1;
  439. g1_used:=true;
  440. end;
  441. a_load_ref_reg(list,sz,sz,r,tmpreg);
  442. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  443. if tmpreg=NR_G1 then
  444. g1_used:=false;
  445. end;
  446. else
  447. internalerror(2002081103);
  448. end;
  449. end;
  450. end;
  451. procedure TCgSparc.a_loadaddr_ref_cgpara(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  452. var
  453. Ref:TReference;
  454. TmpReg:TRegister;
  455. begin
  456. paraloc.check_simple_location;
  457. paramanager.alloccgpara(list,paraloc);
  458. with paraloc.location^ do
  459. begin
  460. case loc of
  461. LOC_REGISTER,LOC_CREGISTER:
  462. a_loadaddr_ref_reg(list,r,register);
  463. LOC_REFERENCE:
  464. begin
  465. reference_reset(ref,paraloc.alignment);
  466. ref.base := reference.index;
  467. ref.offset := reference.offset;
  468. tmpreg:=GetAddressRegister(list);
  469. a_loadaddr_ref_reg(list,r,tmpreg);
  470. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  471. end;
  472. else
  473. internalerror(2002080701);
  474. end;
  475. end;
  476. end;
  477. procedure tcgsparc.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  478. var
  479. href,href2 : treference;
  480. hloc : pcgparalocation;
  481. begin
  482. href:=ref;
  483. hloc:=paraloc.location;
  484. while assigned(hloc) do
  485. begin
  486. paramanager.allocparaloc(list,hloc);
  487. case hloc^.loc of
  488. LOC_REGISTER,LOC_CREGISTER :
  489. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  490. LOC_REFERENCE :
  491. begin
  492. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,paraloc.alignment);
  493. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  494. end;
  495. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  496. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  497. else
  498. internalerror(200408241);
  499. end;
  500. inc(href.offset,tcgsize2size[hloc^.size]);
  501. hloc:=hloc^.next;
  502. end;
  503. end;
  504. procedure tcgsparc.a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  505. var
  506. href : treference;
  507. begin
  508. { happens for function result loc }
  509. if paraloc.location^.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER] then
  510. begin
  511. paraloc.check_simple_location;
  512. paramanager.allocparaloc(list,paraloc.location);
  513. a_loadfpu_reg_reg(list,size,paraloc.location^.size,r,paraloc.location^.register);
  514. end
  515. else
  516. begin
  517. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,href);
  518. a_loadfpu_reg_ref(list,size,size,r,href);
  519. a_loadfpu_ref_cgpara(list,size,href,paraloc);
  520. tg.Ungettemp(list,href);
  521. end;
  522. end;
  523. procedure TCgSparc.a_call_name(list:TAsmList;const s:string; weak: boolean);
  524. begin
  525. if not weak then
  526. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)))
  527. else
  528. list.concat(taicpu.op_sym(A_CALL,current_asmdata.WeakRefAsmSymbol(s)));
  529. { Delay slot }
  530. list.concat(taicpu.op_none(A_NOP));
  531. end;
  532. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  533. begin
  534. list.concat(taicpu.op_reg(A_CALL,reg));
  535. { Delay slot }
  536. list.concat(taicpu.op_none(A_NOP));
  537. end;
  538. {********************** load instructions ********************}
  539. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : tcgint;reg : TRegister);
  540. begin
  541. { we don't use the set instruction here because it could be evalutated to two
  542. instructions which would cause problems with the delay slot (FK) }
  543. if (a=0) then
  544. list.concat(taicpu.op_reg(A_CLR,reg))
  545. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  546. else if (aint(a) and aint($1fff))=0 then
  547. list.concat(taicpu.op_const_reg(A_SETHI,aint(a) shr 10,reg))
  548. else if (a>=simm13lo) and (a<=simm13hi) then
  549. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  550. else
  551. begin
  552. list.concat(taicpu.op_const_reg(A_SETHI,aint(a) shr 10,reg));
  553. list.concat(taicpu.op_reg_const_reg(A_OR,reg,aint(a) and aint($3ff),reg));
  554. end;
  555. end;
  556. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : TReference);
  557. begin
  558. if a=0 then
  559. a_load_reg_ref(list,size,size,NR_G0,ref)
  560. else
  561. inherited a_load_const_ref(list,size,a,ref);
  562. end;
  563. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  564. var
  565. op : tasmop;
  566. begin
  567. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  568. fromsize := tosize;
  569. if (ref.alignment<>0) and
  570. (ref.alignment<tcgsize2size[tosize]) then
  571. begin
  572. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  573. end
  574. else
  575. begin
  576. case tosize of
  577. { signed integer registers }
  578. OS_8,
  579. OS_S8:
  580. Op:=A_STB;
  581. OS_16,
  582. OS_S16:
  583. Op:=A_STH;
  584. OS_32,
  585. OS_S32:
  586. Op:=A_ST;
  587. else
  588. InternalError(2002122100);
  589. end;
  590. handle_load_store(list,true,op,reg,ref);
  591. end;
  592. end;
  593. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  594. var
  595. op : tasmop;
  596. begin
  597. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  598. fromsize := tosize;
  599. if (ref.alignment<>0) and
  600. (ref.alignment<tcgsize2size[fromsize]) then
  601. begin
  602. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  603. end
  604. else
  605. begin
  606. case fromsize of
  607. OS_S8:
  608. Op:=A_LDSB;{Load Signed Byte}
  609. OS_8:
  610. Op:=A_LDUB;{Load Unsigned Byte}
  611. OS_S16:
  612. Op:=A_LDSH;{Load Signed Halfword}
  613. OS_16:
  614. Op:=A_LDUH;{Load Unsigned Halfword}
  615. OS_S32,
  616. OS_32:
  617. Op:=A_LD;{Load Word}
  618. OS_S64,
  619. OS_64:
  620. Op:=A_LDD;{Load a Long Word}
  621. else
  622. InternalError(2002122101);
  623. end;
  624. handle_load_store(list,false,op,reg,ref);
  625. if (fromsize=OS_S8) and
  626. (tosize=OS_16) then
  627. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  628. end;
  629. end;
  630. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  631. var
  632. instr : taicpu;
  633. begin
  634. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  635. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and
  636. (fromsize <> tosize)) or
  637. { needs to mask out the sign in the top 16 bits }
  638. ((fromsize = OS_S8) and
  639. (tosize = OS_16)) then
  640. case tosize of
  641. OS_8 :
  642. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  643. OS_16 :
  644. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  645. OS_32,
  646. OS_S32 :
  647. begin
  648. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  649. list.Concat(instr);
  650. { Notify the register allocator that we have written a move instruction so
  651. it can try to eliminate it. }
  652. add_move_instruction(instr);
  653. end;
  654. OS_S8 :
  655. begin
  656. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  657. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  658. end;
  659. OS_S16 :
  660. begin
  661. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  662. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  663. end;
  664. else
  665. internalerror(2002090901);
  666. end
  667. else
  668. begin
  669. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  670. list.Concat(instr);
  671. { Notify the register allocator that we have written a move instruction so
  672. it can try to eliminate it. }
  673. add_move_instruction(instr);
  674. end;
  675. end;
  676. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  677. var
  678. tmpref,href : treference;
  679. hreg,tmpreg,hreg2 : tregister;
  680. need_got,need_got_load : boolean;
  681. begin
  682. href:=ref;
  683. {$ifdef TEST_SIMPLE_SPARC}
  684. make_simple_ref_sparc(list,href,true,r);
  685. {$else}
  686. need_got:=false;
  687. need_got_load:=false;
  688. if (href.base=NR_NO) and (href.index<>NR_NO) then
  689. internalerror(200306171);
  690. if (cs_create_pic in current_settings.moduleswitches) and
  691. (tf_pic_uses_got in target_info.flags) and
  692. use_unlimited_pic_mode and
  693. assigned(ref.symbol) then
  694. begin
  695. if not(pi_needs_got in current_procinfo.flags) then
  696. begin
  697. {$ifdef CHECK_PIC}
  698. internalerror(200501161);
  699. {$endif CHECK_PIC}
  700. include(current_procinfo.flags,pi_needs_got);
  701. end;
  702. if current_procinfo.got=NR_NO then
  703. current_procinfo.got:=NR_L7;
  704. need_got_load:=true;
  705. need_got:=true;
  706. end;
  707. if (cs_create_pic in current_settings.moduleswitches) and
  708. (tf_pic_uses_got in target_info.flags) and
  709. not use_unlimited_pic_mode and
  710. assigned(href.symbol) then
  711. begin
  712. tmpreg:=GetIntRegister(list,OS_ADDR);
  713. reference_reset(tmpref,href.alignment);
  714. tmpref.symbol:=href.symbol;
  715. tmpref.refaddr:=addr_pic;
  716. if not(pi_needs_got in current_procinfo.flags) then
  717. begin
  718. {$ifdef CHECK_PIC}
  719. internalerror(200501161);
  720. {$endif CHECK_PIC}
  721. include(current_procinfo.flags,pi_needs_got);
  722. end;
  723. if current_procinfo.got=NR_NO then
  724. current_procinfo.got:=NR_L7;
  725. tmpref.base:=current_procinfo.got;
  726. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  727. href.symbol:=nil;
  728. if (href.index<>NR_NO) then
  729. begin
  730. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  731. href.index:=tmpreg;
  732. end
  733. else
  734. begin
  735. if href.base<>NR_NO then
  736. href.index:=tmpreg
  737. else
  738. href.base:=tmpreg;
  739. end;
  740. end;
  741. { At least big offset (need SETHI), maybe base and maybe index }
  742. if assigned(href.symbol) or
  743. (href.offset<simm13lo) or
  744. (href.offset>simm13hi) then
  745. begin
  746. hreg:=GetAddressRegister(list);
  747. reference_reset(tmpref,href.alignment);
  748. tmpref.symbol := href.symbol;
  749. if not need_got_load then
  750. tmpref.offset := href.offset;
  751. tmpref.refaddr := addr_high;
  752. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  753. { Only the low part is left }
  754. tmpref.refaddr:=addr_low;
  755. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  756. if need_got then
  757. begin
  758. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,current_procinfo.got,hreg));
  759. need_got:=false;
  760. end;
  761. if need_got_load then
  762. begin
  763. tmpref.symbol:=nil;
  764. tmpref.base:=hreg;
  765. tmpref.refaddr:=addr_no;
  766. list.concat(taicpu.op_ref_reg(A_LD,tmpref,hreg));
  767. need_got_load:=false;
  768. if (href.offset<simm13lo) or
  769. (href.offset>simm13hi) then
  770. begin
  771. tmpref.symbol:=nil;
  772. tmpref.offset:=href.offset;
  773. tmpref.refaddr := addr_high;
  774. hreg2:=GetIntRegister(list,OS_INT);
  775. a_load_const_reg(list,OS_INT,href.offset,hreg2);
  776. { Only the low part is left }
  777. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,hreg2,hreg));
  778. end
  779. else if (href.offset<>0) then
  780. begin
  781. list.concat(taicpu.op_reg_const_reg(A_ADD,hreg,href.offset,hreg));
  782. end;
  783. end;
  784. if href.base<>NR_NO then
  785. begin
  786. if href.index<>NR_NO then
  787. begin
  788. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  789. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  790. end
  791. else
  792. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  793. end
  794. else
  795. begin
  796. if hreg<>r then
  797. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  798. end;
  799. end
  800. else
  801. { At least small offset, maybe base and maybe index }
  802. if href.offset<>0 then
  803. begin
  804. if href.base<>NR_NO then
  805. begin
  806. if href.index<>NR_NO then
  807. begin
  808. hreg:=GetAddressRegister(list);
  809. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  810. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  811. end
  812. else
  813. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  814. end
  815. else
  816. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  817. end
  818. else
  819. { Both base and index }
  820. if href.index<>NR_NO then
  821. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  822. else
  823. { Only base }
  824. if href.base<>NR_NO then
  825. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  826. else
  827. { only offset, can be generated by absolute }
  828. a_load_const_reg(list,OS_ADDR,href.offset,r);
  829. if need_got then
  830. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,current_procinfo.got,r));
  831. if need_got_load then
  832. list.concat(taicpu.op_reg_reg(A_LD,r,r));
  833. {$endif}
  834. end;
  835. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  836. const
  837. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  838. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  839. var
  840. op: TAsmOp;
  841. instr : taicpu;
  842. begin
  843. op:=fpumovinstr[fromsize,tosize];
  844. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  845. list.Concat(instr);
  846. { Notify the register allocator that we have written a move instruction so
  847. it can try to eliminate it. }
  848. if (op = A_FMOVS) or
  849. (op = A_FMOVD) then
  850. add_move_instruction(instr);
  851. end;
  852. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  853. const
  854. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  855. (A_LDF,A_LDDF);
  856. var
  857. tmpreg: tregister;
  858. begin
  859. if (fromsize<>tosize) then
  860. begin
  861. tmpreg:=reg;
  862. reg:=getfpuregister(list,fromsize);
  863. end;
  864. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  865. if (fromsize<>tosize) then
  866. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  867. end;
  868. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  869. const
  870. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  871. (A_STF,A_STDF);
  872. var
  873. tmpreg: tregister;
  874. begin
  875. if (fromsize<>tosize) then
  876. begin
  877. tmpreg:=getfpuregister(list,tosize);
  878. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  879. reg:=tmpreg;
  880. end;
  881. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  882. end;
  883. procedure tcgsparc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  884. const
  885. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  886. begin
  887. if (op in overflowops) and
  888. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  889. a_load_reg_reg(list,OS_32,size,dst,dst);
  890. end;
  891. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);
  892. begin
  893. if Op in [OP_NEG,OP_NOT] then
  894. internalerror(200306011);
  895. if (a=0) then
  896. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  897. else
  898. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  899. maybeadjustresult(list,op,size,reg);
  900. end;
  901. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  902. var
  903. a : aint;
  904. begin
  905. Case Op of
  906. OP_NEG :
  907. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  908. OP_NOT :
  909. begin
  910. case size of
  911. OS_8 :
  912. a:=aint($ffffff00);
  913. OS_16 :
  914. a:=aint($ffff0000);
  915. else
  916. a:=0;
  917. end;
  918. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  919. end;
  920. else
  921. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  922. end;
  923. maybeadjustresult(list,op,size,dst);
  924. end;
  925. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);
  926. var
  927. power : longInt;
  928. begin
  929. case op of
  930. OP_MUL,
  931. OP_IMUL:
  932. begin
  933. if ispowerof2(a,power) then
  934. begin
  935. { can be done with a shift }
  936. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  937. exit;
  938. end;
  939. end;
  940. OP_SUB,
  941. OP_ADD :
  942. begin
  943. if (a=0) then
  944. begin
  945. a_load_reg_reg(list,size,size,src,dst);
  946. exit;
  947. end;
  948. end;
  949. end;
  950. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  951. maybeadjustresult(list,op,size,dst);
  952. end;
  953. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  954. begin
  955. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  956. maybeadjustresult(list,op,size,dst);
  957. end;
  958. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  959. var
  960. power : longInt;
  961. tmpreg1,tmpreg2 : tregister;
  962. begin
  963. ovloc.loc:=LOC_VOID;
  964. case op of
  965. OP_SUB,
  966. OP_ADD :
  967. begin
  968. if (a=0) then
  969. begin
  970. a_load_reg_reg(list,size,size,src,dst);
  971. exit;
  972. end;
  973. end;
  974. end;
  975. if setflags then
  976. begin
  977. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  978. case op of
  979. OP_MUL:
  980. begin
  981. tmpreg1:=GetIntRegister(list,OS_INT);
  982. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  983. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  984. ovloc.loc:=LOC_FLAGS;
  985. ovloc.resflags:=F_NE;
  986. end;
  987. OP_IMUL:
  988. begin
  989. tmpreg1:=GetIntRegister(list,OS_INT);
  990. tmpreg2:=GetIntRegister(list,OS_INT);
  991. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  992. list.concat(taicpu.op_reg_const_reg(A_SRA,dst,31,tmpreg2));
  993. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  994. ovloc.loc:=LOC_FLAGS;
  995. ovloc.resflags:=F_NE;
  996. end;
  997. end;
  998. end
  999. else
  1000. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  1001. maybeadjustresult(list,op,size,dst);
  1002. end;
  1003. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  1004. var
  1005. tmpreg1,tmpreg2 : tregister;
  1006. begin
  1007. ovloc.loc:=LOC_VOID;
  1008. if setflags then
  1009. begin
  1010. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  1011. case op of
  1012. OP_MUL:
  1013. begin
  1014. tmpreg1:=GetIntRegister(list,OS_INT);
  1015. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  1016. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  1017. ovloc.loc:=LOC_FLAGS;
  1018. ovloc.resflags:=F_NE;
  1019. end;
  1020. OP_IMUL:
  1021. begin
  1022. tmpreg1:=GetIntRegister(list,OS_INT);
  1023. tmpreg2:=GetIntRegister(list,OS_INT);
  1024. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  1025. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  1026. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  1027. ovloc.loc:=LOC_FLAGS;
  1028. ovloc.resflags:=F_NE;
  1029. end;
  1030. end;
  1031. end
  1032. else
  1033. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  1034. maybeadjustresult(list,op,size,dst);
  1035. end;
  1036. {*************** compare instructructions ****************}
  1037. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);
  1038. begin
  1039. if (a=0) then
  1040. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  1041. else
  1042. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  1043. a_jmp_cond(list,cmp_op,l);
  1044. end;
  1045. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  1046. begin
  1047. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  1048. a_jmp_cond(list,cmp_op,l);
  1049. end;
  1050. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  1051. begin
  1052. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  1053. { Delay slot }
  1054. list.Concat(TAiCpu.Op_none(A_NOP));
  1055. end;
  1056. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  1057. begin
  1058. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  1059. { Delay slot }
  1060. list.Concat(TAiCpu.Op_none(A_NOP));
  1061. end;
  1062. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  1063. var
  1064. ai:TAiCpu;
  1065. begin
  1066. ai:=TAiCpu.Op_sym(A_Bxx,l);
  1067. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1068. list.Concat(ai);
  1069. { Delay slot }
  1070. list.Concat(TAiCpu.Op_none(A_NOP));
  1071. end;
  1072. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  1073. var
  1074. ai : taicpu;
  1075. op : tasmop;
  1076. begin
  1077. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  1078. op:=A_FBxx
  1079. else
  1080. op:=A_Bxx;
  1081. ai := Taicpu.op_sym(op,l);
  1082. ai.SetCondition(flags_to_cond(f));
  1083. list.Concat(ai);
  1084. { Delay slot }
  1085. list.Concat(TAiCpu.Op_none(A_NOP));
  1086. end;
  1087. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  1088. var
  1089. hl : tasmlabel;
  1090. begin
  1091. current_asmdata.getjumplabel(hl);
  1092. a_load_const_reg(list,size,1,reg);
  1093. a_jmp_flags(list,f,hl);
  1094. a_load_const_reg(list,size,0,reg);
  1095. a_label(list,hl);
  1096. end;
  1097. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  1098. var
  1099. l : tlocation;
  1100. begin
  1101. l.loc:=LOC_VOID;
  1102. g_overflowCheck_loc(list,loc,def,l);
  1103. end;
  1104. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  1105. var
  1106. hl : tasmlabel;
  1107. ai:TAiCpu;
  1108. hflags : tresflags;
  1109. begin
  1110. if not(cs_check_overflow in current_settings.localswitches) then
  1111. exit;
  1112. current_asmdata.getjumplabel(hl);
  1113. case ovloc.loc of
  1114. LOC_VOID:
  1115. begin
  1116. if not((def.typ=pointerdef) or
  1117. ((def.typ=orddef) and
  1118. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  1119. pasbool8,pasbool16,pasbool32,pasbool64]))) then
  1120. begin
  1121. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  1122. ai.SetCondition(C_NO);
  1123. list.Concat(ai);
  1124. { Delay slot }
  1125. list.Concat(TAiCpu.Op_none(A_NOP));
  1126. end
  1127. else
  1128. a_jmp_cond(list,OC_AE,hl);
  1129. end;
  1130. LOC_FLAGS:
  1131. begin
  1132. hflags:=ovloc.resflags;
  1133. inverse_flags(hflags);
  1134. cg.a_jmp_flags(list,hflags,hl);
  1135. end;
  1136. else
  1137. internalerror(200409281);
  1138. end;
  1139. a_call_name(list,'FPC_OVERFLOW',false);
  1140. a_label(list,hl);
  1141. end;
  1142. { *********** entry/exit code and address loading ************ }
  1143. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1144. begin
  1145. if nostackframe then
  1146. exit;
  1147. { Althogh the SPARC architecture require only word alignment, software
  1148. convention and the operating system require every stack frame to be double word
  1149. aligned }
  1150. LocalSize:=align(LocalSize,8);
  1151. { Execute the SAVE instruction to get a new register window and create a new
  1152. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  1153. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  1154. after execution of that instruction is the called function stack pointer}
  1155. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  1156. if LocalSize>4096 then
  1157. begin
  1158. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  1159. g1_used:=true;
  1160. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  1161. g1_used:=false;
  1162. end
  1163. else
  1164. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  1165. end;
  1166. procedure TCgSparc.g_maybe_got_init(list : TAsmList);
  1167. var
  1168. ref : treference;
  1169. begin
  1170. if (cs_create_pic in current_settings.moduleswitches) and
  1171. (pi_needs_got in current_procinfo.flags) then
  1172. begin
  1173. current_procinfo.got:=NR_L7;
  1174. { Set register $l7 to _GLOBAL_OFFSET_TABLE_ at function entry }
  1175. { The offsets -8 for %hi and -4 for %lo correspnod to the
  1176. code distance from the call to FPC_GETGOT inxtruction }
  1177. reference_reset_symbol(ref,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),-8,sizeof(pint));
  1178. ref.refaddr:=addr_high;
  1179. list.concat(taicpu.op_ref_reg(A_SETHI,ref,NR_L7));
  1180. ref.refaddr:=addr_low;
  1181. ref.offset:=-4;
  1182. list.concat(Taicpu.Op_reg_ref_reg(A_OR,NR_L7,ref,NR_L7));
  1183. list.concat(Taicpu.Op_sym(A_CALL,current_asmdata.RefAsmSymbol('FPC_GETGOT')));
  1184. { Delay slot }
  1185. list.concat(Taicpu.Op_none(A_NOP));
  1186. end;
  1187. end;
  1188. procedure TCgSparc.g_restore_registers(list:TAsmList);
  1189. begin
  1190. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1191. end;
  1192. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  1193. var
  1194. hr : treference;
  1195. begin
  1196. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1197. begin
  1198. reference_reset(hr,sizeof(pint));
  1199. hr.offset:=12;
  1200. hr.refaddr:=addr_full;
  1201. if nostackframe then
  1202. begin
  1203. hr.base:=NR_O7;
  1204. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1205. list.concat(Taicpu.op_none(A_NOP))
  1206. end
  1207. else
  1208. begin
  1209. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1210. already set result onto %i0 }
  1211. hr.base:=NR_I7;
  1212. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1213. list.concat(Taicpu.op_none(A_RESTORE));
  1214. end;
  1215. end
  1216. else
  1217. begin
  1218. if nostackframe then
  1219. begin
  1220. { Here we need to use RETL instead of RET so it uses %o7 }
  1221. list.concat(Taicpu.op_none(A_RETL));
  1222. list.concat(Taicpu.op_none(A_NOP))
  1223. end
  1224. else
  1225. begin
  1226. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1227. already set result onto %i0 }
  1228. list.concat(Taicpu.op_none(A_RET));
  1229. list.concat(Taicpu.op_none(A_RESTORE));
  1230. end;
  1231. end;
  1232. end;
  1233. procedure TCgSparc.g_save_registers(list : TAsmList);
  1234. begin
  1235. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1236. end;
  1237. { ************* concatcopy ************ }
  1238. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  1239. var
  1240. paraloc1,paraloc2,paraloc3 : TCGPara;
  1241. pd : tprocdef;
  1242. begin
  1243. pd:=search_system_proc('MOVE');
  1244. paraloc1.init;
  1245. paraloc2.init;
  1246. paraloc3.init;
  1247. paramanager.getintparaloc(pd,1,paraloc1);
  1248. paramanager.getintparaloc(pd,2,paraloc2);
  1249. paramanager.getintparaloc(pd,3,paraloc3);
  1250. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  1251. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  1252. a_loadaddr_ref_cgpara(list,source,paraloc1);
  1253. paramanager.freecgpara(list,paraloc3);
  1254. paramanager.freecgpara(list,paraloc2);
  1255. paramanager.freecgpara(list,paraloc1);
  1256. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1257. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1258. a_call_name(list,'FPC_MOVE',false);
  1259. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1260. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1261. paraloc3.done;
  1262. paraloc2.done;
  1263. paraloc1.done;
  1264. end;
  1265. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:tcgint);
  1266. var
  1267. tmpreg1,
  1268. hreg,
  1269. countreg: TRegister;
  1270. src, dst: TReference;
  1271. lab: tasmlabel;
  1272. count, count2: aint;
  1273. begin
  1274. if len>high(longint) then
  1275. internalerror(2002072704);
  1276. { anybody wants to determine a good value here :)? }
  1277. if len>100 then
  1278. g_concatcopy_move(list,source,dest,len)
  1279. else
  1280. begin
  1281. reference_reset(src,source.alignment);
  1282. reference_reset(dst,dest.alignment);
  1283. { load the address of source into src.base }
  1284. src.base:=GetAddressRegister(list);
  1285. a_loadaddr_ref_reg(list,source,src.base);
  1286. { load the address of dest into dst.base }
  1287. dst.base:=GetAddressRegister(list);
  1288. a_loadaddr_ref_reg(list,dest,dst.base);
  1289. { generate a loop }
  1290. count:=len div 4;
  1291. if count>4 then
  1292. begin
  1293. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1294. { have to be set to 8. I put an Inc there so debugging may be }
  1295. { easier (should offset be different from zero here, it will be }
  1296. { easy to notice in the generated assembler }
  1297. countreg:=GetIntRegister(list,OS_INT);
  1298. tmpreg1:=GetIntRegister(list,OS_INT);
  1299. a_load_const_reg(list,OS_INT,count,countreg);
  1300. { explicitely allocate R_O0 since it can be used safely here }
  1301. { (for holding date that's being copied) }
  1302. current_asmdata.getjumplabel(lab);
  1303. a_label(list, lab);
  1304. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1305. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1306. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1307. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1308. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1309. a_jmp_cond(list,OC_NE,lab);
  1310. list.concat(taicpu.op_none(A_NOP));
  1311. { keep the registers alive }
  1312. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1313. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1314. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1315. len := len mod 4;
  1316. end;
  1317. { unrolled loop }
  1318. count:=len div 4;
  1319. if count>0 then
  1320. begin
  1321. tmpreg1:=GetIntRegister(list,OS_INT);
  1322. for count2 := 1 to count do
  1323. begin
  1324. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1325. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1326. inc(src.offset,4);
  1327. inc(dst.offset,4);
  1328. end;
  1329. len := len mod 4;
  1330. end;
  1331. if (len and 4) <> 0 then
  1332. begin
  1333. hreg:=GetIntRegister(list,OS_INT);
  1334. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1335. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1336. inc(src.offset,4);
  1337. inc(dst.offset,4);
  1338. end;
  1339. { copy the leftovers }
  1340. if (len and 2) <> 0 then
  1341. begin
  1342. hreg:=GetIntRegister(list,OS_INT);
  1343. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1344. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1345. inc(src.offset,2);
  1346. inc(dst.offset,2);
  1347. end;
  1348. if (len and 1) <> 0 then
  1349. begin
  1350. hreg:=GetIntRegister(list,OS_INT);
  1351. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1352. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1353. end;
  1354. end;
  1355. end;
  1356. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  1357. var
  1358. src, dst: TReference;
  1359. tmpreg1,
  1360. countreg: TRegister;
  1361. i : aint;
  1362. lab: tasmlabel;
  1363. begin
  1364. if len>31 then
  1365. g_concatcopy_move(list,source,dest,len)
  1366. else
  1367. begin
  1368. reference_reset(src,source.alignment);
  1369. reference_reset(dst,dest.alignment);
  1370. { load the address of source into src.base }
  1371. src.base:=GetAddressRegister(list);
  1372. a_loadaddr_ref_reg(list,source,src.base);
  1373. { load the address of dest into dst.base }
  1374. dst.base:=GetAddressRegister(list);
  1375. a_loadaddr_ref_reg(list,dest,dst.base);
  1376. { generate a loop }
  1377. if len>4 then
  1378. begin
  1379. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1380. { have to be set to 8. I put an Inc there so debugging may be }
  1381. { easier (should offset be different from zero here, it will be }
  1382. { easy to notice in the generated assembler }
  1383. countreg:=GetIntRegister(list,OS_INT);
  1384. tmpreg1:=GetIntRegister(list,OS_INT);
  1385. a_load_const_reg(list,OS_INT,len,countreg);
  1386. { explicitely allocate R_O0 since it can be used safely here }
  1387. { (for holding date that's being copied) }
  1388. current_asmdata.getjumplabel(lab);
  1389. a_label(list, lab);
  1390. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1391. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1392. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1393. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1394. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1395. a_jmp_cond(list,OC_NE,lab);
  1396. list.concat(taicpu.op_none(A_NOP));
  1397. { keep the registers alive }
  1398. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1399. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1400. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1401. end
  1402. else
  1403. begin
  1404. { unrolled loop }
  1405. tmpreg1:=GetIntRegister(list,OS_INT);
  1406. for i:=1 to len do
  1407. begin
  1408. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1409. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1410. inc(src.offset);
  1411. inc(dst.offset);
  1412. end;
  1413. end;
  1414. end;
  1415. end;
  1416. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1417. var
  1418. make_global : boolean;
  1419. href : treference;
  1420. begin
  1421. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1422. Internalerror(200006137);
  1423. if not assigned(procdef.struct) or
  1424. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1425. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1426. Internalerror(200006138);
  1427. if procdef.owner.symtabletype<>ObjectSymtable then
  1428. Internalerror(200109191);
  1429. make_global:=false;
  1430. if (not current_module.is_unit) or create_smartlink or
  1431. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1432. make_global:=true;
  1433. if make_global then
  1434. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1435. else
  1436. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1437. { set param1 interface to self }
  1438. g_adjust_self_value(list,procdef,ioffset);
  1439. if (po_virtualmethod in procdef.procoptions) and
  1440. not is_objectpascal_helper(procdef.struct) then
  1441. begin
  1442. if (procdef.extnumber=$ffff) then
  1443. Internalerror(200006139);
  1444. { mov 0(%rdi),%rax ; load vmt}
  1445. reference_reset_base(href,NR_O0,0,sizeof(pint));
  1446. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_G1);
  1447. g1_used:=true;
  1448. { jmp *vmtoffs(%eax) ; method offs }
  1449. reference_reset_base(href,NR_G1,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),sizeof(pint));
  1450. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1451. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1452. g1_used:=false;
  1453. end
  1454. else
  1455. begin
  1456. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(procdef.mangledname),0,sizeof(pint));
  1457. href.refaddr := addr_high;
  1458. list.concat(taicpu.op_ref_reg(A_SETHI,href,NR_G1));
  1459. g1_used:=true;
  1460. href.refaddr := addr_low;
  1461. list.concat(taicpu.op_reg_ref_reg(A_OR,NR_G1,href,NR_G1));
  1462. { FIXME: this assumes for now that %l7 already has the correct value }
  1463. if (cs_create_pic in current_settings.moduleswitches) then
  1464. begin
  1465. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_G1,NR_L7,NR_G1));
  1466. reference_reset_base(href,NR_G1,0,sizeof(pint));
  1467. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1468. end;
  1469. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1470. g1_used:=false;
  1471. end;
  1472. { Delay slot }
  1473. list.Concat(TAiCpu.Op_none(A_NOP));
  1474. List.concat(Tai_symbol_end.Createname(labelname));
  1475. end;
  1476. procedure tcgsparc.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1477. begin
  1478. Comment(V_Error,'tcgsparc.g_stackpointer_alloc method not implemented');
  1479. end;
  1480. procedure tcgsparc.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister);
  1481. begin
  1482. Comment(V_Error,'tcgsparc.a_bit_scan_reg_reg method not implemented');
  1483. end;
  1484. {****************************************************************************
  1485. TCG64Sparc
  1486. ****************************************************************************}
  1487. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1488. var
  1489. tmpref: treference;
  1490. begin
  1491. { Override this function to prevent loading the reference twice }
  1492. tmpref:=ref;
  1493. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1494. inc(tmpref.offset,4);
  1495. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1496. end;
  1497. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1498. var
  1499. tmpref: treference;
  1500. begin
  1501. { Override this function to prevent loading the reference twice }
  1502. tmpref:=ref;
  1503. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1504. inc(tmpref.offset,4);
  1505. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1506. end;
  1507. procedure tcg64sparc.a_load64_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1508. var
  1509. hreg64 : tregister64;
  1510. begin
  1511. { Override this function to prevent loading the reference twice.
  1512. Use here some extra registers, but those are optimized away by the RA }
  1513. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1514. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1515. a_load64_ref_reg(list,r,hreg64);
  1516. a_load64_reg_cgpara(list,hreg64,paraloc);
  1517. end;
  1518. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1519. begin
  1520. case op of
  1521. OP_ADD :
  1522. begin
  1523. op1:=A_ADDCC;
  1524. if checkoverflow then
  1525. op2:=A_ADDXCC
  1526. else
  1527. op2:=A_ADDX;
  1528. end;
  1529. OP_SUB :
  1530. begin
  1531. op1:=A_SUBCC;
  1532. if checkoverflow then
  1533. op2:=A_SUBXCC
  1534. else
  1535. op2:=A_SUBX;
  1536. end;
  1537. OP_XOR :
  1538. begin
  1539. op1:=A_XOR;
  1540. op2:=A_XOR;
  1541. end;
  1542. OP_OR :
  1543. begin
  1544. op1:=A_OR;
  1545. op2:=A_OR;
  1546. end;
  1547. OP_AND :
  1548. begin
  1549. op1:=A_AND;
  1550. op2:=A_AND;
  1551. end;
  1552. else
  1553. internalerror(200203241);
  1554. end;
  1555. end;
  1556. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1557. var
  1558. op1,op2 : TAsmOp;
  1559. begin
  1560. case op of
  1561. OP_NEG :
  1562. begin
  1563. { Use the simple code: y=0-z }
  1564. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1565. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1566. exit;
  1567. end;
  1568. OP_NOT :
  1569. begin
  1570. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1571. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1572. exit;
  1573. end;
  1574. end;
  1575. get_64bit_ops(op,op1,op2,false);
  1576. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1577. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1578. end;
  1579. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1580. var
  1581. op1,op2:TAsmOp;
  1582. begin
  1583. case op of
  1584. OP_NEG,
  1585. OP_NOT :
  1586. internalerror(200306017);
  1587. end;
  1588. get_64bit_ops(op,op1,op2,false);
  1589. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,tcgint(lo(value)),regdst.reglo);
  1590. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,tcgint(hi(value)),regdst.reghi);
  1591. end;
  1592. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1593. var
  1594. l : tlocation;
  1595. begin
  1596. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1597. end;
  1598. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1599. var
  1600. l : tlocation;
  1601. begin
  1602. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1603. end;
  1604. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1605. var
  1606. op1,op2:TAsmOp;
  1607. begin
  1608. case op of
  1609. OP_NEG,
  1610. OP_NOT :
  1611. internalerror(200306017);
  1612. end;
  1613. get_64bit_ops(op,op1,op2,setflags);
  1614. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,tcgint(lo(value)),regdst.reglo);
  1615. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,tcgint(hi(value)),regdst.reghi);
  1616. end;
  1617. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1618. var
  1619. op1,op2:TAsmOp;
  1620. begin
  1621. case op of
  1622. OP_NEG,
  1623. OP_NOT :
  1624. internalerror(200306017);
  1625. end;
  1626. get_64bit_ops(op,op1,op2,setflags);
  1627. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1628. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1629. end;
  1630. procedure create_codegen;
  1631. begin
  1632. cg:=TCgSparc.Create;
  1633. if target_info.system=system_sparc_linux then
  1634. TCgSparc(cg).use_unlimited_pic_mode:=true
  1635. else
  1636. TCgSparc(cg).use_unlimited_pic_mode:=false;
  1637. cg64:=TCg64Sparc.Create;
  1638. end;
  1639. end.