cgcpu.pas 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. Member of the Free Pascal development team
  4. This unit implements the code generator for the ARM
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,symtype,symdef,
  23. cgbase,cgutils,cgobj,
  24. aasmbase,aasmcpu,aasmtai,aasmdata,
  25. parabase,
  26. cpubase,cpuinfo,node,cg64f32,rgcpu;
  27. type
  28. tcgarm = class(tcg)
  29. { true, if the next arithmetic operation should modify the flags }
  30. cgsetflags : boolean;
  31. procedure init_register_allocators;override;
  32. procedure done_register_allocators;override;
  33. procedure a_param_const(list : TAsmList;size : tcgsize;a : aint;const paraloc : TCGPara);override;
  34. procedure a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const paraloc : TCGPara);override;
  35. procedure a_paramaddr_ref(list : TAsmList;const r : treference;const paraloc : TCGPara);override;
  36. procedure a_call_name(list : TAsmList;const s : string);override;
  37. procedure a_call_reg(list : TAsmList;reg: tregister);override;
  38. procedure a_call_ref(list : TAsmList;ref: treference);override;
  39. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  40. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  41. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  42. size: tcgsize; a: aint; src, dst: tregister); override;
  43. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  44. size: tcgsize; src1, src2, dst: tregister); override;
  45. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  46. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  47. { move instructions }
  48. procedure a_load_const_reg(list : TAsmList; size: tcgsize; a : aint;reg : tregister);override;
  49. procedure a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);override;
  50. procedure a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
  51. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  52. function a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  53. function a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  54. { fpu move instructions }
  55. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  56. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  57. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  58. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  59. { comparison operations }
  60. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  61. l : tasmlabel);override;
  62. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  63. procedure a_jmp_name(list : TAsmList;const s : string); override;
  64. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  65. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  66. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  67. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  68. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  69. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  70. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  71. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  72. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  73. procedure g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : aint;aligned : boolean);
  74. procedure g_overflowcheck(list: TAsmList; const l: tlocation; def: tdef); override;
  75. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_save_standard_registers(list : TAsmList);override;
  77. procedure g_restore_standard_registers(list : TAsmList);override;
  78. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  79. procedure fixref(list : TAsmList;var ref : treference);
  80. function handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  81. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  82. end;
  83. tcg64farm = class(tcg64f32)
  84. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  85. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  86. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  87. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  88. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  89. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  90. end;
  91. const
  92. OpCmp2AsmCond : Array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  93. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI);
  94. winstackpagesize = 4096;
  95. function get_fpu_postfix(def : tdef) : toppostfix;
  96. implementation
  97. uses
  98. globals,verbose,systems,cutils,
  99. fmodule,
  100. symconst,symsym,
  101. tgobj,
  102. procinfo,cpupi,
  103. paramgr;
  104. function get_fpu_postfix(def : tdef) : toppostfix;
  105. begin
  106. if def.typ=floatdef then
  107. begin
  108. case tfloatdef(def).floattype of
  109. s32real:
  110. result:=PF_S;
  111. s64real:
  112. result:=PF_D;
  113. s80real:
  114. result:=PF_E;
  115. else
  116. internalerror(200401272);
  117. end;
  118. end
  119. else
  120. internalerror(200401271);
  121. end;
  122. procedure tcgarm.init_register_allocators;
  123. begin
  124. inherited init_register_allocators;
  125. { currently, we save R14 always, so we can use it }
  126. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  127. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  128. RS_R9,RS_R10,RS_R12,RS_R14],first_int_imreg,[]);
  129. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  130. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7],first_fpu_imreg,[]);
  131. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  132. [RS_S0,RS_S1,RS_R2,RS_R3,RS_R4,RS_S31],first_mm_imreg,[]);
  133. end;
  134. procedure tcgarm.done_register_allocators;
  135. begin
  136. rg[R_INTREGISTER].free;
  137. rg[R_FPUREGISTER].free;
  138. rg[R_MMREGISTER].free;
  139. inherited done_register_allocators;
  140. end;
  141. procedure tcgarm.a_param_const(list : TAsmList;size : tcgsize;a : aint;const paraloc : TCGPara);
  142. var
  143. ref: treference;
  144. begin
  145. paraloc.check_simple_location;
  146. case paraloc.location^.loc of
  147. LOC_REGISTER,LOC_CREGISTER:
  148. a_load_const_reg(list,size,a,paraloc.location^.register);
  149. LOC_REFERENCE:
  150. begin
  151. reference_reset(ref);
  152. ref.base:=paraloc.location^.reference.index;
  153. ref.offset:=paraloc.location^.reference.offset;
  154. a_load_const_ref(list,size,a,ref);
  155. end;
  156. else
  157. internalerror(2002081101);
  158. end;
  159. end;
  160. procedure tcgarm.a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const paraloc : TCGPara);
  161. var
  162. tmpref, ref: treference;
  163. location: pcgparalocation;
  164. sizeleft: aint;
  165. begin
  166. location := paraloc.location;
  167. tmpref := r;
  168. sizeleft := paraloc.intsize;
  169. while assigned(location) do
  170. begin
  171. case location^.loc of
  172. LOC_REGISTER,LOC_CREGISTER:
  173. a_load_ref_reg(list,location^.size,location^.size,tmpref,location^.register);
  174. LOC_REFERENCE:
  175. begin
  176. reference_reset_base(ref,location^.reference.index,location^.reference.offset);
  177. { doubles in softemu mode have a strange order of registers and references }
  178. if location^.size=OS_32 then
  179. g_concatcopy(list,tmpref,ref,4)
  180. else
  181. begin
  182. g_concatcopy(list,tmpref,ref,sizeleft);
  183. if assigned(location^.next) then
  184. internalerror(2005010710);
  185. end;
  186. end;
  187. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  188. case location^.size of
  189. OS_F32, OS_F64:
  190. a_loadfpu_ref_reg(list,location^.size,location^.size,tmpref,location^.register);
  191. else
  192. internalerror(2002072801);
  193. end;
  194. LOC_VOID:
  195. begin
  196. // nothing to do
  197. end;
  198. else
  199. internalerror(2002081103);
  200. end;
  201. inc(tmpref.offset,tcgsize2size[location^.size]);
  202. dec(sizeleft,tcgsize2size[location^.size]);
  203. location := location^.next;
  204. end;
  205. end;
  206. procedure tcgarm.a_paramaddr_ref(list : TAsmList;const r : treference;const paraloc : TCGPara);
  207. var
  208. ref: treference;
  209. tmpreg: tregister;
  210. begin
  211. paraloc.check_simple_location;
  212. case paraloc.location^.loc of
  213. LOC_REGISTER,LOC_CREGISTER:
  214. a_loadaddr_ref_reg(list,r,paraloc.location^.register);
  215. LOC_REFERENCE:
  216. begin
  217. reference_reset(ref);
  218. ref.base := paraloc.location^.reference.index;
  219. ref.offset := paraloc.location^.reference.offset;
  220. tmpreg := getintregister(list,OS_ADDR);
  221. a_loadaddr_ref_reg(list,r,tmpreg);
  222. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  223. end;
  224. else
  225. internalerror(2002080701);
  226. end;
  227. end;
  228. procedure tcgarm.a_call_name(list : TAsmList;const s : string);
  229. begin
  230. list.concat(taicpu.op_sym(A_BL,current_asmdata.RefAsmSymbol(s)));
  231. {
  232. the compiler does not properly set this flag anymore in pass 1, and
  233. for now we only need it after pass 2 (I hope) (JM)
  234. if not(pi_do_call in current_procinfo.flags) then
  235. internalerror(2003060703);
  236. }
  237. include(current_procinfo.flags,pi_do_call);
  238. end;
  239. procedure tcgarm.a_call_reg(list : TAsmList;reg: tregister);
  240. begin
  241. list.concat(taicpu.op_reg_reg(A_MOV,NR_R14,NR_PC));
  242. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,reg));
  243. {
  244. the compiler does not properly set this flag anymore in pass 1, and
  245. for now we only need it after pass 2 (I hope) (JM)
  246. if not(pi_do_call in current_procinfo.flags) then
  247. internalerror(2003060703);
  248. }
  249. include(current_procinfo.flags,pi_do_call);
  250. end;
  251. procedure tcgarm.a_call_ref(list : TAsmList;ref: treference);
  252. begin
  253. a_reg_alloc(list,NR_R12);
  254. a_load_ref_reg(list,OS_ADDR,OS_ADDR,ref,NR_R12);
  255. list.concat(taicpu.op_reg_reg(A_MOV,NR_R14,NR_PC));
  256. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R12));
  257. a_reg_dealloc(list,NR_R12);
  258. include(current_procinfo.flags,pi_do_call);
  259. end;
  260. procedure tcgarm.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  261. begin
  262. a_op_const_reg_reg(list,op,size,a,reg,reg);
  263. end;
  264. procedure tcgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  265. begin
  266. case op of
  267. OP_NEG:
  268. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,src,0));
  269. OP_NOT:
  270. begin
  271. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  272. case size of
  273. OS_8 :
  274. a_op_const_reg_reg(list,OP_AND,OS_INT,$ff,dst,dst);
  275. OS_16 :
  276. a_op_const_reg_reg(list,OP_AND,OS_INT,$ffff,dst,dst);
  277. end;
  278. end
  279. else
  280. a_op_reg_reg_reg(list,op,OS_32,src,dst,dst);
  281. end;
  282. end;
  283. const
  284. op_reg_reg_opcg2asmop: array[TOpCG] of tasmop =
  285. (A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MUL,A_MUL,A_NONE,A_NONE,A_ORR,
  286. A_NONE,A_NONE,A_NONE,A_SUB,A_EOR);
  287. procedure tcgarm.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  288. size: tcgsize; a: aint; src, dst: tregister);
  289. var
  290. ovloc : tlocation;
  291. begin
  292. a_op_const_reg_reg_checkoverflow(list,op,size,a,src,dst,false,ovloc);
  293. end;
  294. procedure tcgarm.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  295. size: tcgsize; src1, src2, dst: tregister);
  296. var
  297. ovloc : tlocation;
  298. begin
  299. a_op_reg_reg_reg_checkoverflow(list,op,size,src1,src2,dst,false,ovloc);
  300. end;
  301. procedure tcgarm.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  302. var
  303. shift : byte;
  304. tmpreg : tregister;
  305. so : tshifterop;
  306. l1 : longint;
  307. begin
  308. ovloc.loc:=LOC_VOID;
  309. if is_shifter_const(-a,shift) then
  310. case op of
  311. OP_ADD:
  312. begin
  313. op:=OP_SUB;
  314. a:=dword(-a);
  315. end;
  316. OP_SUB:
  317. begin
  318. op:=OP_ADD;
  319. a:=dword(-a);
  320. end
  321. end;
  322. if is_shifter_const(a,shift) and not(op in [OP_IMUL,OP_MUL]) then
  323. case op of
  324. OP_NEG,OP_NOT,
  325. OP_DIV,OP_IDIV:
  326. internalerror(200308281);
  327. OP_SHL:
  328. begin
  329. if a>32 then
  330. internalerror(200308294);
  331. if a<>0 then
  332. begin
  333. shifterop_reset(so);
  334. so.shiftmode:=SM_LSL;
  335. so.shiftimm:=a;
  336. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  337. end
  338. else
  339. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  340. end;
  341. OP_SHR:
  342. begin
  343. if a>32 then
  344. internalerror(200308292);
  345. shifterop_reset(so);
  346. if a<>0 then
  347. begin
  348. so.shiftmode:=SM_LSR;
  349. so.shiftimm:=a;
  350. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  351. end
  352. else
  353. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  354. end;
  355. OP_SAR:
  356. begin
  357. if a>32 then
  358. internalerror(200308295);
  359. if a<>0 then
  360. begin
  361. shifterop_reset(so);
  362. so.shiftmode:=SM_ASR;
  363. so.shiftimm:=a;
  364. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  365. end
  366. else
  367. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  368. end;
  369. else
  370. list.concat(setoppostfix(
  371. taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,a),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))
  372. ));
  373. if (cgsetflags or setflags) and (size in [OS_8,OS_16,OS_32]) then
  374. begin
  375. ovloc.loc:=LOC_FLAGS;
  376. case op of
  377. OP_ADD:
  378. ovloc.resflags:=F_CS;
  379. OP_SUB:
  380. ovloc.resflags:=F_CC;
  381. end;
  382. end;
  383. end
  384. else
  385. begin
  386. { there could be added some more sophisticated optimizations }
  387. if (op in [OP_MUL,OP_IMUL]) and (a=1) then
  388. a_load_reg_reg(list,size,size,src,dst)
  389. else if (op in [OP_MUL,OP_IMUL]) and (a=0) then
  390. a_load_const_reg(list,size,0,dst)
  391. else if (op in [OP_IMUL]) and (a=-1) then
  392. a_op_reg_reg(list,OP_NEG,size,src,dst)
  393. { we do this here instead in the peephole optimizer because
  394. it saves us a register }
  395. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  396. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  397. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  398. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  399. begin
  400. if l1>32 then{roozbeh does this ever happen?}
  401. internalerror(200308296);
  402. shifterop_reset(so);
  403. so.shiftmode:=SM_LSL;
  404. so.shiftimm:=l1;
  405. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,so));
  406. end
  407. else
  408. begin
  409. tmpreg:=getintregister(list,size);
  410. a_load_const_reg(list,size,a,tmpreg);
  411. a_op_reg_reg_reg_checkoverflow(list,op,size,tmpreg,src,dst,setflags,ovloc);
  412. end;
  413. end;
  414. end;
  415. procedure tcgarm.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  416. var
  417. so : tshifterop;
  418. tmpreg,overflowreg : tregister;
  419. asmop : tasmop;
  420. begin
  421. ovloc.loc:=LOC_VOID;
  422. case op of
  423. OP_NEG,OP_NOT,
  424. OP_DIV,OP_IDIV:
  425. internalerror(200308281);
  426. OP_SHL:
  427. begin
  428. shifterop_reset(so);
  429. so.rs:=src1;
  430. so.shiftmode:=SM_LSL;
  431. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  432. end;
  433. OP_SHR:
  434. begin
  435. shifterop_reset(so);
  436. so.rs:=src1;
  437. so.shiftmode:=SM_LSR;
  438. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  439. end;
  440. OP_SAR:
  441. begin
  442. shifterop_reset(so);
  443. so.rs:=src1;
  444. so.shiftmode:=SM_ASR;
  445. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  446. end;
  447. OP_IMUL,
  448. OP_MUL:
  449. begin
  450. if cgsetflags or setflags then
  451. begin
  452. overflowreg:=getintregister(list,size);
  453. if op=OP_IMUL then
  454. asmop:=A_SMULL
  455. else
  456. asmop:=A_UMULL;
  457. { the arm doesn't allow that rd and rm are the same }
  458. if dst=src2 then
  459. begin
  460. if dst<>src1 then
  461. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src1,src2))
  462. else
  463. begin
  464. tmpreg:=getintregister(list,size);
  465. a_load_reg_reg(list,size,size,src2,dst);
  466. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,tmpreg,src1));
  467. end;
  468. end
  469. else
  470. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src2,src1));
  471. if op=OP_IMUL then
  472. begin
  473. shifterop_reset(so);
  474. so.shiftmode:=SM_ASR;
  475. so.shiftimm:=31;
  476. list.concat(taicpu.op_reg_reg_shifterop(A_CMP,overflowreg,dst,so));
  477. end
  478. else
  479. list.concat(taicpu.op_reg_const(A_CMP,overflowreg,0));
  480. ovloc.loc:=LOC_FLAGS;
  481. ovloc.resflags:=F_NE;
  482. end
  483. else
  484. begin
  485. { the arm doesn't allow that rd and rm are the same }
  486. if dst=src2 then
  487. begin
  488. if dst<>src1 then
  489. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2))
  490. else
  491. begin
  492. tmpreg:=getintregister(list,size);
  493. a_load_reg_reg(list,size,size,src2,dst);
  494. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,tmpreg,src1));
  495. end;
  496. end
  497. else
  498. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1));
  499. end;
  500. end;
  501. else
  502. list.concat(setoppostfix(
  503. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src2,src1),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))
  504. ));
  505. end;
  506. end;
  507. procedure tcgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : aint;reg : tregister);
  508. var
  509. imm_shift : byte;
  510. l : tasmlabel;
  511. hr : treference;
  512. begin
  513. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  514. internalerror(2002090902);
  515. if is_shifter_const(a,imm_shift) then
  516. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  517. else if is_shifter_const(not(a),imm_shift) then
  518. list.concat(taicpu.op_reg_const(A_MVN,reg,not(a)))
  519. { loading of constants with mov and orr }
  520. {else [if (is_shifter_const(a-byte(a),imm_shift)) then
  521. begin
  522. }{ roozbeh:why using tmpreg later causes error in compiling of system.pp,and also those other similars}
  523. {list.concat(taicpu.op_reg_const(A_MOV,reg,a-byte(a)));
  524. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg,byte(a)));
  525. end
  526. else if (is_shifter_const(a-word(a),imm_shift)) and (is_shifter_const(word(a),imm_shift)) then
  527. begin
  528. list.concat(taicpu.op_reg_const(A_MOV,reg,a-word(a)));
  529. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg,word(a)));
  530. end
  531. else if (is_shifter_const(a-(longint(a) shl 8) shr 8,imm_shift)) and (is_shifter_const((longint(a) shl 8) shr 8,imm_shift)) then
  532. begin
  533. list.concat(taicpu.op_reg_const(A_MOV,reg,a-(longint(a) shl 8)shr 8));
  534. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg,(longint(a) shl 8)shr 8));
  535. end}
  536. else
  537. begin
  538. reference_reset(hr);
  539. current_asmdata.getjumplabel(l);
  540. cg.a_label(current_procinfo.aktlocaldata,l);
  541. hr.symboldata:=current_procinfo.aktlocaldata.last;
  542. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  543. hr.symbol:=l;
  544. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  545. end;
  546. end;
  547. function tcgarm.handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  548. var
  549. tmpreg : tregister;
  550. tmpref : treference;
  551. l : tasmlabel;
  552. begin
  553. tmpreg:=NR_NO;
  554. { Be sure to have a base register }
  555. if (ref.base=NR_NO) then
  556. begin
  557. if ref.shiftmode<>SM_None then
  558. internalerror(200308294);
  559. ref.base:=ref.index;
  560. ref.index:=NR_NO;
  561. end;
  562. { absolute symbols can't be handled directly, we've to store the symbol reference
  563. in the text segment and access it pc relative
  564. For now, we assume that references where base or index equals to PC are already
  565. relative, all other references are assumed to be absolute and thus they need
  566. to be handled extra.
  567. A proper solution would be to change refoptions to a set and store the information
  568. if the symbol is absolute or relative there.
  569. }
  570. if (assigned(ref.symbol) and
  571. not(is_pc(ref.base)) and
  572. not(is_pc(ref.index))
  573. ) or
  574. { [#xxx] isn't a valid address operand }
  575. ((ref.base=NR_NO) and (ref.index=NR_NO)) or
  576. (ref.offset<-4095) or
  577. (ref.offset>4095) or
  578. ((oppostfix in [PF_SB,PF_H,PF_SH]) and
  579. ((ref.offset<-255) or
  580. (ref.offset>255)
  581. )
  582. ) or
  583. ((op in [A_LDF,A_STF]) and
  584. ((ref.offset<-1020) or
  585. (ref.offset>1020) or
  586. { the usual pc relative symbol handling assumes possible offsets of +/- 4095 }
  587. assigned(ref.symbol)
  588. )
  589. ) then
  590. begin
  591. reference_reset(tmpref);
  592. { load symbol }
  593. tmpreg:=getintregister(list,OS_INT);
  594. if assigned(ref.symbol) then
  595. begin
  596. current_asmdata.getjumplabel(l);
  597. cg.a_label(current_procinfo.aktlocaldata,l);
  598. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  599. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset));
  600. { load consts entry }
  601. tmpref.symbol:=l;
  602. tmpref.base:=NR_R15;
  603. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  604. { in case of LDF/STF, we got rid of the NR_R15 }
  605. if is_pc(ref.base) then
  606. ref.base:=NR_NO;
  607. if is_pc(ref.index) then
  608. ref.index:=NR_NO;
  609. end
  610. else
  611. a_load_const_reg(list,OS_ADDR,ref.offset,tmpreg);
  612. if (ref.base<>NR_NO) then
  613. begin
  614. if ref.index<>NR_NO then
  615. begin
  616. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  617. ref.base:=tmpreg;
  618. end
  619. else
  620. begin
  621. ref.index:=tmpreg;
  622. ref.shiftimm:=0;
  623. ref.signindex:=1;
  624. ref.shiftmode:=SM_None;
  625. end;
  626. end
  627. else
  628. ref.base:=tmpreg;
  629. ref.offset:=0;
  630. ref.symbol:=nil;
  631. end;
  632. if (ref.base<>NR_NO) and (ref.index<>NR_NO) and (ref.offset<>0) then
  633. begin
  634. if tmpreg<>NR_NO then
  635. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg,tmpreg)
  636. else
  637. begin
  638. tmpreg:=getintregister(list,OS_ADDR);
  639. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,tmpreg);
  640. ref.base:=tmpreg;
  641. end;
  642. ref.offset:=0;
  643. end;
  644. { floating point operations have only limited references
  645. we expect here, that a base is already set }
  646. if (op in [A_LDF,A_STF]) and (ref.index<>NR_NO) then
  647. begin
  648. if ref.shiftmode<>SM_none then
  649. internalerror(200309121);
  650. if tmpreg<>NR_NO then
  651. begin
  652. if ref.base=tmpreg then
  653. begin
  654. if ref.signindex<0 then
  655. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,tmpreg,ref.index))
  656. else
  657. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,tmpreg,ref.index));
  658. ref.index:=NR_NO;
  659. end
  660. else
  661. begin
  662. if ref.index<>tmpreg then
  663. internalerror(200403161);
  664. if ref.signindex<0 then
  665. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,ref.base,tmpreg))
  666. else
  667. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  668. ref.base:=tmpreg;
  669. ref.index:=NR_NO;
  670. end;
  671. end
  672. else
  673. begin
  674. tmpreg:=getintregister(list,OS_ADDR);
  675. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  676. ref.base:=tmpreg;
  677. ref.index:=NR_NO;
  678. end;
  679. end;
  680. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
  681. Result := ref;
  682. end;
  683. procedure tcgarm.a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);
  684. var
  685. oppostfix:toppostfix;
  686. usedtmpref: treference;
  687. tmpreg : tregister;
  688. so : tshifterop;
  689. begin
  690. case ToSize of
  691. { signed integer registers }
  692. OS_8,
  693. OS_S8:
  694. oppostfix:=PF_B;
  695. OS_16,
  696. OS_S16:
  697. oppostfix:=PF_H;
  698. OS_32,
  699. OS_S32:
  700. oppostfix:=PF_None;
  701. else
  702. InternalError(200308295);
  703. end;
  704. if ref.alignment<>0 then
  705. begin
  706. case FromSize of
  707. OS_16,OS_S16:
  708. begin
  709. shifterop_reset(so);so.shiftmode:=SM_LSR;so.shiftimm:=8;
  710. tmpreg:=getintregister(list,OS_INT);
  711. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,Ref);
  712. inc(usedtmpref.offset);
  713. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,tmpreg,reg,so));
  714. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  715. end;
  716. OS_32,OS_S32:
  717. begin
  718. shifterop_reset(so);so.shiftmode:=SM_LSR;so.shiftimm:=8;
  719. tmpreg:=getintregister(list,OS_INT);
  720. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,Ref);
  721. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,tmpreg,reg,so));
  722. inc(usedtmpref.offset);
  723. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  724. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,tmpreg,tmpreg,so));
  725. inc(usedtmpref.offset);
  726. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  727. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,tmpreg,tmpreg,so));
  728. inc(usedtmpref.offset);
  729. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  730. end
  731. else
  732. handle_load_store(list,A_STR,oppostfix,reg,ref);
  733. end;
  734. end
  735. else
  736. handle_load_store(list,A_STR,oppostfix,reg,ref);
  737. end;
  738. procedure tcgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  739. var
  740. oppostfix:toppostfix;
  741. usedtmpref: treference;
  742. tmpreg,tmpreg2,tmpreg3 : tregister;
  743. so : tshifterop;
  744. begin
  745. case FromSize of
  746. { signed integer registers }
  747. OS_8:
  748. oppostfix:=PF_B;
  749. OS_S8:
  750. oppostfix:=PF_SB;
  751. OS_16:
  752. oppostfix:=PF_H;
  753. OS_S16:
  754. oppostfix:=PF_SH;
  755. OS_32,
  756. OS_S32:
  757. oppostfix:=PF_None;
  758. else
  759. InternalError(200308297);
  760. end;
  761. if Ref.alignment<>0 then
  762. begin
  763. case FromSize of
  764. OS_16,OS_S16:
  765. begin
  766. { only complicated references need an extra loadaddr }
  767. if assigned(ref.symbol) or
  768. (ref.offset<-4095) or
  769. (ref.offset>4094) then
  770. begin
  771. tmpreg3:=getintregister(list,OS_INT);
  772. a_loadaddr_ref_reg(list,ref,tmpreg3);
  773. reference_reset_base(usedtmpref,tmpreg3,0);
  774. end
  775. else
  776. usedtmpref:=ref;
  777. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  778. tmpreg:=getintregister(list,OS_INT);
  779. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  780. inc(usedtmpref.offset);
  781. tmpreg2:=getintregister(list,OS_INT);
  782. if FromSize=OS_16 then
  783. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg2)
  784. else
  785. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg2);
  786. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,tmpreg,tmpreg2,so));
  787. end;
  788. OS_32,OS_S32:
  789. begin
  790. tmpreg:=getintregister(list,OS_INT);
  791. tmpreg2:=getintregister(list,OS_INT);
  792. { only complicated references need an extra loadaddr }
  793. if assigned(ref.symbol) or
  794. (ref.offset<-4095) or
  795. (ref.offset>4092) then
  796. begin
  797. tmpreg3:=getintregister(list,OS_INT);
  798. a_loadaddr_ref_reg(list,ref,tmpreg3);
  799. reference_reset_base(usedtmpref,tmpreg3,0);
  800. end
  801. else
  802. usedtmpref:=ref;
  803. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  804. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  805. inc(usedtmpref.offset);
  806. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  807. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,tmpreg2,reg,tmpreg,so));
  808. inc(usedtmpref.offset);
  809. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  810. so.shiftimm:=16;
  811. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,tmpreg,tmpreg2,reg,so));
  812. inc(usedtmpref.offset);
  813. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg2);
  814. so.shiftimm:=24;
  815. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,tmpreg,tmpreg2,so));
  816. end
  817. else
  818. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  819. end;
  820. end
  821. else
  822. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  823. end;
  824. function tcgarm.a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  825. var
  826. oppostfix:toppostfix;
  827. begin
  828. case ToSize of
  829. { signed integer registers }
  830. OS_8,
  831. OS_S8:
  832. oppostfix:=PF_B;
  833. OS_16,
  834. OS_S16:
  835. oppostfix:=PF_H;
  836. OS_32,
  837. OS_S32:
  838. oppostfix:=PF_None;
  839. else
  840. InternalError(2003082910);
  841. end;
  842. result:=handle_load_store(list,A_STR,oppostfix,reg,ref);
  843. end;
  844. function tcgarm.a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  845. var
  846. oppostfix:toppostfix;
  847. begin
  848. case FromSize of
  849. { signed integer registers }
  850. OS_8:
  851. oppostfix:=PF_B;
  852. OS_S8:
  853. oppostfix:=PF_SB;
  854. OS_16:
  855. oppostfix:=PF_H;
  856. OS_S16:
  857. oppostfix:=PF_SH;
  858. OS_32,
  859. OS_S32:
  860. oppostfix:=PF_None;
  861. else
  862. InternalError(200308291);
  863. end;
  864. result:=handle_load_store(list,A_LDR,oppostfix,reg,ref);
  865. end;
  866. procedure tcgarm.a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  867. var
  868. so : tshifterop;
  869. conv_done: boolean;
  870. procedure do_shift(shiftmode : tshiftmode; shiftimm : byte; reg : tregister);
  871. begin
  872. so.shiftmode:=shiftmode;
  873. so.shiftimm:=shiftimm;
  874. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg,so));
  875. end;
  876. function do_conv(size : tcgsize) : boolean;
  877. begin
  878. result:=true;
  879. case size of
  880. OS_8:
  881. list.concat(taicpu.op_reg_reg_const(A_AND,reg2,reg1,$ff));
  882. OS_S8:
  883. begin
  884. do_shift(SM_LSL,24,reg1);
  885. do_shift(SM_ASR,24,reg2);
  886. end;
  887. OS_16,OS_S16:
  888. begin
  889. do_shift(SM_LSL,16,reg1);
  890. if size=OS_S16 then
  891. do_shift(SM_ASR,16,reg2)
  892. else
  893. do_shift(SM_LSR,16,reg2);
  894. end;
  895. else
  896. result:=false;
  897. end;
  898. conv_done:=result;
  899. end;
  900. var
  901. instr: taicpu;
  902. begin
  903. conv_done:=false;
  904. if tcgsize2size[tosize]<>tcgsize2size[fromsize] then
  905. begin
  906. shifterop_reset(so);
  907. if not do_conv(tosize) then
  908. if tosize in [OS_32,OS_S32] then
  909. do_conv(fromsize)
  910. else
  911. internalerror(2002090901);
  912. end;
  913. if not conv_done and (reg1<>reg2) then
  914. begin
  915. { same size, only a register mov required }
  916. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  917. list.Concat(instr);
  918. { Notify the register allocator that we have written a move instruction so
  919. it can try to eliminate it. }
  920. add_move_instruction(instr);
  921. end;
  922. end;
  923. procedure tcgarm.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  924. var
  925. href,href2 : treference;
  926. hloc : pcgparalocation;
  927. begin
  928. href:=ref;
  929. hloc:=paraloc.location;
  930. while assigned(hloc) do
  931. begin
  932. case hloc^.loc of
  933. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  934. a_loadfpu_ref_reg(list,size,size,ref,hloc^.register);
  935. LOC_REGISTER :
  936. case hloc^.size of
  937. OS_F32:
  938. a_load_ref_reg(list,OS_32,OS_32,href,hloc^.register);
  939. OS_64,
  940. OS_F64:
  941. cg64.a_param64_ref(list,href,paraloc);
  942. else
  943. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  944. end;
  945. LOC_REFERENCE :
  946. begin
  947. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  948. { concatcopy should choose the best way to copy the data }
  949. g_concatcopy(list,href,href2,tcgsize2size[size]);
  950. end;
  951. else
  952. internalerror(200408241);
  953. end;
  954. inc(href.offset,tcgsize2size[hloc^.size]);
  955. hloc:=hloc^.next;
  956. end;
  957. end;
  958. procedure tcgarm.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  959. begin
  960. list.concat(setoppostfix(taicpu.op_reg_reg(A_MVF,reg2,reg1),cgsize2fpuoppostfix[tosize]));
  961. end;
  962. procedure tcgarm.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  963. var
  964. oppostfix:toppostfix;
  965. begin
  966. case tosize of
  967. OS_32,
  968. OS_F32:
  969. oppostfix:=PF_S;
  970. OS_64,
  971. OS_F64:
  972. oppostfix:=PF_D;
  973. OS_F80:
  974. oppostfix:=PF_E;
  975. else
  976. InternalError(200309021);
  977. end;
  978. handle_load_store(list,A_LDF,oppostfix,reg,ref);
  979. end;
  980. procedure tcgarm.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  981. var
  982. oppostfix:toppostfix;
  983. begin
  984. case tosize of
  985. OS_F32:
  986. oppostfix:=PF_S;
  987. OS_F64:
  988. oppostfix:=PF_D;
  989. OS_F80:
  990. oppostfix:=PF_E;
  991. else
  992. InternalError(200309022);
  993. end;
  994. handle_load_store(list,A_STF,oppostfix,reg,ref);
  995. end;
  996. { comparison operations }
  997. procedure tcgarm.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  998. l : tasmlabel);
  999. var
  1000. tmpreg : tregister;
  1001. b : byte;
  1002. begin
  1003. if is_shifter_const(a,b) then
  1004. list.concat(taicpu.op_reg_const(A_CMP,reg,a))
  1005. { CMN reg,0 and CMN reg,$80000000 are different from CMP reg,$ffffffff
  1006. and CMP reg,$7fffffff regarding the flags according to the ARM manual }
  1007. else if (a<>$7fffffff) and (a<>-1) and is_shifter_const(-a,b) then
  1008. list.concat(taicpu.op_reg_const(A_CMN,reg,-a))
  1009. else
  1010. begin
  1011. tmpreg:=getintregister(list,size);
  1012. a_load_const_reg(list,size,a,tmpreg);
  1013. list.concat(taicpu.op_reg_reg(A_CMP,reg,tmpreg));
  1014. end;
  1015. a_jmp_cond(list,cmp_op,l);
  1016. end;
  1017. procedure tcgarm.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1018. begin
  1019. list.concat(taicpu.op_reg_reg(A_CMP,reg2,reg1));
  1020. a_jmp_cond(list,cmp_op,l);
  1021. end;
  1022. procedure tcgarm.a_jmp_name(list : TAsmList;const s : string);
  1023. var
  1024. ai : taicpu;
  1025. begin
  1026. ai:=taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(s));
  1027. ai.is_jmp:=true;
  1028. list.concat(ai);
  1029. end;
  1030. procedure tcgarm.a_jmp_always(list : TAsmList;l: tasmlabel);
  1031. var
  1032. ai : taicpu;
  1033. begin
  1034. ai:=taicpu.op_sym(A_B,l);
  1035. ai.is_jmp:=true;
  1036. list.concat(ai);
  1037. end;
  1038. procedure tcgarm.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1039. var
  1040. ai : taicpu;
  1041. begin
  1042. ai:=setcondition(taicpu.op_sym(A_B,l),flags_to_cond(f));
  1043. ai.is_jmp:=true;
  1044. list.concat(ai);
  1045. end;
  1046. procedure tcgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  1047. begin
  1048. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,1),flags_to_cond(f)));
  1049. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,0),inverse_cond(flags_to_cond(f))));
  1050. end;
  1051. procedure tcgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1052. var
  1053. ref : treference;
  1054. shift : byte;
  1055. firstfloatreg,lastfloatreg,
  1056. r : byte;
  1057. regs : tcpuregisterset;
  1058. begin
  1059. LocalSize:=align(LocalSize,4);
  1060. if not(nostackframe) then
  1061. begin
  1062. firstfloatreg:=RS_NO;
  1063. { save floating point registers? }
  1064. for r:=RS_F0 to RS_F7 do
  1065. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  1066. begin
  1067. if firstfloatreg=RS_NO then
  1068. firstfloatreg:=r;
  1069. lastfloatreg:=r;
  1070. end;
  1071. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1072. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1073. begin
  1074. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  1075. a_reg_alloc(list,NR_R12);
  1076. list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  1077. end;
  1078. { save int registers }
  1079. reference_reset(ref);
  1080. ref.index:=NR_STACK_POINTER_REG;
  1081. ref.addressmode:=AM_PREINDEXED;
  1082. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1083. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1084. regs:=regs+[RS_R11,RS_R12,RS_R14,RS_R15]
  1085. else
  1086. if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  1087. include(regs,RS_R14);
  1088. if regs<>[] then
  1089. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,regs),PF_FD));
  1090. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1091. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_FRAME_POINTER_REG,NR_R12,4));
  1092. { allocate necessary stack size
  1093. not necessary according to Yury Sidorov
  1094. { don't use a_op_const_reg_reg here because we don't allow register allocations
  1095. in the entry/exit code }
  1096. if (target_info.system in [system_arm_wince]) and
  1097. (localsize>=winstackpagesize) then
  1098. begin
  1099. if localsize div winstackpagesize<=5 then
  1100. begin
  1101. if is_shifter_const(localsize,shift) then
  1102. list.concat(Taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize))
  1103. else
  1104. begin
  1105. a_load_const_reg(list,OS_ADDR,localsize,NR_R12);
  1106. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1107. end;
  1108. for i:=1 to localsize div winstackpagesize do
  1109. begin
  1110. if localsize-i*winstackpagesize<4096 then
  1111. reference_reset_base(href,NR_STACK_POINTER_REG,-(localsize-i*winstackpagesize))
  1112. else
  1113. begin
  1114. a_load_const_reg(list,OS_ADDR,-(localsize-i*winstackpagesize),NR_R12);
  1115. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1116. href.index:=NR_R12;
  1117. end;
  1118. { the data stored doesn't matter }
  1119. list.concat(Taicpu.op_reg_ref(A_STR,NR_R0,href));
  1120. end;
  1121. a_reg_dealloc(list,NR_R12);
  1122. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1123. { the data stored doesn't matter }
  1124. list.concat(Taicpu.op_reg_ref(A_STR,NR_R0,href));
  1125. end
  1126. else
  1127. begin
  1128. current_asmdata.getjumplabel(again);
  1129. list.concat(Taicpu.op_reg_const(A_MOV,NR_R12,localsize div winstackpagesize));
  1130. a_label(list,again);
  1131. { always shifterop }
  1132. list.concat(Taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,winstackpagesize));
  1133. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1134. { the data stored doesn't matter }
  1135. list.concat(Taicpu.op_reg_ref(A_STR,NR_R0,href));
  1136. list.concat(Taicpu.op_reg_reg_const(A_SUB,NR_R12,NR_R12,1));
  1137. a_jmp_cond(list,OC_NE,again);
  1138. if is_shifter_const(localsize mod winstackpagesize,shift) then
  1139. list.concat(Taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize mod winstackpagesize))
  1140. else
  1141. begin
  1142. a_load_const_reg(list,OS_ADDR,localsize mod winstackpagesize,NR_R12);
  1143. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1144. end;
  1145. a_reg_dealloc(list,NR_R12);
  1146. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1147. { the data stored doesn't matter }
  1148. list.concat(Taicpu.op_reg_ref(A_STR,NR_R0,href));
  1149. end
  1150. end
  1151. else
  1152. }
  1153. if LocalSize<>0 then
  1154. if not(is_shifter_const(localsize,shift)) then
  1155. begin
  1156. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1157. a_reg_alloc(list,NR_R12);
  1158. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  1159. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1160. a_reg_dealloc(list,NR_R12);
  1161. end
  1162. else
  1163. begin
  1164. a_reg_dealloc(list,NR_R12);
  1165. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  1166. end;
  1167. if firstfloatreg<>RS_NO then
  1168. begin
  1169. reference_reset(ref);
  1170. if tarmprocinfo(current_procinfo).floatregstart<=-1023 then
  1171. begin
  1172. a_load_const_reg(list,OS_ADDR,-tarmprocinfo(current_procinfo).floatregstart,NR_R12);
  1173. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,NR_FRAME_POINTER_REG,NR_R12));
  1174. ref.base:=NR_R12;
  1175. end
  1176. else
  1177. begin
  1178. ref.base:=NR_FRAME_POINTER_REG;
  1179. ref.offset:=tarmprocinfo(current_procinfo).floatregstart;
  1180. end;
  1181. list.concat(taicpu.op_reg_const_ref(A_SFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  1182. lastfloatreg-firstfloatreg+1,ref));
  1183. end;
  1184. end;
  1185. end;
  1186. procedure tcgarm.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  1187. var
  1188. ref : treference;
  1189. firstfloatreg,lastfloatreg,
  1190. r : byte;
  1191. shift : byte;
  1192. regs : tcpuregisterset;
  1193. LocalSize : longint;
  1194. begin
  1195. if not(nostackframe) then
  1196. begin
  1197. { restore floating point register }
  1198. firstfloatreg:=RS_NO;
  1199. { save floating point registers? }
  1200. for r:=RS_F0 to RS_F7 do
  1201. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  1202. begin
  1203. if firstfloatreg=RS_NO then
  1204. firstfloatreg:=r;
  1205. lastfloatreg:=r;
  1206. end;
  1207. if firstfloatreg<>RS_NO then
  1208. begin
  1209. reference_reset(ref);
  1210. if tarmprocinfo(current_procinfo).floatregstart<=-1023 then
  1211. begin
  1212. a_load_const_reg(list,OS_ADDR,-tarmprocinfo(current_procinfo).floatregstart,NR_R12);
  1213. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,NR_FRAME_POINTER_REG,NR_R12));
  1214. ref.base:=NR_R12;
  1215. end
  1216. else
  1217. begin
  1218. ref.base:=NR_FRAME_POINTER_REG;
  1219. ref.offset:=tarmprocinfo(current_procinfo).floatregstart;
  1220. end;
  1221. list.concat(taicpu.op_reg_const_ref(A_LFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  1222. lastfloatreg-firstfloatreg+1,ref));
  1223. end;
  1224. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  1225. begin
  1226. LocalSize:=current_procinfo.calc_stackframe_size;
  1227. if LocalSize<>0 then
  1228. if not(is_shifter_const(LocalSize,shift)) then
  1229. begin
  1230. a_reg_alloc(list,NR_R12);
  1231. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  1232. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1233. a_reg_dealloc(list,NR_R12);
  1234. end
  1235. else
  1236. begin
  1237. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  1238. end;
  1239. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1240. if (pi_do_call in current_procinfo.flags) or (regs<>[]) then
  1241. begin
  1242. exclude(regs,RS_R14);
  1243. include(regs,RS_R15);
  1244. end;
  1245. if regs=[] then
  1246. list.concat(taicpu.op_reg_reg(A_MOV,NR_R15,NR_R14))
  1247. else
  1248. begin
  1249. reference_reset(ref);
  1250. ref.index:=NR_STACK_POINTER_REG;
  1251. ref.addressmode:=AM_PREINDEXED;
  1252. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,regs),PF_FD));
  1253. end;
  1254. end
  1255. else
  1256. begin
  1257. { restore int registers and return }
  1258. reference_reset(ref);
  1259. ref.index:=NR_FRAME_POINTER_REG;
  1260. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall)+[RS_R11,RS_R13,RS_R15]),PF_EA));
  1261. end;
  1262. end
  1263. else
  1264. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14));
  1265. end;
  1266. procedure tcgarm.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  1267. var
  1268. b : byte;
  1269. tmpref : treference;
  1270. instr : taicpu;
  1271. begin
  1272. if ref.addressmode<>AM_OFFSET then
  1273. internalerror(200309071);
  1274. tmpref:=ref;
  1275. { Be sure to have a base register }
  1276. if (tmpref.base=NR_NO) then
  1277. begin
  1278. if tmpref.shiftmode<>SM_None then
  1279. internalerror(200308294);
  1280. if tmpref.signindex<0 then
  1281. internalerror(200312023);
  1282. tmpref.base:=tmpref.index;
  1283. tmpref.index:=NR_NO;
  1284. end;
  1285. if assigned(tmpref.symbol) or
  1286. not((is_shifter_const(tmpref.offset,b)) or
  1287. (is_shifter_const(-tmpref.offset,b))
  1288. ) then
  1289. fixref(list,tmpref);
  1290. { expect a base here if there is an index }
  1291. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  1292. internalerror(200312022);
  1293. if tmpref.index<>NR_NO then
  1294. begin
  1295. if tmpref.shiftmode<>SM_None then
  1296. internalerror(200312021);
  1297. if tmpref.signindex<0 then
  1298. a_op_reg_reg_reg(list,OP_SUB,OS_ADDR,tmpref.base,tmpref.index,r)
  1299. else
  1300. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  1301. if tmpref.offset<>0 then
  1302. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  1303. end
  1304. else
  1305. begin
  1306. if tmpref.base=NR_NO then
  1307. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  1308. else
  1309. if tmpref.offset<>0 then
  1310. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  1311. else
  1312. begin
  1313. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  1314. list.concat(instr);
  1315. add_move_instruction(instr);
  1316. end;
  1317. end;
  1318. end;
  1319. procedure tcgarm.fixref(list : TAsmList;var ref : treference);
  1320. var
  1321. tmpreg : tregister;
  1322. tmpref : treference;
  1323. l : tasmlabel;
  1324. begin
  1325. { absolute symbols can't be handled directly, we've to store the symbol reference
  1326. in the text segment and access it pc relative
  1327. For now, we assume that references where base or index equals to PC are already
  1328. relative, all other references are assumed to be absolute and thus they need
  1329. to be handled extra.
  1330. A proper solution would be to change refoptions to a set and store the information
  1331. if the symbol is absolute or relative there.
  1332. }
  1333. { create consts entry }
  1334. reference_reset(tmpref);
  1335. current_asmdata.getjumplabel(l);
  1336. cg.a_label(current_procinfo.aktlocaldata,l);
  1337. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  1338. if assigned(ref.symbol) then
  1339. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  1340. else
  1341. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  1342. { load consts entry }
  1343. tmpreg:=getintregister(list,OS_INT);
  1344. tmpref.symbol:=l;
  1345. tmpref.base:=NR_PC;
  1346. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  1347. if (ref.base<>NR_NO) then
  1348. begin
  1349. if ref.index<>NR_NO then
  1350. begin
  1351. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  1352. ref.base:=tmpreg;
  1353. end
  1354. else
  1355. if ref.base<>NR_PC then
  1356. begin
  1357. ref.index:=tmpreg;
  1358. ref.shiftimm:=0;
  1359. ref.signindex:=1;
  1360. ref.shiftmode:=SM_None;
  1361. end
  1362. else
  1363. ref.base:=tmpreg;
  1364. end
  1365. else
  1366. ref.base:=tmpreg;
  1367. ref.offset:=0;
  1368. ref.symbol:=nil;
  1369. end;
  1370. procedure tcgarm.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  1371. var
  1372. paraloc1,paraloc2,paraloc3 : TCGPara;
  1373. begin
  1374. paraloc1.init;
  1375. paraloc2.init;
  1376. paraloc3.init;
  1377. paramanager.getintparaloc(pocall_default,1,paraloc1);
  1378. paramanager.getintparaloc(pocall_default,2,paraloc2);
  1379. paramanager.getintparaloc(pocall_default,3,paraloc3);
  1380. paramanager.allocparaloc(list,paraloc3);
  1381. a_param_const(list,OS_INT,len,paraloc3);
  1382. paramanager.allocparaloc(list,paraloc2);
  1383. a_paramaddr_ref(list,dest,paraloc2);
  1384. paramanager.allocparaloc(list,paraloc2);
  1385. a_paramaddr_ref(list,source,paraloc1);
  1386. paramanager.freeparaloc(list,paraloc3);
  1387. paramanager.freeparaloc(list,paraloc2);
  1388. paramanager.freeparaloc(list,paraloc1);
  1389. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1390. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1391. a_call_name(list,'FPC_MOVE');
  1392. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1393. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1394. paraloc3.done;
  1395. paraloc2.done;
  1396. paraloc1.done;
  1397. end;
  1398. procedure tcgarm.g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : aint;aligned : boolean);
  1399. const
  1400. maxtmpreg=10;{roozbeh: can be reduced to 8 or lower if might conflick with reserved ones,also +2 is used becouse of regs required for referencing}
  1401. var
  1402. srcref,dstref,usedtmpref,usedtmpref2:treference;
  1403. srcreg,destreg,countreg,r,tmpreg:tregister;
  1404. helpsize:aint;
  1405. copysize:byte;
  1406. cgsize:Tcgsize;
  1407. tmpregisters:array[1..maxtmpreg]of tregister;
  1408. tmpregi,tmpregi2:byte;
  1409. { will never be called with count<=4 }
  1410. procedure genloop(count : aword;size : byte);
  1411. const
  1412. size2opsize : array[1..4] of tcgsize = (OS_8,OS_16,OS_NO,OS_32);
  1413. var
  1414. l : tasmlabel;
  1415. begin
  1416. current_asmdata.getjumplabel(l);
  1417. if count<size then size:=1;
  1418. a_load_const_reg(list,OS_INT,count div size,countreg);
  1419. cg.a_label(list,l);
  1420. srcref.addressmode:=AM_POSTINDEXED;
  1421. dstref.addressmode:=AM_POSTINDEXED;
  1422. srcref.offset:=size;
  1423. dstref.offset:=size;
  1424. r:=getintregister(list,size2opsize[size]);
  1425. a_load_ref_reg(list,size2opsize[size],size2opsize[size],srcref,r);
  1426. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,countreg,countreg,1),PF_S));
  1427. a_load_reg_ref(list,size2opsize[size],size2opsize[size],r,dstref);
  1428. a_jmp_flags(list,F_NE,l);
  1429. srcref.offset:=1;
  1430. dstref.offset:=1;
  1431. case count mod size of
  1432. 1:
  1433. begin
  1434. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1435. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1436. end;
  1437. 2:
  1438. if aligned then
  1439. begin
  1440. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  1441. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  1442. end
  1443. else
  1444. begin
  1445. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1446. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1447. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1448. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1449. end;
  1450. 3:
  1451. if aligned then
  1452. begin
  1453. srcref.offset:=2;
  1454. dstref.offset:=2;
  1455. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  1456. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  1457. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1458. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1459. end
  1460. else
  1461. begin
  1462. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1463. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1464. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1465. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1466. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1467. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1468. end;
  1469. end;
  1470. { keep the registers alive }
  1471. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1472. list.concat(taicpu.op_reg_reg(A_MOV,srcreg,srcreg));
  1473. list.concat(taicpu.op_reg_reg(A_MOV,destreg,destreg));
  1474. end;
  1475. begin
  1476. if len=0 then
  1477. exit;
  1478. helpsize:=12+maxtmpreg*4;//52 with maxtmpreg=10
  1479. dstref:=dest;
  1480. srcref:=source;
  1481. if cs_opt_size in current_settings.optimizerswitches then
  1482. helpsize:=8;
  1483. if (len<=helpsize) and aligned then
  1484. begin
  1485. tmpregi:=0;
  1486. srcreg:=getintregister(list,OS_ADDR);
  1487. { explicit pc relative addressing, could be
  1488. e.g. a floating point constant }
  1489. if source.base=NR_PC then
  1490. begin
  1491. { ... then we don't need a loadaddr }
  1492. srcref:=source;
  1493. end
  1494. else
  1495. begin
  1496. a_loadaddr_ref_reg(list,source,srcreg);
  1497. reference_reset_base(srcref,srcreg,0);
  1498. end;
  1499. while (len div 4 <> 0) and (tmpregi<=maxtmpreg) do
  1500. begin
  1501. inc(tmpregi);
  1502. tmpregisters[tmpregi]:=getintregister(list,OS_32);
  1503. a_load_ref_reg(list,OS_32,OS_32,srcref,tmpregisters[tmpregi]);
  1504. inc(srcref.offset,4);
  1505. dec(len,4);
  1506. end;
  1507. destreg:=getintregister(list,OS_ADDR);
  1508. a_loadaddr_ref_reg(list,dest,destreg);
  1509. reference_reset_base(dstref,destreg,0);
  1510. tmpregi2:=1;
  1511. while (tmpregi2<=tmpregi) do
  1512. begin
  1513. a_load_reg_ref(list,OS_32,OS_32,tmpregisters[tmpregi2],dstref);
  1514. inc(dstref.offset,4);
  1515. inc(tmpregi2);
  1516. end;
  1517. copysize:=4;
  1518. cgsize:=OS_32;
  1519. while len<>0 do
  1520. begin
  1521. if len<2 then
  1522. begin
  1523. copysize:=1;
  1524. cgsize:=OS_8;
  1525. end
  1526. else if len<4 then
  1527. begin
  1528. copysize:=2;
  1529. cgsize:=OS_16;
  1530. end;
  1531. dec(len,copysize);
  1532. r:=getintregister(list,cgsize);
  1533. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1534. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1535. inc(srcref.offset,copysize);
  1536. inc(dstref.offset,copysize);
  1537. end;{end of while}
  1538. end
  1539. else
  1540. begin
  1541. cgsize:=OS_32;
  1542. if (len<=4) then{len<=4 and not aligned}
  1543. begin
  1544. r:=getintregister(list,cgsize);
  1545. usedtmpref:=a_internal_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1546. if Len=1 then
  1547. a_load_reg_ref(list,OS_8,OS_8,r,dstref)
  1548. else
  1549. begin
  1550. tmpreg:=getintregister(list,cgsize);
  1551. usedtmpref2:=a_internal_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1552. inc(usedtmpref.offset,1);
  1553. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  1554. inc(usedtmpref2.offset,1);
  1555. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  1556. if len>2 then
  1557. begin
  1558. inc(usedtmpref.offset,1);
  1559. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  1560. inc(usedtmpref2.offset,1);
  1561. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  1562. if len>3 then
  1563. begin
  1564. inc(usedtmpref.offset,1);
  1565. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  1566. inc(usedtmpref2.offset,1);
  1567. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  1568. end;
  1569. end;
  1570. end;
  1571. end{end of if len<=4}
  1572. else
  1573. begin{unaligned & 4<len<helpsize **or** aligned/unaligned & len>helpsize}
  1574. destreg:=getintregister(list,OS_ADDR);
  1575. a_loadaddr_ref_reg(list,dest,destreg);
  1576. reference_reset_base(dstref,destreg,0);
  1577. srcreg:=getintregister(list,OS_ADDR);
  1578. a_loadaddr_ref_reg(list,source,srcreg);
  1579. reference_reset_base(srcref,srcreg,0);
  1580. countreg:=getintregister(list,OS_32);
  1581. // if cs_opt_size in current_settings.optimizerswitches then
  1582. { roozbeh : it seems loading 1 byte is faster becouse of caching/fetching(?) }
  1583. {if aligned then
  1584. genloop(len,4)
  1585. else}
  1586. genloop(len,1);
  1587. end;
  1588. end;
  1589. end;
  1590. procedure tcgarm.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1591. begin
  1592. g_concatcopy_internal(list,source,dest,len,false);
  1593. end;
  1594. procedure tcgarm.g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);
  1595. begin
  1596. if (source.alignment in [1..3]) or
  1597. (dest.alignment in [1..3]) then
  1598. g_concatcopy_internal(list,source,dest,len,false)
  1599. else
  1600. g_concatcopy_internal(list,source,dest,len,true);
  1601. end;
  1602. procedure tcgarm.g_overflowCheck(list : TAsmList;const l : tlocation;def : tdef);
  1603. var
  1604. ovloc : tlocation;
  1605. begin
  1606. ovloc.loc:=LOC_VOID;
  1607. g_overflowCheck_loc(list,l,def,ovloc);
  1608. end;
  1609. procedure tcgarm.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  1610. var
  1611. hl : tasmlabel;
  1612. ai:TAiCpu;
  1613. hflags : tresflags;
  1614. begin
  1615. if not(cs_check_overflow in current_settings.localswitches) then
  1616. exit;
  1617. current_asmdata.getjumplabel(hl);
  1618. case ovloc.loc of
  1619. LOC_VOID:
  1620. begin
  1621. ai:=taicpu.op_sym(A_B,hl);
  1622. ai.is_jmp:=true;
  1623. if not((def.typ=pointerdef) or
  1624. ((def.typ=orddef) and
  1625. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  1626. ai.SetCondition(C_VC)
  1627. else
  1628. if TAiCpu(List.Last).opcode in [A_RSB,A_RSC,A_SBC,A_SUB] then
  1629. ai.SetCondition(C_CS)
  1630. else
  1631. ai.SetCondition(C_CC);
  1632. list.concat(ai);
  1633. end;
  1634. LOC_FLAGS:
  1635. begin
  1636. hflags:=ovloc.resflags;
  1637. inverse_flags(hflags);
  1638. cg.a_jmp_flags(list,hflags,hl);
  1639. end;
  1640. else
  1641. internalerror(200409281);
  1642. end;
  1643. a_call_name(list,'FPC_OVERFLOW');
  1644. a_label(list,hl);
  1645. end;
  1646. procedure tcgarm.g_save_standard_registers(list : TAsmList);
  1647. begin
  1648. { this work is done in g_proc_entry }
  1649. end;
  1650. procedure tcgarm.g_restore_standard_registers(list : TAsmList);
  1651. begin
  1652. { this work is done in g_proc_exit }
  1653. end;
  1654. procedure tcgarm.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1655. var
  1656. ai : taicpu;
  1657. begin
  1658. ai:=Taicpu.Op_sym(A_B,l);
  1659. ai.SetCondition(OpCmp2AsmCond[cond]);
  1660. ai.is_jmp:=true;
  1661. list.concat(ai);
  1662. end;
  1663. procedure tcgarm.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1664. procedure loadvmttor12;
  1665. var
  1666. href : treference;
  1667. begin
  1668. reference_reset_base(href,NR_R0,0);
  1669. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_R12);
  1670. end;
  1671. procedure op_onr12methodaddr;
  1672. var
  1673. href : treference;
  1674. begin
  1675. if (procdef.extnumber=$ffff) then
  1676. Internalerror(200006139);
  1677. { call/jmp vmtoffs(%eax) ; method offs }
  1678. reference_reset_base(href,NR_R12,procdef._class.vmtmethodoffset(procdef.extnumber));
  1679. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_R12);
  1680. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R12));
  1681. end;
  1682. var
  1683. make_global : boolean;
  1684. begin
  1685. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1686. Internalerror(200006137);
  1687. if not assigned(procdef._class) or
  1688. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1689. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1690. Internalerror(200006138);
  1691. if procdef.owner.symtabletype<>ObjectSymtable then
  1692. Internalerror(200109191);
  1693. make_global:=false;
  1694. if (not current_module.is_unit) or
  1695. (cs_create_smart in current_settings.moduleswitches) or
  1696. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1697. make_global:=true;
  1698. if make_global then
  1699. list.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1700. else
  1701. list.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1702. { set param1 interface to self }
  1703. g_adjust_self_value(list,procdef,ioffset);
  1704. { case 4 }
  1705. if po_virtualmethod in procdef.procoptions then
  1706. begin
  1707. loadvmttor12;
  1708. op_onr12methodaddr;
  1709. end
  1710. { case 0 }
  1711. else
  1712. list.concat(taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1713. list.concat(Tai_symbol_end.Createname(labelname));
  1714. end;
  1715. procedure tcg64farm.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  1716. begin
  1717. case op of
  1718. OP_NEG:
  1719. begin
  1720. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_RSB,regdst.reglo,regsrc.reglo,0),PF_S));
  1721. list.concat(taicpu.op_reg_reg_const(A_RSC,regdst.reghi,regsrc.reghi,0));
  1722. end;
  1723. OP_NOT:
  1724. begin
  1725. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  1726. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  1727. end;
  1728. else
  1729. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1730. end;
  1731. end;
  1732. procedure tcg64farm.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  1733. begin
  1734. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  1735. end;
  1736. procedure tcg64farm.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  1737. var
  1738. ovloc : tlocation;
  1739. begin
  1740. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,ovloc);
  1741. end;
  1742. procedure tcg64farm.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1743. var
  1744. ovloc : tlocation;
  1745. begin
  1746. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,ovloc);
  1747. end;
  1748. procedure tcg64farm.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1749. var
  1750. tmpreg : tregister;
  1751. b : byte;
  1752. begin
  1753. ovloc.loc:=LOC_VOID;
  1754. case op of
  1755. OP_NEG,
  1756. OP_NOT :
  1757. internalerror(200306017);
  1758. end;
  1759. if (setflags or tcgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  1760. begin
  1761. case op of
  1762. OP_ADD:
  1763. begin
  1764. if is_shifter_const(lo(value),b) then
  1765. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  1766. else
  1767. begin
  1768. tmpreg:=cg.getintregister(list,OS_32);
  1769. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  1770. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  1771. end;
  1772. if is_shifter_const(hi(value),b) then
  1773. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,hi(value)),PF_S))
  1774. else
  1775. begin
  1776. tmpreg:=cg.getintregister(list,OS_32);
  1777. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  1778. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  1779. end;
  1780. end;
  1781. OP_SUB:
  1782. begin
  1783. if is_shifter_const(lo(value),b) then
  1784. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  1785. else
  1786. begin
  1787. tmpreg:=cg.getintregister(list,OS_32);
  1788. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  1789. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  1790. end;
  1791. if is_shifter_const(hi(value),b) then
  1792. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,hi(value)),PF_S))
  1793. else
  1794. begin
  1795. tmpreg:=cg.getintregister(list,OS_32);
  1796. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  1797. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  1798. end;
  1799. end;
  1800. else
  1801. internalerror(200502131);
  1802. end;
  1803. if size=OS_64 then
  1804. begin
  1805. { the arm has an weired opinion how flags for SUB/ADD are handled }
  1806. ovloc.loc:=LOC_FLAGS;
  1807. case op of
  1808. OP_ADD:
  1809. ovloc.resflags:=F_CS;
  1810. OP_SUB:
  1811. ovloc.resflags:=F_CC;
  1812. end;
  1813. end;
  1814. end
  1815. else
  1816. begin
  1817. case op of
  1818. OP_AND,OP_OR,OP_XOR:
  1819. begin
  1820. cg.a_op_const_reg_reg(list,op,OS_32,lo(value),regsrc.reglo,regdst.reglo);
  1821. cg.a_op_const_reg_reg(list,op,OS_32,hi(value),regsrc.reghi,regdst.reghi);
  1822. end;
  1823. OP_ADD:
  1824. begin
  1825. if is_shifter_const(lo(value),b) then
  1826. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  1827. else
  1828. begin
  1829. tmpreg:=cg.getintregister(list,OS_32);
  1830. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  1831. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  1832. end;
  1833. if is_shifter_const(hi(value),b) then
  1834. list.concat(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,hi(value)))
  1835. else
  1836. begin
  1837. tmpreg:=cg.getintregister(list,OS_32);
  1838. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  1839. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg));
  1840. end;
  1841. end;
  1842. OP_SUB:
  1843. begin
  1844. if is_shifter_const(lo(value),b) then
  1845. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  1846. else
  1847. begin
  1848. tmpreg:=cg.getintregister(list,OS_32);
  1849. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  1850. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  1851. end;
  1852. if is_shifter_const(hi(value),b) then
  1853. list.concat(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,hi(value)))
  1854. else
  1855. begin
  1856. tmpreg:=cg.getintregister(list,OS_32);
  1857. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  1858. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg));
  1859. end;
  1860. end;
  1861. else
  1862. internalerror(2003083101);
  1863. end;
  1864. end;
  1865. end;
  1866. procedure tcg64farm.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1867. begin
  1868. ovloc.loc:=LOC_VOID;
  1869. case op of
  1870. OP_NEG,
  1871. OP_NOT :
  1872. internalerror(200306017);
  1873. end;
  1874. if (setflags or tcgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  1875. begin
  1876. case op of
  1877. OP_ADD:
  1878. begin
  1879. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  1880. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi),PF_S));
  1881. end;
  1882. OP_SUB:
  1883. begin
  1884. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  1885. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi),PF_S));
  1886. end;
  1887. else
  1888. internalerror(2003083101);
  1889. end;
  1890. if size=OS_64 then
  1891. begin
  1892. { the arm has an weired opinion how flags for SUB/ADD are handled }
  1893. ovloc.loc:=LOC_FLAGS;
  1894. case op of
  1895. OP_ADD:
  1896. ovloc.resflags:=F_CS;
  1897. OP_SUB:
  1898. ovloc.resflags:=F_CC;
  1899. end;
  1900. end;
  1901. end
  1902. else
  1903. begin
  1904. case op of
  1905. OP_AND,OP_OR,OP_XOR:
  1906. begin
  1907. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  1908. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  1909. end;
  1910. OP_ADD:
  1911. begin
  1912. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  1913. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi));
  1914. end;
  1915. OP_SUB:
  1916. begin
  1917. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  1918. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi));
  1919. end;
  1920. else
  1921. internalerror(2003083101);
  1922. end;
  1923. end;
  1924. end;
  1925. begin
  1926. cg:=tcgarm.create;
  1927. cg64:=tcg64farm.create;
  1928. end.