rgx86.pas 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the x86 specific class for the register
  4. allocator
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit rgx86;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. cclasses,globtype,
  23. cpubase,cpuinfo,cgbase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. rgobj;
  26. type
  27. trgx86 = class(trgobj)
  28. function get_spill_subreg(r : tregister) : tsubregister;override;
  29. function do_spill_replace(list:TAsmList;instr:taicpu;orgreg:tsuperregister;const spilltemp:treference):boolean;override;
  30. end;
  31. tpushedsavedloc = record
  32. case byte of
  33. 0: (pushed: boolean);
  34. 1: (ofs: longint);
  35. end;
  36. tpushedsavedfpu = array[tsuperregister] of tpushedsavedloc;
  37. trgx86fpu = class
  38. { The "usableregsxxx" contain all registers of type "xxx" that }
  39. { aren't currently allocated to a regvar. The "unusedregsxxx" }
  40. { contain all registers of type "xxx" that aren't currently }
  41. { allocated }
  42. unusedregsfpu,usableregsfpu : Tsuperregisterset;
  43. { these counters contain the number of elements in the }
  44. { unusedregsxxx/usableregsxxx sets }
  45. countunusedregsfpu : byte;
  46. { Contains the registers which are really used by the proc itself.
  47. It doesn't take care of registers used by called procedures
  48. }
  49. used_in_proc : tcpuregisterset;
  50. {reg_pushes_other : regvarother_longintarray;
  51. is_reg_var_other : regvarother_booleanarray;
  52. regvar_loaded_other : regvarother_booleanarray;}
  53. { tries to hold the amount of times which the current tree is processed }
  54. t_times: longint;
  55. fpuvaroffset : byte;
  56. constructor create;
  57. function getregisterfpu(list: TAsmList) : tregister;
  58. procedure ungetregisterfpu(list: TAsmList; r : tregister);
  59. { pushes and restores registers }
  60. procedure saveusedfpuregisters(list:TAsmList;
  61. var saved:Tpushedsavedfpu;
  62. const s:Tcpuregisterset);
  63. procedure restoreusedfpuregisters(list:TAsmList;
  64. const saved:Tpushedsavedfpu);
  65. { corrects the fpu stack register by ofs }
  66. function correct_fpuregister(r : tregister;ofs : byte) : tregister;
  67. end;
  68. implementation
  69. uses
  70. systems,
  71. verbose;
  72. const
  73. { This value is used in tsaved. If the array value is equal
  74. to this, then this means that this register is not used.}
  75. reg_not_saved = $7fffffff;
  76. {******************************************************************************
  77. Trgcpu
  78. ******************************************************************************}
  79. function trgx86.get_spill_subreg(r : tregister) : tsubregister;
  80. begin
  81. result:=getsubreg(r);
  82. end;
  83. function trgx86.do_spill_replace(list:TAsmList;instr:taicpu;orgreg:tsuperregister;const spilltemp:treference):boolean;
  84. {Decide wether a "replace" spill is possible, i.e. wether we can replace a register
  85. in an instruction by a memory reference. For example, in "mov ireg26d,0", the imaginary
  86. register ireg26d can be replaced by a memory reference.}
  87. var
  88. n,replaceoper : longint;
  89. begin
  90. result:=false;
  91. with instr do
  92. begin
  93. replaceoper:=-1;
  94. case ops of
  95. 1 :
  96. begin
  97. if (oper[0]^.typ=top_reg) then
  98. begin
  99. if get_alias(getsupreg(oper[0]^.reg))<>orgreg then
  100. internalerror(200410101);
  101. replaceoper:=0;
  102. end;
  103. end;
  104. 2,3 :
  105. begin
  106. { We can handle opcodes with 2 and 3 operands the same way. The opcodes
  107. with 3 registers are shrd/shld, where the 3rd operand is const or CL,
  108. that doesn't need spilling.
  109. However, due to AT&T order inside the compiler, the 3rd operand is
  110. numbered 0, so look at operand no. 1 and 2 if we have 3 operands by
  111. adding a "n". }
  112. n:=0;
  113. if ops=3 then
  114. n:=1;
  115. if (oper[n+0]^.typ=top_reg) and
  116. (oper[n+1]^.typ=top_reg) and
  117. (get_alias(getsupreg(oper[n+0]^.reg))<>get_alias(getsupreg(oper[n+1]^.reg))) then
  118. begin
  119. { One of the arguments shall be able to be replaced }
  120. if (getregtype(oper[n+0]^.reg)=regtype) and
  121. (get_alias(getsupreg(oper[n+0]^.reg))=orgreg) then
  122. replaceoper:=0+n
  123. else
  124. if (getregtype(oper[n+1]^.reg)=regtype) and
  125. (get_alias(getsupreg(oper[n+1]^.reg))=orgreg) then
  126. replaceoper:=1+n
  127. else
  128. internalerror(200704281);
  129. end;
  130. if (oper[n+0]^.typ=top_reg) and
  131. (oper[n+1]^.typ=top_const) then
  132. begin
  133. if (getregtype(oper[0+n]^.reg)=regtype) and
  134. (get_alias(getsupreg(oper[0+n]^.reg))=orgreg) then
  135. replaceoper:=0+n
  136. else
  137. internalerror(200704282);
  138. end;
  139. if (oper[n+0]^.typ=top_const) and
  140. (oper[n+1]^.typ=top_reg) then
  141. begin
  142. if (getregtype(oper[1+n]^.reg)=regtype) and
  143. (get_alias(getsupreg(oper[1+n]^.reg))=orgreg) then
  144. replaceoper:=1+n
  145. else
  146. internalerror(200704283);
  147. end;
  148. case replaceoper of
  149. 0 :
  150. begin
  151. { Some instructions don't allow memory references
  152. for source }
  153. case instr.opcode of
  154. A_BT,
  155. A_BTS,
  156. A_BTC,
  157. A_BTR :
  158. replaceoper:=-1;
  159. end;
  160. end;
  161. 1 :
  162. begin
  163. { Some instructions don't allow memory references
  164. for destination }
  165. case instr.opcode of
  166. A_MOVZX,
  167. A_MOVSX,
  168. A_MULSS,
  169. A_MULSD,
  170. A_SUBSS,
  171. A_SUBSD,
  172. A_ADDSD,
  173. A_ADDSS,
  174. A_DIVSD,
  175. A_DIVSS,
  176. A_SHLD,
  177. A_SHRD,
  178. A_CVTDQ2PD,
  179. A_CVTDQ2PS,
  180. A_CVTPD2DQ,
  181. A_CVTPD2PI,
  182. A_CVTPD2PS,
  183. A_CVTPI2PD,
  184. A_CVTPS2DQ,
  185. A_CVTPS2PD,
  186. A_CVTSD2SI,
  187. A_CVTSD2SS,
  188. A_CVTSI2SD,
  189. A_CVTSS2SD,
  190. A_CVTTPD2PI,
  191. A_CVTTPD2DQ,
  192. A_CVTTPS2DQ,
  193. A_CVTTSD2SI,
  194. A_CVTPI2PS,
  195. A_CVTPS2PI,
  196. A_CVTSI2SS,
  197. A_CVTSS2SI,
  198. A_CVTTPS2PI,
  199. A_CVTTSS2SI,
  200. A_IMUL,
  201. A_XORPD,
  202. A_XORPS,
  203. A_ORPD,
  204. A_ORPS,
  205. A_ANDPD,
  206. A_ANDPS:
  207. replaceoper:=-1;
  208. end;
  209. end;
  210. end;
  211. end;
  212. end;
  213. { Replace register with spill reference }
  214. if replaceoper<>-1 then
  215. begin
  216. oper[replaceoper]^.typ:=top_ref;
  217. new(oper[replaceoper]^.ref);
  218. oper[replaceoper]^.ref^:=spilltemp;
  219. { memory locations aren't guaranteed to be aligned }
  220. case opcode of
  221. A_MOVAPS:
  222. opcode:=A_MOVSS;
  223. A_MOVAPD:
  224. opcode:=A_MOVSD;
  225. end;
  226. result:=true;
  227. end;
  228. end;
  229. end;
  230. {******************************************************************************
  231. Trgx86fpu
  232. ******************************************************************************}
  233. constructor Trgx86fpu.create;
  234. begin
  235. used_in_proc:=[];
  236. t_times := 0;
  237. unusedregsfpu:=usableregsfpu;
  238. end;
  239. function trgx86fpu.getregisterfpu(list: TAsmList) : tregister;
  240. begin
  241. { note: don't return R_ST0, see comments above implementation of }
  242. { a_loadfpu_* methods in cgcpu (JM) }
  243. result:=NR_ST;
  244. end;
  245. procedure trgx86fpu.ungetregisterfpu(list : TAsmList; r : tregister);
  246. begin
  247. { nothing to do, fpu stack management is handled by the load/ }
  248. { store operations in cgcpu (JM) }
  249. end;
  250. function trgx86fpu.correct_fpuregister(r : tregister;ofs : byte) : tregister;
  251. begin
  252. correct_fpuregister:=r;
  253. setsupreg(correct_fpuregister,ofs);
  254. end;
  255. procedure trgx86fpu.saveusedfpuregisters(list: TAsmList;
  256. var saved : tpushedsavedfpu;
  257. const s: tcpuregisterset);
  258. var
  259. r : tregister;
  260. hr : treference;
  261. begin
  262. used_in_proc:=used_in_proc+s;
  263. {$warning TODO firstsavefpureg}
  264. (*
  265. { don't try to save the fpu registers if not desired (e.g. for }
  266. { the 80x86) }
  267. if firstsavefpureg <> R_NO then
  268. for r.enum:=firstsavefpureg to lastsavefpureg do
  269. begin
  270. saved[r.enum].ofs:=reg_not_saved;
  271. { if the register is used by the calling subroutine and if }
  272. { it's not a regvar (those are handled separately) }
  273. if not is_reg_var_other[r.enum] and
  274. (r.enum in s) and
  275. { and is present in use }
  276. not(r.enum in unusedregsfpu) then
  277. begin
  278. { then save it }
  279. tg.GetTemp(list,extended_size,tt_persistent,hr);
  280. saved[r.enum].ofs:=hr.offset;
  281. cg.a_loadfpu_reg_ref(list,OS_FLOAT,OS_FLOAT,r,hr);
  282. cg.a_reg_dealloc(list,r);
  283. include(unusedregsfpu,r.enum);
  284. inc(countunusedregsfpu);
  285. end;
  286. end;
  287. *)
  288. end;
  289. procedure trgx86fpu.restoreusedfpuregisters(list : TAsmList;
  290. const saved : tpushedsavedfpu);
  291. var
  292. r,r2 : tregister;
  293. hr : treference;
  294. begin
  295. {$warning TODO firstsavefpureg}
  296. (*
  297. if firstsavefpureg <> R_NO then
  298. for r.enum:=lastsavefpureg downto firstsavefpureg do
  299. begin
  300. if saved[r.enum].ofs <> reg_not_saved then
  301. begin
  302. r2.enum:=R_INTREGISTER;
  303. r2.number:=NR_FRAME_POINTER_REG;
  304. reference_reset_base(hr,r2,saved[r.enum].ofs);
  305. cg.a_reg_alloc(list,r);
  306. cg.a_loadfpu_ref_reg(list,OS_FLOAT,OS_FLOAT,hr,r);
  307. if not (r.enum in unusedregsfpu) then
  308. { internalerror(10)
  309. in n386cal we always save/restore the reg *state*
  310. using save/restoreunusedstate -> the current state
  311. may not be real (JM) }
  312. else
  313. begin
  314. dec(countunusedregsfpu);
  315. exclude(unusedregsfpu,r.enum);
  316. end;
  317. tg.UnGetTemp(list,hr);
  318. end;
  319. end;
  320. *)
  321. end;
  322. (*
  323. procedure Trgx86fpu.saveotherregvars(list: TAsmList; const s: totherregisterset);
  324. var
  325. r: Tregister;
  326. begin
  327. if not(cs_opt_regvar in current_settings.optimizerswitches) then
  328. exit;
  329. if firstsavefpureg <> NR_NO then
  330. for r.enum := firstsavefpureg to lastsavefpureg do
  331. if is_reg_var_other[r.enum] and
  332. (r.enum in s) then
  333. store_regvar(list,r);
  334. end;
  335. *)
  336. end.