| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479 | {    Copyright (c) 1998-2002 by Florian Klaempfl    This unit implements the code generator for the SPARC    This program is free software; you can redistribute it and/or modify    it under the terms of the GNU General Public License as published by    the Free Software Foundation; either version 2 of the License, or    (at your option) any later version.    This program is distributed in the hope that it will be useful,    but WITHOUT ANY WARRANTY; without even the implied warranty of    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the    GNU General Public License for more details.    You should have received a copy of the GNU General Public License    along with this program; if not, write to the Free Software    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. ****************************************************************************}unit cgcpu;{$i fpcdefs.inc}interface    uses       globtype,parabase,       cgbase,cgutils,cgobj,cg64f32,       aasmbase,aasmtai,aasmcpu,       cpubase,cpuinfo,       node,symconst,SymType,symdef,       rgcpu;    type      TCgSparc=class(tcg)      protected        function IsSimpleRef(const ref:treference):boolean;     public        procedure init_register_allocators;override;        procedure done_register_allocators;override;        function  getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;        { sparc special, needed by cg64 }        procedure make_simple_ref(list:taasmoutput;var ref: treference);        procedure handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);        procedure handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);        { parameter }        procedure a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);override;        procedure a_param_ref(list:TAasmOutput;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;        procedure a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);override;        procedure a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;        procedure a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;        procedure a_call_name(list:TAasmOutput;const s:string);override;        procedure a_call_reg(list:TAasmOutput;Reg:TRegister);override;        { General purpose instructions }        procedure a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;        procedure a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;        procedure a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;        procedure a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;        procedure a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;        procedure a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;        { move instructions }        procedure a_load_const_reg(list:TAasmOutput;size:tcgsize;a:aint;reg:tregister);override;        procedure a_load_const_ref(list:TAasmOutput;size:tcgsize;a:aint;const ref:TReference);override;        procedure a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;        procedure a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;        procedure a_load_reg_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;        procedure a_loadaddr_ref_reg(list:TAasmOutput;const ref:TReference;r:tregister);override;        { fpu move instructions }        procedure a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);override;        procedure a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);override;        procedure a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);override;        { comparison operations }        procedure a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;        procedure a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;        procedure a_jmp_always(List:TAasmOutput;l:TAsmLabel);override;        procedure a_jmp_name(list : taasmoutput;const s : string);override;        procedure a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:tasmlabel);{ override;}        procedure a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);override;        procedure g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);override;        procedure g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);override;        procedure g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);override;        procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;        procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;        procedure g_restore_standard_registers(list:taasmoutput);override;        procedure g_save_standard_registers(list : taasmoutput);override;        procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;        procedure g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);override;        procedure g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);        procedure g_intf_wrapper(list: TAAsmoutput; procdef: tprocdef; const labelname: string; ioffset: longint);override;      end;      TCg64Sparc=class(tcg64f32)      private        procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);      public        procedure a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);override;        procedure a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);override;        procedure a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);override;        procedure a_op64_reg_reg(list:TAasmOutput;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;        procedure a_op64_const_reg(list:TAasmOutput;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;        procedure a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;        procedure a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;        procedure a_op64_const_reg_reg_checkoverflow(list: taasmoutput;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;        procedure a_op64_reg_reg_reg_checkoverflow(list: taasmoutput;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;      end;    const      TOpCG2AsmOp : array[topcg] of TAsmOp=(        A_NONE,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR      );      TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(        A_NONE,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc      );      TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,        C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A      );implementation  uses    globals,verbose,systems,cutils,    paramgr,fmodule,    tgobj,    procinfo,cpupi;    function TCgSparc.IsSimpleRef(const ref:treference):boolean;      begin        if (ref.base=NR_NO) and (ref.index<>NR_NO) then          InternalError(2002100804);        result :=not(assigned(ref.symbol))and                  (((ref.index = NR_NO) and                   (ref.offset >= simm13lo) and                    (ref.offset <= simm13hi)) or                  ((ref.index <> NR_NO) and                  (ref.offset = 0)));      end;    procedure tcgsparc.make_simple_ref(list:taasmoutput;var ref: treference);      var        tmpreg : tregister;        tmpref : treference;      begin        tmpreg:=NR_NO;        { Be sure to have a base register }        if (ref.base=NR_NO) then          begin            ref.base:=ref.index;            ref.index:=NR_NO;          end;        if (cs_create_pic in aktmoduleswitches) and          assigned(ref.symbol) then          begin            tmpreg:=GetIntRegister(list,OS_INT);            reference_reset(tmpref);            tmpref.symbol:=ref.symbol;            tmpref.refaddr:=addr_pic;            if not(pi_needs_got in current_procinfo.flags) then              internalerror(200501161);            tmpref.index:=current_procinfo.got;            list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));            ref.symbol:=nil;            if (ref.index<>NR_NO) then              begin                list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));                ref.index:=tmpreg;              end            else              begin                if ref.base<>NR_NO then                  ref.index:=tmpreg                else                  ref.base:=tmpreg;              end;          end;        { When need to use SETHI, do it first }        if assigned(ref.symbol) or           (ref.offset<simm13lo) or           (ref.offset>simm13hi) then          begin            tmpreg:=GetIntRegister(list,OS_INT);            reference_reset(tmpref);            tmpref.symbol:=ref.symbol;            tmpref.offset:=ref.offset;            tmpref.refaddr:=addr_hi;            list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));            if (ref.offset=0) and (ref.index=NR_NO) and              (ref.base=NR_NO) then              begin                ref.refaddr:=addr_lo;              end            else              begin                { Load the low part is left }                tmpref.refaddr:=addr_lo;                list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));                ref.offset:=0;                { symbol is loaded }                ref.symbol:=nil;              end;            if (ref.index<>NR_NO) then              begin                list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));                ref.index:=tmpreg;              end            else              begin                if ref.base<>NR_NO then                  ref.index:=tmpreg                else                  ref.base:=tmpreg;              end;          end;        if (ref.base<>NR_NO) then          begin            if (ref.index<>NR_NO) and               ((ref.offset<>0) or assigned(ref.symbol)) then              begin                if tmpreg=NR_NO then                  tmpreg:=GetIntRegister(list,OS_INT);                list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));                ref.base:=tmpreg;                ref.index:=NR_NO;              end;          end;      end;    procedure tcgsparc.handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);      begin        make_simple_ref(list,ref);        if isstore then          list.concat(taicpu.op_reg_ref(op,reg,ref))        else          list.concat(taicpu.op_ref_reg(op,ref,reg));      end;    procedure tcgsparc.handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);      var        tmpreg : tregister;      begin        if (a<simm13lo) or           (a>simm13hi) then          begin            tmpreg:=GetIntRegister(list,OS_INT);            a_load_const_reg(list,OS_INT,a,tmpreg);            list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));          end        else          list.concat(taicpu.op_reg_const_reg(op,src,a,dst));      end;{****************************************************************************                              Assembler code****************************************************************************}    procedure Tcgsparc.init_register_allocators;      begin        inherited init_register_allocators;        if (cs_create_pic in aktmoduleswitches) and          (pi_needs_got in current_procinfo.flags) then          begin            current_procinfo.got:=NR_L7;            rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,                [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,                 RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],                first_int_imreg,[]);          end        else          rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,              [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,               RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],              first_int_imreg,[]);        rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,            [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,             RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,             RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,             RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],            first_fpu_imreg,[]);      end;    procedure Tcgsparc.done_register_allocators;      begin        rg[R_INTREGISTER].free;        rg[R_FPUREGISTER].free;        inherited done_register_allocators;      end;    function tcgsparc.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;      begin        if size=OS_F64 then          result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)        else          result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);      end;    procedure TCgSparc.a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);      var        Ref:TReference;      begin        paraloc.check_simple_location;        case paraloc.location^.loc of          LOC_REGISTER,LOC_CREGISTER:            a_load_const_reg(list,size,a,paraloc.location^.register);          LOC_REFERENCE:            begin              { Code conventions need the parameters being allocated in %o6+92 }              with paraloc.location^.Reference do                begin                  if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then                    InternalError(2002081104);                  reference_reset_base(ref,index,offset);                end;              a_load_const_ref(list,size,a,ref);            end;          else            InternalError(2002122200);        end;      end;    procedure TCgSparc.a_param_ref(list:TAasmOutput;sz:TCgSize;const r:TReference;const paraloc:TCGPara);      var        ref: treference;        tmpreg:TRegister;      begin        paraloc.check_simple_location;        with paraloc.location^ do          begin            case loc of              LOC_REGISTER,LOC_CREGISTER :                a_load_ref_reg(list,sz,sz,r,Register);              LOC_REFERENCE:                begin                  { Code conventions need the parameters being allocated in %o6+92 }                  with Reference do                    begin                      if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then                        InternalError(2002081104);                      reference_reset_base(ref,index,offset);                    end;                  tmpreg:=GetIntRegister(list,OS_INT);                  a_load_ref_reg(list,sz,sz,r,tmpreg);                  a_load_reg_ref(list,sz,sz,tmpreg,ref);                end;              else                internalerror(2002081103);            end;          end;      end;    procedure TCgSparc.a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);      var        Ref:TReference;        TmpReg:TRegister;      begin        paraloc.check_simple_location;        with paraloc.location^ do          begin            case loc of              LOC_REGISTER,LOC_CREGISTER:                a_loadaddr_ref_reg(list,r,register);              LOC_REFERENCE:                begin                  reference_reset(ref);                  ref.base := reference.index;                  ref.offset := reference.offset;                  tmpreg:=GetAddressRegister(list);                  a_loadaddr_ref_reg(list,r,tmpreg);                  a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);                end;              else                internalerror(2002080701);            end;          end;      end;    procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);      var         href,href2 : treference;         hloc : pcgparalocation;      begin        href:=ref;        hloc:=paraloc.location;        while assigned(hloc) do          begin            case hloc^.loc of              LOC_REGISTER :                a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);              LOC_REFERENCE :                begin                  reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);                  a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);                end;              else                internalerror(200408241);           end;           inc(href.offset,tcgsize2size[hloc^.size]);           hloc:=hloc^.next;         end;      end;    procedure tcgsparc.a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);      var        href : treference;      begin        tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);        a_loadfpu_reg_ref(list,size,r,href);        a_paramfpu_ref(list,size,href,paraloc);        tg.Ungettemp(list,href);      end;    procedure TCgSparc.a_call_name(list:TAasmOutput;const s:string);      begin        list.concat(taicpu.op_sym(A_CALL,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));        { Delay slot }        list.concat(taicpu.op_none(A_NOP));      end;    procedure TCgSparc.a_call_reg(list:TAasmOutput;Reg:TRegister);      begin        list.concat(taicpu.op_reg(A_CALL,reg));        { Delay slot }        list.concat(taicpu.op_none(A_NOP));     end;    {********************** load instructions ********************}    procedure TCgSparc.a_load_const_reg(list : TAasmOutput;size : TCGSize;a : aint;reg : TRegister);      begin        { we don't use the set instruction here because it could be evalutated to two          instructions which would cause problems with the delay slot (FK) }        if (a=0) then          list.concat(taicpu.op_reg(A_CLR,reg))        { sethi allows to set the upper 22 bit, so we'll take full advantage of it }        else if (a and aint($1fff))=0 then          list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))        else if (a>=simm13lo) and (a<=simm13hi) then          list.concat(taicpu.op_const_reg(A_MOV,a,reg))        else          begin            list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));            list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));          end;      end;    procedure TCgSparc.a_load_const_ref(list : TAasmOutput;size : tcgsize;a : aint;const ref : TReference);      begin        if a=0 then          a_load_reg_ref(list,size,size,NR_G0,ref)        else          inherited a_load_const_ref(list,size,a,ref);      end;    procedure TCgSparc.a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);      var        op : tasmop;      begin        if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then          fromsize := tosize;        case fromsize of          { signed integer registers }          OS_8,          OS_S8:            Op:=A_STB;          OS_16,          OS_S16:            Op:=A_STH;          OS_32,          OS_S32:            Op:=A_ST;          else            InternalError(2002122100);        end;        handle_load_store(list,true,op,reg,ref);      end;    procedure TCgSparc.a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);      var        op : tasmop;      begin        if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then          fromsize := tosize;        case fromsize of          OS_S8:            Op:=A_LDSB;{Load Signed Byte}          OS_8:            Op:=A_LDUB;{Load Unsigned Byte}          OS_S16:            Op:=A_LDSH;{Load Signed Halfword}          OS_16:            Op:=A_LDUH;{Load Unsigned Halfword}          OS_S32,          OS_32:            Op:=A_LD;{Load Word}          OS_S64,          OS_64:            Op:=A_LDD;{Load a Long Word}          else            InternalError(2002122101);        end;        handle_load_store(list,false,op,reg,ref);      end;    procedure TCgSparc.a_load_reg_reg(list:TAasmOutput;fromsize,tosize:tcgsize;reg1,reg2:tregister);      var        instr : taicpu;      begin        if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or           (            (tcgsize2size[tosize] = tcgsize2size[fromsize]) and            (tosize <> fromsize) and            not(fromsize in [OS_32,OS_S32])           ) then          begin            case tosize of              OS_8 :                a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);              OS_16 :                a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);              OS_32,              OS_S32 :                begin                  instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);                  list.Concat(instr);                  { Notify the register allocator that we have written a move instruction so                   it can try to eliminate it. }                  add_move_instruction(instr);                end;              OS_S8 :                begin                  list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));                  list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));                end;              OS_S16 :                begin                  list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));                  list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));                end;              else                internalerror(2002090901);            end;          end        else          begin            if reg1<>reg2 then              begin                { same size, only a register mov required }                instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);                list.Concat(instr);                { Notify the register allocator that we have written a move instruction so                  it can try to eliminate it. }                add_move_instruction(instr);              end;          end;      end;    procedure TCgSparc.a_loadaddr_ref_reg(list : TAasmOutput;const ref : TReference;r : tregister);      var         tmpref,href : treference;         hreg,tmpreg : tregister;      begin        href:=ref;        if (href.base=NR_NO) and (href.index<>NR_NO) then          internalerror(200306171);        if (cs_create_pic in aktmoduleswitches) and          assigned(href.symbol) then          begin            tmpreg:=GetIntRegister(list,OS_ADDR);            reference_reset(tmpref);            tmpref.symbol:=href.symbol;            tmpref.refaddr:=addr_pic;            if not(pi_needs_got in current_procinfo.flags) then              internalerror(200501161);            tmpref.base:=current_procinfo.got;            list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));            href.symbol:=nil;            if (href.index<>NR_NO) then              begin                list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));                href.index:=tmpreg;              end            else              begin                if href.base<>NR_NO then                  href.index:=tmpreg                else                  href.base:=tmpreg;              end;          end;        { At least big offset (need SETHI), maybe base and maybe index }        if assigned(href.symbol) or           (href.offset<simm13lo) or           (href.offset>simm13hi) then          begin            hreg:=GetAddressRegister(list);            reference_reset(tmpref);            tmpref.symbol := href.symbol;            tmpref.offset := href.offset;            tmpref.refaddr := addr_hi;            list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));            { Only the low part is left }            tmpref.refaddr:=addr_lo;            list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));            if href.base<>NR_NO then              begin                if href.index<>NR_NO then                  begin                    list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));                    list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));                  end                else                  list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));              end            else              begin                if hreg<>r then                  a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);              end;          end        else        { At least small offset, maybe base and maybe index }          if href.offset<>0 then            begin              if href.base<>NR_NO then                begin                  if href.index<>NR_NO then                    begin                      hreg:=GetAddressRegister(list);                      list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));                      list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));                    end                  else                    list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));                end              else                list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));            end        else        { Both base and index }          if href.index<>NR_NO then            list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))        else        { Only base }          if href.base<>NR_NO then            a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)        else          { only offset, can be generated by absolute }          a_load_const_reg(list,OS_ADDR,href.offset,r);      end;    procedure TCgSparc.a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);      const         FpuMovInstr : Array[OS_F32..OS_F64] of TAsmOp =           (A_FMOVS,A_FMOVD);      var        instr : taicpu;      begin        if reg1<>reg2 then          begin            instr:=taicpu.op_reg_reg(fpumovinstr[size],reg1,reg2);            list.Concat(instr);            { Notify the register allocator that we have written a move instruction so              it can try to eliminate it. }            add_move_instruction(instr);          end;      end;    procedure TCgSparc.a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);       const         FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =           (A_LDF,A_LDDF);       begin         handle_load_store(list,false,fpuloadinstr[size],reg,ref);       end;     procedure TCgSparc.a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);       const         FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =           (A_STF,A_STDF);       begin         handle_load_store(list,true,fpuloadinstr[size],reg,ref);       end;    procedure TCgSparc.a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);      begin        if Op in [OP_NEG,OP_NOT] then          internalerror(200306011);        if (a=0) then          list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))        else          handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);      end;    procedure TCgSparc.a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);      var        a : aint;      begin        Case Op of          OP_NEG :            list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));          OP_NOT :            begin              case size of                OS_8 :                  a:=aint($ffffff00);                OS_16 :                  a:=aint($ffff0000);                else                  a:=0;              end;              handle_reg_const_reg(list,A_XNOR,src,a,dst);            end;          else            list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));        end;      end;    procedure TCgSparc.a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);      var        power : longInt;      begin        case op of          OP_MUL,          OP_IMUL:            begin              if ispowerof2(a,power) then                begin                  { can be done with a shift }                  inherited a_op_const_reg_reg(list,op,size,a,src,dst);                  exit;                end;            end;          OP_SUB,          OP_ADD :            begin              if (a=0) then                begin                  a_load_reg_reg(list,size,size,src,dst);                  exit;                end;            end;        end;        handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);      end;    procedure TCgSparc.a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);      begin        list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));      end;    procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);      var        power : longInt;        tmpreg1,tmpreg2 : tregister;      begin        ovloc.loc:=LOC_VOID;        case op of          OP_SUB,          OP_ADD :            begin              if (a=0) then                begin                  a_load_reg_reg(list,size,size,src,dst);                  exit;                end;            end;        end;        if setflags then          begin            handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);            case op of              OP_MUL:                begin                  tmpreg1:=GetIntRegister(list,OS_INT);                  list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));                  list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));                  ovloc.loc:=LOC_FLAGS;                  ovloc.resflags:=F_NE;                end;              OP_IMUL:                begin                  tmpreg1:=GetIntRegister(list,OS_INT);                  tmpreg2:=GetIntRegister(list,OS_INT);                  list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));                  list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));                  list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));                  ovloc.loc:=LOC_FLAGS;                  ovloc.resflags:=F_NE;                end;            end;          end        else          handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst)      end;    procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);      var        tmpreg1,tmpreg2 : tregister;      begin        ovloc.loc:=LOC_VOID;        if setflags then          begin            list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));            case op of              OP_MUL:                begin                  tmpreg1:=GetIntRegister(list,OS_INT);                  list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));                  list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));                  ovloc.loc:=LOC_FLAGS;                  ovloc.resflags:=F_NE;                end;              OP_IMUL:                begin                  tmpreg1:=GetIntRegister(list,OS_INT);                  tmpreg2:=GetIntRegister(list,OS_INT);                  list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));                  list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));                  list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));                  ovloc.loc:=LOC_FLAGS;                  ovloc.resflags:=F_NE;                end;            end;          end        else          list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst))      end;  {*************** compare instructructions ****************}    procedure TCgSparc.a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);      begin        if (a=0) then          list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))        else          handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);        a_jmp_cond(list,cmp_op,l);      end;    procedure TCgSparc.a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);      begin        list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));        a_jmp_cond(list,cmp_op,l);      end;    procedure TCgSparc.a_jmp_always(List:TAasmOutput;l:TAsmLabel);      begin        List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(l.name,AB_EXTERNAL,AT_FUNCTION)));        { Delay slot }        list.Concat(TAiCpu.Op_none(A_NOP));      end;    procedure tcgsparc.a_jmp_name(list : taasmoutput;const s : string);      begin        List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));        { Delay slot }        list.Concat(TAiCpu.Op_none(A_NOP));      end;    procedure TCgSparc.a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:TAsmLabel);      var        ai:TAiCpu;      begin        ai:=TAiCpu.Op_sym(A_Bxx,l);        ai.SetCondition(TOpCmp2AsmCond[cond]);        list.Concat(ai);        { Delay slot }        list.Concat(TAiCpu.Op_none(A_NOP));      end;    procedure TCgSparc.a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);      var        ai : taicpu;        op : tasmop;      begin        if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then          op:=A_FBxx        else          op:=A_Bxx;        ai := Taicpu.op_sym(op,l);        ai.SetCondition(flags_to_cond(f));        list.Concat(ai);        { Delay slot }        list.Concat(TAiCpu.Op_none(A_NOP));      end;    procedure TCgSparc.g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);      var        hl : tasmlabel;      begin        objectlibrary.getlabel(hl);        a_load_const_reg(list,size,1,reg);        a_jmp_flags(list,f,hl);        a_load_const_reg(list,size,0,reg);        a_label(list,hl);      end;    procedure tcgsparc.g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);      var        l : tlocation;      begin        l.loc:=LOC_VOID;        g_overflowCheck_loc(list,loc,def,l);      end;    procedure TCgSparc.g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);      var        hl : tasmlabel;        ai:TAiCpu;        hflags : tresflags;      begin        if not(cs_check_overflow in aktlocalswitches) then          exit;        objectlibrary.getlabel(hl);        case ovloc.loc of          LOC_VOID:            begin              if not((def.deftype=pointerdef) or                    ((def.deftype=orddef) and                     (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then                begin                  ai:=TAiCpu.Op_sym(A_Bxx,hl);                  ai.SetCondition(C_NO);                  list.Concat(ai);                  { Delay slot }                  list.Concat(TAiCpu.Op_none(A_NOP));                end              else                a_jmp_cond(list,OC_AE,hl);            end;          LOC_FLAGS:            begin              hflags:=ovloc.resflags;              inverse_flags(hflags);              cg.a_jmp_flags(list,hflags,hl);            end;          else            internalerror(200409281);        end;        a_call_name(list,'FPC_OVERFLOW');        a_label(list,hl);      end;  { *********** entry/exit code and address loading ************ }    procedure TCgSparc.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);      begin        if nostackframe then          exit;        { Althogh the SPARC architecture require only word alignment, software          convention and the operating system require every stack frame to be double word          aligned }        LocalSize:=align(LocalSize,8);        { Execute the SAVE instruction to get a new register window and create a new          stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state          before execution of the SAVE instrucion so it is the caller %i6, when the %i6          after execution of that instruction is the called function stack pointer}        { constant can be 13 bit signed, since it's negative, size can be max. 4096 }        if LocalSize>4096 then          begin            a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);            list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));          end        else          list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));        if (cs_create_pic in aktmoduleswitches) and          (pi_needs_got in current_procinfo.flags) then          begin            current_procinfo.got:=NR_L7;          end;      end;    procedure TCgSparc.g_restore_standard_registers(list:taasmoutput);      begin        { The sparc port uses the sparc standard calling convetions so this function has no used }      end;    procedure TCgSparc.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);      var        hr : treference;      begin        if paramanager.ret_in_param(current_procinfo.procdef.rettype.def,current_procinfo.procdef.proccalloption) then          begin            reference_reset(hr);            hr.offset:=12;            hr.refaddr:=addr_full;            if nostackframe then              begin                hr.base:=NR_O7;                list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));                list.concat(Taicpu.op_none(A_NOP))              end            else              begin                { We use trivial restore in the delay slot of the JMPL instruction, as we                  already set result onto %i0 }                hr.base:=NR_I7;                list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));                list.concat(Taicpu.op_none(A_RESTORE));              end;          end        else          begin            if nostackframe then              begin                { Here we need to use RETL instead of RET so it uses %o7 }                list.concat(Taicpu.op_none(A_RETL));                list.concat(Taicpu.op_none(A_NOP))              end            else              begin                { We use trivial restore in the delay slot of the JMPL instruction, as we                  already set result onto %i0 }                list.concat(Taicpu.op_none(A_RET));                list.concat(Taicpu.op_none(A_RESTORE));              end;          end;      end;    procedure TCgSparc.g_save_standard_registers(list : taasmoutput);      begin        { The sparc port uses the sparc standard calling convetions so this function has no used }      end;    { ************* concatcopy ************ }    procedure tcgsparc.g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);      var        paraloc1,paraloc2,paraloc3 : TCGPara;      begin        paraloc1.init;        paraloc2.init;        paraloc3.init;        paramanager.getintparaloc(pocall_default,1,paraloc1);        paramanager.getintparaloc(pocall_default,2,paraloc2);        paramanager.getintparaloc(pocall_default,3,paraloc3);        paramanager.allocparaloc(list,paraloc3);        a_param_const(list,OS_INT,len,paraloc3);        paramanager.allocparaloc(list,paraloc2);        a_paramaddr_ref(list,dest,paraloc2);        paramanager.allocparaloc(list,paraloc2);        a_paramaddr_ref(list,source,paraloc1);        paramanager.freeparaloc(list,paraloc3);        paramanager.freeparaloc(list,paraloc2);        paramanager.freeparaloc(list,paraloc1);        alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));        alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));        a_call_name(list,'FPC_MOVE');        dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));        dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));        paraloc3.done;        paraloc2.done;        paraloc1.done;      end;    procedure TCgSparc.g_concatcopy(list:taasmoutput;const source,dest:treference;len:aint);      var        tmpreg1,        hreg,        countreg: TRegister;        src, dst: TReference;        lab: tasmlabel;        count, count2: aint;      begin        if len>high(longint) then          internalerror(2002072704);        { anybody wants to determine a good value here :)? }        if len>100 then          g_concatcopy_move(list,source,dest,len)        else          begin            reference_reset(src);            reference_reset(dst);            { load the address of source into src.base }            src.base:=GetAddressRegister(list);            a_loadaddr_ref_reg(list,source,src.base);            { load the address of dest into dst.base }            dst.base:=GetAddressRegister(list);            a_loadaddr_ref_reg(list,dest,dst.base);            { generate a loop }            count:=len div 4;            if count>4 then              begin                { the offsets are zero after the a_loadaddress_ref_reg and just }                { have to be set to 8. I put an Inc there so debugging may be   }                { easier (should offset be different from zero here, it will be }                { easy to notice in the generated assembler                     }                countreg:=GetIntRegister(list,OS_INT);                tmpreg1:=GetIntRegister(list,OS_INT);                a_load_const_reg(list,OS_INT,count,countreg);                { explicitely allocate R_O0 since it can be used safely here }                { (for holding date that's being copied)                    }                objectlibrary.getlabel(lab);                a_label(list, lab);                list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));                list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));                list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));                list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));                list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));                a_jmp_cond(list,OC_NE,lab);                list.concat(taicpu.op_none(A_NOP));                { keep the registers alive }                list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));                list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));                list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));                len := len mod 4;              end;            { unrolled loop }            count:=len div 4;            if count>0 then              begin                tmpreg1:=GetIntRegister(list,OS_INT);                for count2 := 1 to count do                  begin                    list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));                    list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));                    inc(src.offset,4);                    inc(dst.offset,4);                  end;                len := len mod 4;              end;            if (len and 4) <> 0 then              begin                hreg:=GetIntRegister(list,OS_INT);                a_load_ref_reg(list,OS_32,OS_32,src,hreg);                a_load_reg_ref(list,OS_32,OS_32,hreg,dst);                inc(src.offset,4);                inc(dst.offset,4);              end;            { copy the leftovers }            if (len and 2) <> 0 then              begin                hreg:=GetIntRegister(list,OS_INT);                a_load_ref_reg(list,OS_16,OS_16,src,hreg);                a_load_reg_ref(list,OS_16,OS_16,hreg,dst);                inc(src.offset,2);                inc(dst.offset,2);              end;            if (len and 1) <> 0 then              begin                hreg:=GetIntRegister(list,OS_INT);                a_load_ref_reg(list,OS_8,OS_8,src,hreg);                a_load_reg_ref(list,OS_8,OS_8,hreg,dst);              end;          end;      end;    procedure tcgsparc.g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);      var        src, dst: TReference;        tmpreg1,        countreg: TRegister;        i : aint;        lab: tasmlabel;      begin        if len>31 then          g_concatcopy_move(list,source,dest,len)        else          begin            reference_reset(src);            reference_reset(dst);            { load the address of source into src.base }            src.base:=GetAddressRegister(list);            a_loadaddr_ref_reg(list,source,src.base);            { load the address of dest into dst.base }            dst.base:=GetAddressRegister(list);            a_loadaddr_ref_reg(list,dest,dst.base);            { generate a loop }            if len>4 then              begin                { the offsets are zero after the a_loadaddress_ref_reg and just }                { have to be set to 8. I put an Inc there so debugging may be   }                { easier (should offset be different from zero here, it will be }                { easy to notice in the generated assembler                     }                countreg:=GetIntRegister(list,OS_INT);                tmpreg1:=GetIntRegister(list,OS_INT);                a_load_const_reg(list,OS_INT,len,countreg);                { explicitely allocate R_O0 since it can be used safely here }                { (for holding date that's being copied)                    }                objectlibrary.getlabel(lab);                a_label(list, lab);                list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));                list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));                list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));                list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));                list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));                a_jmp_cond(list,OC_NE,lab);                list.concat(taicpu.op_none(A_NOP));                { keep the registers alive }                list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));                list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));                list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));              end            else              begin                { unrolled loop }                tmpreg1:=GetIntRegister(list,OS_INT);                for i:=1 to len do                  begin                    list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));                    list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));                    inc(src.offset);                    inc(dst.offset);                  end;              end;          end;      end;    procedure tcgsparc.g_intf_wrapper(list: TAAsmoutput; procdef: tprocdef; const labelname: string; ioffset: longint);      var        make_global : boolean;        href : treference;      begin        if not(procdef.proctypeoption in [potype_function,potype_procedure]) then          Internalerror(200006137);        if not assigned(procdef._class) or           (procdef.procoptions*[po_classmethod, po_staticmethod,             po_methodpointer, po_interrupt, po_iocheck]<>[]) then          Internalerror(200006138);        if procdef.owner.symtabletype<>objectsymtable then          Internalerror(200109191);        make_global:=false;        if (not current_module.is_unit) or           (procdef.owner.defowner.owner.symtabletype=globalsymtable) then          make_global:=true;        if make_global then          List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))        else          List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));        { set param1 interface to self  }        g_adjust_self_value(list,procdef,ioffset);        if po_virtualmethod in procdef.procoptions then          begin            if (procdef.extnumber=$ffff) then              Internalerror(200006139);            { mov  0(%rdi),%rax ; load vmt}            reference_reset_base(href,NR_O0,0);            cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_L0);            { jmp *vmtoffs(%eax) ; method offs }            reference_reset_base(href,NR_L0,procdef._class.vmtmethodoffset(procdef.extnumber));            list.concat(taicpu.op_ref_reg(A_LD,href,NR_L1));            list.concat(taicpu.op_reg(A_JMP,NR_L1));          end        else          list.concat(taicpu.op_sym(A_BA,objectlibrary.newasmsymbol(procdef.mangledname,AB_EXTERNAL,AT_FUNCTION)));        { Delay slot }        list.Concat(TAiCpu.Op_none(A_NOP));        List.concat(Tai_symbol_end.Createname(labelname));      end;{****************************************************************************                               TCG64Sparc****************************************************************************}    procedure tcg64sparc.a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);      var        tmpref: treference;      begin        { Override this function to prevent loading the reference twice }        tmpref:=ref;        cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);        inc(tmpref.offset,4);        cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);      end;    procedure tcg64sparc.a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);      var        tmpref: treference;      begin        { Override this function to prevent loading the reference twice }        tmpref:=ref;        cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);        inc(tmpref.offset,4);        cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);      end;    procedure tcg64sparc.a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);      var        hreg64 : tregister64;      begin        { Override this function to prevent loading the reference twice.          Use here some extra registers, but those are optimized away by the RA }        hreg64.reglo:=cg.GetIntRegister(list,OS_32);        hreg64.reghi:=cg.GetIntRegister(list,OS_32);        a_load64_ref_reg(list,r,hreg64);        a_param64_reg(list,hreg64,paraloc);      end;    procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);      begin        case op of          OP_ADD :            begin              op1:=A_ADDCC;              if checkoverflow then                op2:=A_ADDXCC              else                op2:=A_ADDX;            end;          OP_SUB :            begin              op1:=A_SUBCC;              if checkoverflow then                op2:=A_SUBXCC              else                op2:=A_SUBX;            end;          OP_XOR :            begin              op1:=A_XOR;              op2:=A_XOR;            end;          OP_OR :            begin              op1:=A_OR;              op2:=A_OR;            end;          OP_AND :            begin              op1:=A_AND;              op2:=A_AND;            end;          else            internalerror(200203241);        end;      end;    procedure TCg64Sparc.a_op64_reg_reg(list:TAasmOutput;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);      var        op1,op2 : TAsmOp;      begin        case op of          OP_NEG :            begin              { Use the simple code: y=0-z }              list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));              list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));              exit;            end;          OP_NOT :            begin              list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));              list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));              exit;            end;        end;        get_64bit_ops(op,op1,op2,false);        list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));        list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));      end;    procedure TCg64Sparc.a_op64_const_reg(list:TAasmOutput;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);      var        op1,op2:TAsmOp;      begin        case op of          OP_NEG,          OP_NOT :            internalerror(200306017);        end;        get_64bit_ops(op,op1,op2,false);        tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);        tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);      end;    procedure tcg64sparc.a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);      var        l : tlocation;      begin        a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);      end;    procedure tcg64sparc.a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);      var        l : tlocation;      begin        a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);      end;    procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: taasmoutput;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);      var        op1,op2:TAsmOp;      begin        case op of          OP_NEG,          OP_NOT :            internalerror(200306017);        end;        get_64bit_ops(op,op1,op2,setflags);        tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);        tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);      end;    procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: taasmoutput;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);      var        op1,op2:TAsmOp;      begin        case op of          OP_NEG,          OP_NOT :            internalerror(200306017);        end;        get_64bit_ops(op,op1,op2,setflags);        list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));        list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));      end;begin  cg:=TCgSparc.Create;  cg64:=TCg64Sparc.Create;end.
 |