cpubase.pas 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the PowerPC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This Unit contains the base types for the PowerPC
  19. }
  20. unit cpubase;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. strings,cutils,cclasses,aasmbase,cpuinfo,cginfo;
  25. {*****************************************************************************
  26. Assembler Opcodes
  27. *****************************************************************************}
  28. type
  29. TAsmOp=(A_None,
  30. { normal opcodes }
  31. a_add, a_add_, a_addo, a_addo_, a_addc, a_addc_, a_addco, a_addco_,
  32. a_adde, a_adde_, a_addeo, a_addeo_, a_addi, a_addic, a_addic_, a_addis,
  33. a_addme, a_addme_, a_addmeo, a_addmeo_, a_addze, a_addze_, a_addzeo,
  34. a_addzeo_, a_and, a_and_, a_andc, a_andc_, a_andi_, a_andis_, a_b,
  35. a_ba, a_bl, a_bla, a_bc, a_bca, a_bcl, a_bcla, a_bcctr, a_bcctrl, a_bclr,
  36. a_bclrl, a_cmp, a_cmpi, a_cmpl, a_cmpli, a_cntlzw, a_cntlzw_, a_crand,
  37. a_crandc, a_creqv, a_crnand, a_crnor, a_cror, a_crorc, a_crxor, a_dcba,
  38. a_dcbf, a_dcbi, a_dcbst, a_dcbt, a_divw, a_divw_, a_divwo, a_divwo_,
  39. a_divwu, a_divwu_, a_divwuo, a_divwuo_, a_eciwx, a_ecowx, a_eieio, a_eqv,
  40. a_eqv_, a_extsb, a_extsb_, a_extsh, a_extsh_, a_fabs, a_fabs_, a_fadd,
  41. a_fadd_, a_fadds, a_fadds_, a_fcmpo, a_fcmpu, a_fctiw, a_fctw_, a_fctwz,
  42. a_fctwz_, a_fdiv, a_fdiv_, a_fdivs, a_fdivs_, a_fmadd, a_fmadd_, a_fmadds,
  43. a_fmadds_, a_fmr, a_fmsub, a_fmsub_, a_fmsubs, a_fmsubs_, a_fmul, a_fmul_,
  44. a_fmuls, a_fmuls_, a_fnabs, a_fnabs_, a_fneg, a_fneg_, a_fnmadd,
  45. a_fnmadd_, a_fnmadds, a_fnmadds_, a_fnmsub, a_fnmsub_, a_fnmsubs,
  46. a_fnmsubs_, a_fres, a_fres_, a_frsp, a_frsp_, a_frsqrte, a_frsqrte_,
  47. a_fsel, a_fsel_, a_fsqrt, a_fsqrt_, a_fsqrts, a_fsqrts_, a_fsub, a_fsub_,
  48. a_fsubs, a_fsubs_, a_icbi, a_isync, a_lbz, a_lbzu, a_lbzux, a_lbzx,
  49. a_lfd, a_lfdu, a_lfdux, a_lfdx, a_lfs, a_lfsu, a_lfsux, a_lfsx, a_lha,
  50. a_lhau, a_lhaux, a_lhax, a_hbrx, a_lhz, a_lhzu, a_lhzux, a_lhzx, a_lmw,
  51. a_lswi, a_lswx, a_lwarx, a_lwbrx, a_lwz, a_lwzu, a_lwzux, a_lwzx, a_mcrf,
  52. a_mcrfs, a_mcrxr, a_lcrxe, a_mfcr, a_mffs, a_maffs_, a_mfmsr, a_mfspr, a_mfsr,
  53. a_mfsrin, a_mftb, a_mtfcrf, a_a_mtfd0, a_mtfsb1, a_mtfsf, a_mtfsf_,
  54. a_mtfsfi, a_mtfsfi_, a_mtmsr, a_mtspr, a_mtsr, a_mtsrin, a_mulhw,
  55. a_mulhw_, a_mulhwu, a_mulhwu_, a_mulli, a_mullw, a_mullw_, a_mullwo,
  56. a_mullwo_, a_nand, a_nand_, a_neg, a_neg_, a_nego, a_nego_, a_nor, a_nor_,
  57. a_or, a_or_, a_orc, a_orc_, a_ori, a_oris, a_rfi, a_rlwimi, a_rlwimi_,
  58. a_rlwinm, a_rlwinm_, a_rlwnm, a_sc, a_slw, a_slw_, a_sraw, a_sraw_,
  59. a_srawi, a_srawi_,a_srw, a_srw_, a_stb, a_stbu, a_stbux, a_stbx, a_stfd,
  60. a_stfdu, a_stfdux, a_stfdx, a_stfiwx, a_stfs, a_stfsu, a_stfsux, a_stfsx,
  61. a_sth, a_sthbrx, a_sthu, a_sthux, a_sthx, a_stmw, a_stswi, a_stswx, a_stw,
  62. a_stwbrx, a_stwx_, a_stwu, a_stwux, a_stwx, a_subf, a_subf_, a_subfo,
  63. a_subfo_, a_subfc, a_subfc_, a_subfco, a_subfco_, a_subfe, a_subfe_,
  64. a_subfeo, a_subfeo_, a_subfic, a_subfme, a_subfme_, a_subfmeo, a_subfmeo_,
  65. a_subfze, a_subfze_, a_subfzeo, a_subfzeo_, a_sync, a_tlbia, a_tlbie,
  66. a_tlbsync, a_tw, a_twi, a_xor, a_xor_, a_xori, a_xoris,
  67. { simplified mnemonics }
  68. a_subi, a_subis, a_subic, a_subic_, a_sub, a_sub_, a_subo, a_subo_,
  69. a_subc, a_subc_, a_subco, a_subco_, a_cmpwi, a_cmpw, a_cmplwi, a_cmplw,
  70. a_extlwi, a_extlwi_, a_extrwi, a_extrwi_, a_inslwi, a_inslwi_, a_insrwi,
  71. a_insrwi_, a_rotlwi, a_rotlwi_, a_rotlw, a_rotlw_, a_slwi, a_slwi_,
  72. a_srwi, a_srwi_, a_clrlwi, a_clrlwi_, a_clrrwi, a_clrrwi_, a_clrslwi,
  73. a_clrslwi_, a_blr, a_bctr, a_blrl, a_bctrl, a_crset, a_crclr, a_crmove,
  74. a_crnot, a_mt {move to special prupose reg}, a_mf {move from special purpose reg},
  75. a_nop, a_li, a_lis, a_la, a_mr, a_mr_, a_not, a_mtcr, a_mtlr, a_mflr,
  76. a_mtctr, a_mfctr);
  77. {# This should define the array of instructions as string }
  78. op2strtable=array[tasmop] of string[8];
  79. Const
  80. {# First value of opcode enumeration }
  81. firstop = low(tasmop);
  82. {# Last value of opcode enumeration }
  83. lastop = high(tasmop);
  84. {*****************************************************************************
  85. Registers
  86. *****************************************************************************}
  87. type
  88. Toldregister = (R_NO,
  89. R_0,R_1,R_2,R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10,R_11,R_12,R_13,R_14,R_15,R_16,
  90. R_17,R_18,R_19,R_20,R_21,R_22,R_23,R_24,R_25,R_26,R_27,R_28,R_29,R_30,R_31,
  91. R_F0,R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,
  92. R_F13,R_F14,R_F15,R_F16,R_F17, R_F18,R_F19,R_F20,R_F21,R_F22, R_F23,R_F24,
  93. R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31,
  94. R_M0,R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,
  95. R_M13,R_M14,R_M15,R_M16,R_M17,R_M18,R_M19,R_M20,R_M21,R_M22, R_M23,R_M24,
  96. R_M25,R_M26,R_M27,R_M28,R_M29,R_M30,R_M31,
  97. R_CR,R_CR0,R_CR1,R_CR2,R_CR3,R_CR4,R_CR5,R_CR6,R_CR7,
  98. R_XER,R_LR,R_CTR,R_FPSCR,
  99. R_INTREGISTER {Only for use by the register allocator.}
  100. );
  101. Tnewregister=word;
  102. Tsuperregister=byte;
  103. Tsubregister=byte;
  104. Tregister=record
  105. enum:Toldregister;
  106. number:Tnewregister;
  107. end;
  108. {# Set type definition for registers }
  109. tregisterset = set of Toldregister;
  110. Tsupregset=set of Tsuperregister;
  111. { A type to store register locations for 64 Bit values. }
  112. tregister64 = packed record
  113. reglo,reghi : tregister;
  114. end;
  115. { alias for compact code }
  116. treg64 = tregister64;
  117. Const
  118. {# First register in the tregister enumeration }
  119. firstreg = low(Toldregister);
  120. {# Last register in the tregister enumeration }
  121. lastreg = R_FPSCR;
  122. type
  123. {# Type definition for the array of string of register nnames }
  124. treg2strtable = array[firstreg..lastreg] of string[5];
  125. const
  126. R_SPR1 = R_XER;
  127. R_SPR8 = R_LR;
  128. R_SPR9 = R_CTR;
  129. R_TOC = R_2;
  130. { CR0 = 0;
  131. CR1 = 4;
  132. CR2 = 8;
  133. CR3 = 12;
  134. CR4 = 16;
  135. CR5 = 20;
  136. CR6 = 24;
  137. CR7 = 28;
  138. LT = 0;
  139. GT = 1;
  140. EQ = 2;
  141. SO = 3;
  142. FX = 4;
  143. FEX = 5;
  144. VX = 6;
  145. OX = 7;}
  146. mot_reg2str : treg2strtable = ('',
  147. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  148. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  149. 'r26','r27','r28','r29','r30','r31',
  150. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  151. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  152. 'F25','F26','F27','F28','F29','F30','F31',
  153. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  154. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  155. 'M25','M26','M27','M28','M29','M30','M31',
  156. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  157. 'XER','LR','CTR','FPSCR'
  158. );
  159. std_reg2str : treg2strtable = ('',
  160. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  161. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  162. 'r26','r27','r28','r29','r30','r31',
  163. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  164. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  165. 'F25','F26','F27','F28','F29','F30','F31',
  166. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  167. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  168. 'M25','M26','M27','M28','M29','M30','M31',
  169. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  170. 'XER','LR','CTR','FPSCR'
  171. );
  172. {New register coding:}
  173. {Special registers:}
  174. const
  175. NR_NO = $0000; {Invalid register}
  176. {Normal registers:}
  177. {General purpose registers:}
  178. NR_R0 = $0100; NR_R1 = $0200; NR_R2 = $0300;
  179. NR_R3 = $0400; NR_R4 = $0500; NR_R5 = $0600;
  180. NR_R6 = $0700; NR_R7 = $0800; NR_R8 = $0900;
  181. NR_R9 = $0A00; NR_R10 = $0B00; NR_R11 = $0C00;
  182. NR_R12 = $0D00; NR_R13 = $0E00; NR_R14 = $0F00;
  183. NR_R15 = $1000; NR_R16 = $1100; NR_R17 = $1200;
  184. NR_R18 = $1300; NR_R19 = $1400; NR_R20 = $1500;
  185. NR_R21 = $1600; NR_R22 = $1700; NR_R23 = $1800;
  186. NR_R24 = $1900; NR_R25 = $1A00; NR_R26 = $1B00;
  187. NR_R27 = $1C00; NR_R28 = $1D00; NR_R29 = $1E00;
  188. NR_R30 = $1F00; NR_R31 = $2000;
  189. NR_RTOC = NR_R2;
  190. {Super registers:}
  191. RS_NONE=$00;
  192. RS_R0 = $01; RS_R1 = $02; RS_R2 = $03;
  193. RS_R3 = $04; RS_R4 = $05; RS_R5 = $06;
  194. RS_R6 = $07; RS_R7 = $08; RS_R8 = $09;
  195. RS_R9 = $0A; RS_R10 = $0B; RS_R11 = $0C;
  196. RS_R12 = $0D; RS_R13 = $0E; RS_R14 = $0F;
  197. RS_R15 = $10; RS_R16 = $11; RS_R17 = $12;
  198. RS_R18 = $13; RS_R19 = $14; RS_R20 = $15;
  199. RS_R21 = $16; RS_R22 = $17; RS_R23 = $18;
  200. RS_R24 = $19; RS_R25 = $1A; RS_R26 = $1B;
  201. RS_R27 = $1C; RS_R28 = $1D; RS_R29 = $1E;
  202. RS_R30 = $1F; RS_R31 = $20;
  203. first_supreg = RS_R3;
  204. last_supreg = RS_R31;
  205. { registers which may be destroyed by calls }
  206. VOLATILE_INTREGISTERS = [RS_R3..RS_R12];
  207. {Number of first and last imaginary register.}
  208. first_imreg = $21;
  209. last_imreg = $ff;
  210. {Subregisters, situation unknown!!.}
  211. R_SUBWHOLE=$00;
  212. R_SUBL=$00;
  213. {*****************************************************************************
  214. Conditions
  215. *****************************************************************************}
  216. type
  217. TAsmCondFlag = (C_None { unconditional jumps },
  218. { conditions when not using ctr decrement etc }
  219. C_LT,C_LE,C_EQ,C_GE,C_GT,C_NL,C_NE,C_NG,C_SO,C_NS,C_UN,C_NU,
  220. { conditions when using ctr decrement etc }
  221. C_T,C_F,C_DNZ,C_DNZT,C_DNZF,C_DZ,C_DZT,C_DZF);
  222. const
  223. { these are in the XER, but when moved to CR_x they correspond with the }
  224. { bits below (still needs to be verified!!!) }
  225. C_OV = C_EQ;
  226. C_CA = C_GT;
  227. type
  228. TAsmCond = packed record
  229. case simple: boolean of
  230. false: (BO, BI: byte);
  231. true: (
  232. cond: TAsmCondFlag;
  233. case byte of
  234. 0: ();
  235. { specifies in which part of the cr the bit has to be }
  236. { tested for blt,bgt,beq,..,bnu }
  237. 1: (cr: R_CR0..R_CR7);
  238. { specifies the bit to test for bt,bf,bdz,..,bdzf }
  239. 2: (crbit: byte)
  240. );
  241. end;
  242. const
  243. AsmCondFlag2BO: Array[C_T..C_DZF] of Byte =
  244. (12,4,16,8,0,18,10,2);
  245. AsmCondFlag2BI: Array[C_LT..C_NU] of Byte =
  246. (0,1,2,0,1,0,2,1,3,3,3,3);
  247. AsmCondFlagTF: Array[TAsmCondFlag] of Boolean =
  248. (false,true,false,true,false,true,false,false,false,true,false,true,false,
  249. true,false,false,true,false,false,true,false);
  250. AsmCondFlag2Str: Array[TAsmCondFlag] of string[4] = ({cf_none}'',
  251. { conditions when not using ctr decrement etc}
  252. 'lt','le','eq','ge','gt','nl','ne','ng','so','ns','un','nu',
  253. 't','f','dnz','dzt','dnzf','dz','dzt','dzf');
  254. const
  255. CondAsmOps=3;
  256. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  257. A_BC, A_TW, A_TWI
  258. );
  259. {*****************************************************************************
  260. Flags
  261. *****************************************************************************}
  262. type
  263. TResFlagsEnum = (F_EQ,F_NE,F_LT,F_LE,F_GT,F_GE,F_SO,F_FX,F_FEX,F_VX,F_OX);
  264. TResFlags = record
  265. cr: R_CR0..R_CR7;
  266. flag: TResFlagsEnum;
  267. end;
  268. (*
  269. const
  270. { arrays for boolean location conversions }
  271. flag_2_cond : array[TResFlags] of TAsmCond =
  272. (C_E,C_NE,C_LT,C_LE,C_GT,C_GE,???????????????);
  273. *)
  274. {*****************************************************************************
  275. Reference
  276. *****************************************************************************}
  277. type
  278. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  279. { since we have only 16 offsets, we need to be able to specify the high }
  280. { and low 16 bits of the address of a symbol }
  281. trefsymaddr = (refs_full,refs_ha,refs_l);
  282. { reference record }
  283. preference = ^treference;
  284. treference = packed record
  285. { base register, R_NO if none }
  286. base,
  287. { index register, R_NO if none }
  288. index : tregister;
  289. { offset, 0 if none }
  290. offset : longint;
  291. { symbol this reference refers to, nil if none }
  292. symbol : tasmsymbol;
  293. { used in conjunction with symbols and offsets: refs_full means }
  294. { means a full 32bit reference, refs_ha means the upper 16 bits }
  295. { and refs_l the lower 16 bits of the address }
  296. symaddr : trefsymaddr;
  297. { changed when inlining and possibly in other cases, don't }
  298. { set manually }
  299. offsetfixup : longint;
  300. { used in conjunction with the previous field }
  301. options : trefoptions;
  302. { alignment this reference is guaranteed to have }
  303. alignment : byte;
  304. end;
  305. { reference record }
  306. pparareference = ^tparareference;
  307. tparareference = packed record
  308. index : tregister;
  309. offset : aword;
  310. end;
  311. const
  312. symaddr2str: array[trefsymaddr] of string[3] = ('','@ha','@l');
  313. const
  314. { MacOS only. Whether the direct data area (TOC) directly contain
  315. global variables. Otherwise it contains pointers to global variables. }
  316. macos_direct_globals = false;
  317. {*****************************************************************************
  318. Operand
  319. *****************************************************************************}
  320. type
  321. toptype=(top_none,top_reg,top_ref,top_const,top_symbol,top_bool);
  322. toper=record
  323. ot : longint;
  324. case typ : toptype of
  325. top_none : ();
  326. top_reg : (reg:tregister);
  327. top_ref : (ref:preference);
  328. top_const : (val:aword);
  329. top_symbol : (sym:tasmsymbol;symofs:longint);
  330. top_bool : (b: boolean);
  331. end;
  332. {*****************************************************************************
  333. Operand Sizes
  334. *****************************************************************************}
  335. {*****************************************************************************
  336. Generic Location
  337. *****************************************************************************}
  338. type
  339. { tparamlocation describes where a parameter for a procedure is stored.
  340. References are given from the caller's point of view. The usual
  341. TLocation isn't used, because contains a lot of unnessary fields.
  342. }
  343. tparalocation = packed record
  344. size : TCGSize;
  345. { The location type where the parameter is passed, usually
  346. LOC_REFERENCE,LOC_REGISTER or LOC_FPUREGISTER
  347. }
  348. loc : TCGLoc;
  349. { The stack pointer must be decreased by this value before
  350. the parameter is copied to the given destination.
  351. This allows to "encode" pushes with tparalocation.
  352. On the PowerPC, this field is unsed but it is there
  353. because several generic code accesses it.
  354. }
  355. sp_fixup : longint;
  356. case TCGLoc of
  357. LOC_REFERENCE : (reference : tparareference);
  358. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  359. LOC_REGISTER,LOC_CREGISTER : (
  360. case longint of
  361. 1 : (register,registerhigh : tregister);
  362. { overlay a registerlow }
  363. 2 : (registerlow : tregister);
  364. { overlay a 64 Bit register type }
  365. 3 : (reg64 : tregister64);
  366. 4 : (register64 : tregister64);
  367. );
  368. end;
  369. treglocation = packed record
  370. case longint of
  371. 1 : (register,registerhigh : tregister);
  372. { overlay a registerlow }
  373. 2 : (registerlow : tregister);
  374. { overlay a 64 Bit register type }
  375. 3 : (reg64 : tregister64);
  376. 4 : (register64 : tregister64);
  377. end;
  378. tlocation = packed record
  379. size : TCGSize;
  380. loc : tcgloc;
  381. case tcgloc of
  382. LOC_CREFERENCE,LOC_REFERENCE : (reference : treference);
  383. LOC_CONSTANT : (
  384. case longint of
  385. {$ifdef FPC_BIG_ENDIAN}
  386. 1 : (_valuedummy,value : AWord);
  387. {$else FPC_BIG_ENDIAN}
  388. 1 : (value : AWord);
  389. {$endif FPC_BIG_ENDIAN}
  390. { can't do this, this layout depends on the host cpu. Use }
  391. { lo(valueqword)/hi(valueqword) instead (JM) }
  392. { 2 : (valuelow, valuehigh:AWord); }
  393. { overlay a complete 64 Bit value }
  394. 3 : (valueqword : qword);
  395. );
  396. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  397. LOC_REGISTER,LOC_CREGISTER : (
  398. case longint of
  399. 1 : (registerlow,registerhigh : tregister);
  400. 2 : (register : tregister);
  401. { overlay a 64 Bit register type }
  402. 3 : (reg64 : tregister64);
  403. 4 : (register64 : tregister64);
  404. );
  405. LOC_FLAGS : (resflags : tresflags);
  406. end;
  407. {*****************************************************************************
  408. Constants
  409. *****************************************************************************}
  410. const
  411. max_operands = 5;
  412. {# Constant defining possibly all registers which might require saving }
  413. {$warning FIX ME !!!!!!!!! }
  414. ALL_REGISTERS = [R_0..R_FPSCR];
  415. general_registers = [R_0..R_31];
  416. general_superregisters = [RS_R0..RS_R31];
  417. {# low and high of the available maximum width integer general purpose }
  418. { registers }
  419. LoGPReg = R_0;
  420. HiGPReg = R_31;
  421. {# low and high of every possible width general purpose register (same as }
  422. { above on most architctures apart from the 80x86) }
  423. LoReg = R_0;
  424. HiReg = R_31;
  425. {# Table of registers which can be allocated by the code generator
  426. internally, when generating the code.
  427. }
  428. { legend: }
  429. { xxxregs = set of all possibly used registers of that type in the code }
  430. { generator }
  431. { usableregsxxx = set of all 32bit components of registers that can be }
  432. { possible allocated to a regvar or using getregisterxxx (this }
  433. { excludes registers which can be only used for parameter }
  434. { passing on ABI's that define this) }
  435. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  436. maxintregs = 18;
  437. intregs = [R_0..R_31];
  438. usableregsint = [RS_R13..RS_R27];
  439. c_countusableregsint = 18;
  440. maxfpuregs = 31-14+1;
  441. fpuregs = [R_F0..R_F31];
  442. usableregsfpu = [R_F14..R_F31];
  443. c_countusableregsfpu = 31-14+1;
  444. mmregs = [R_M0..R_M31];
  445. usableregsmm = [R_M14..R_M31];
  446. c_countusableregsmm = 31-14+1;
  447. { no distinction on this platform }
  448. maxaddrregs = 0;
  449. addrregs = [];
  450. usableregsaddr = [];
  451. c_countusableregsaddr = 0;
  452. firstsaveintreg = RS_R13;
  453. lastsaveintreg = RS_R27;
  454. firstsavefpureg = R_F14;
  455. lastsavefpureg = R_F31;
  456. { no altivec support yet. Need to override tcgobj.a_loadmm_* first in tcgppc }
  457. firstsavemmreg = R_NO;
  458. lastsavemmreg = R_NO;
  459. maxvarregs = 15;
  460. varregs : Array [1..maxvarregs] of Tnewregister =
  461. (RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,RS_R20,RS_R21,
  462. RS_R22,RS_R23,RS_R24,RS_R25,RS_R26,RS_R27,RS_R28);
  463. maxfpuvarregs = 31-14+1;
  464. fpuvarregs : Array [1..maxfpuvarregs] of Toldregister =
  465. (R_F14,R_F15,R_F16,R_F17,R_F18,R_F19,R_F20,R_F21,R_F22,R_F23,
  466. R_F24,R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31);
  467. max_param_regs_int = 8;
  468. param_regs_int: Array[1..max_param_regs_int] of Toldregister =
  469. (R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10);
  470. max_param_regs_fpu = 13;
  471. param_regs_fpu: Array[1..max_param_regs_fpu] of Toldregister =
  472. (R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,R_F13);
  473. max_param_regs_mm = 13;
  474. param_regs_mm: Array[1..max_param_regs_mm] of Toldregister =
  475. (R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,R_M13);
  476. {$ifndef newra}
  477. {# Registers which are defined as scratch and no need to save across
  478. routine calls or in assembler blocks.
  479. }
  480. max_scratch_regs = 3;
  481. scratch_regs: Array[1..max_scratch_regs] of Tsuperregister = (RS_R29,RS_R30,RS_R31);
  482. {$endif newra}
  483. {*****************************************************************************
  484. Default generic sizes
  485. *****************************************************************************}
  486. {# Defines the default address size for a processor, }
  487. OS_ADDR = OS_32;
  488. {# the natural int size for a processor, }
  489. OS_INT = OS_32;
  490. {# the maximum float size for a processor, }
  491. OS_FLOAT = OS_F64;
  492. {# the size of a vector register for a processor }
  493. OS_VECTOR = OS_M128;
  494. {*****************************************************************************
  495. GDB Information
  496. *****************************************************************************}
  497. {# Register indexes for stabs information, when some
  498. parameters or variables are stored in registers.
  499. Taken from rs6000.h (DBX_REGISTER_NUMBER)
  500. from GCC 3.x source code. PowerPC has 1:1 mapping
  501. according to the order of the registers defined
  502. in GCC
  503. }
  504. stab_regindex : array[firstreg..lastreg] of shortint =
  505. (
  506. { R_NO }
  507. -1,
  508. { R0..R7 }
  509. 0,1,2,3,4,5,6,7,
  510. { R8..R15 }
  511. 8,9,10,11,12,13,14,15,
  512. { R16..R23 }
  513. 16,17,18,19,20,21,22,23,
  514. { R24..R32 }
  515. 24,25,26,27,28,29,30,31,
  516. { F0..F7 }
  517. 32,33,34,35,36,37,38,39,
  518. { F8..F15 }
  519. 40,41,42,43,44,45,46,47,
  520. { F16..F23 }
  521. 48,49,50,51,52,53,54,55,
  522. { F24..F31 }
  523. 56,57,58,59,60,61,62,63,
  524. { M0..M7 Multimedia registers are not supported by GCC }
  525. -1,-1,-1,-1,-1,-1,-1,-1,
  526. { M8..M15 }
  527. -1,-1,-1,-1,-1,-1,-1,-1,
  528. { M16..M23 }
  529. -1,-1,-1,-1,-1,-1,-1,-1,
  530. { M24..M31 }
  531. -1,-1,-1,-1,-1,-1,-1,-1,
  532. { CR }
  533. -1,
  534. { CR0..CR7 }
  535. 68,69,70,71,72,73,74,75,
  536. { XER }
  537. 76,
  538. { LR }
  539. 65,
  540. { CTR }
  541. 66,
  542. { FPSCR }
  543. -1
  544. );
  545. {*****************************************************************************
  546. Generic Register names
  547. *****************************************************************************}
  548. {# Stack pointer register }
  549. NR_STACK_POINTER_REG = NR_R1;
  550. RS_STACK_POINTER_REG = RS_R1;
  551. {# Frame pointer register }
  552. NR_FRAME_POINTER_REG = NR_STACK_POINTER_REG;
  553. RS_FRAME_POINTER_REG = RS_STACK_POINTER_REG;
  554. {# Register for addressing absolute data in a position independant way,
  555. such as in PIC code. The exact meaning is ABI specific. For
  556. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  557. Taken from GCC rs6000.h
  558. }
  559. {$warning As indicated in rs6000.h, but can't find it anywhere else!}
  560. NR_PIC_OFFSET_REG = NR_R30;
  561. { Results are returned in this register (32-bit values) }
  562. NR_FUNCTION_RETURN_REG = NR_R3;
  563. RS_FUNCTION_RETURN_REG = RS_R3;
  564. { Low part of 64bit return value }
  565. NR_FUNCTION_RETURN64_LOW_REG = NR_R4;
  566. RS_FUNCTION_RETURN64_LOW_REG = RS_R4;
  567. { High part of 64bit return value }
  568. NR_FUNCTION_RETURN64_HIGH_REG = NR_R3;
  569. RS_FUNCTION_RETURN64_HIGH_REG = RS_R3;
  570. { The value returned from a function is available in this register }
  571. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  572. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  573. { The lowh part of 64bit value returned from a function }
  574. NR_FUNCTION_RESULT64_LOW_REG = NR_FUNCTION_RETURN64_LOW_REG;
  575. RS_FUNCTION_RESULT64_LOW_REG = RS_FUNCTION_RETURN64_LOW_REG;
  576. { The high part of 64bit value returned from a function }
  577. NR_FUNCTION_RESULT64_HIGH_REG = NR_FUNCTION_RETURN64_HIGH_REG;
  578. RS_FUNCTION_RESULT64_HIGH_REG = RS_FUNCTION_RETURN64_HIGH_REG;
  579. { WARNING: don't change to R_ST0!! See comments above implementation of }
  580. { a_loadfpu* methods in rgcpu (JM) }
  581. FPU_RESULT_REG = R_F1;
  582. mmresultreg = R_M0;
  583. {*****************************************************************************
  584. GCC /ABI linking information
  585. *****************************************************************************}
  586. {# Registers which must be saved when calling a routine declared as
  587. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  588. saved should be the ones as defined in the target ABI and / or GCC.
  589. This value can be deduced from CALLED_USED_REGISTERS array in the
  590. GCC source.
  591. }
  592. std_saved_registers = [RS_R13..RS_R29];
  593. {# Required parameter alignment when calling a routine declared as
  594. stdcall and cdecl. The alignment value should be the one defined
  595. by GCC or the target ABI.
  596. The value of this constant is equal to the constant
  597. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  598. }
  599. std_param_align = 4; { for 32-bit version only }
  600. {*****************************************************************************
  601. CPU Dependent Constants
  602. *****************************************************************************}
  603. LinkageAreaSize = 24;
  604. { offset in the linkage area for the saved stack pointer }
  605. LA_SP = 0;
  606. { offset in the linkage area for the saved conditional register}
  607. LA_CR = 4;
  608. { offset in the linkage area for the saved link register}
  609. LA_LR = 8;
  610. { offset in the linkage area for the saved RTOC register}
  611. LA_RTOC = 20;
  612. PARENT_FRAMEPOINTER_OFFSET = 12;
  613. {*****************************************************************************
  614. Helpers
  615. *****************************************************************************}
  616. function supreg_name(r:Tsuperregister):string;
  617. function is_calljmp(o:tasmop):boolean;
  618. procedure inverse_flags(var r : TResFlags);
  619. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  620. function flags_to_cond(const f: TResFlags) : TAsmCond;
  621. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  622. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  623. procedure convert_register_to_enum(var r:Tregister);
  624. function cgsize2subreg(s:Tcgsize):Tsubregister;
  625. implementation
  626. uses
  627. verbose;
  628. {*****************************************************************************
  629. Helpers
  630. *****************************************************************************}
  631. function supreg_name(r:Tsuperregister):string;
  632. var s:string[4];
  633. const supreg_names:array[0..last_supreg] of string[3]=
  634. ('INV',
  635. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9',
  636. 'r10','r11','r12','r13','r14','r15','r16','r17','r18','r19',
  637. 'r20','r21','r22','r23','r24','r25','r26','r27','r28','r29',
  638. 'r30' ,'r31');
  639. begin
  640. if r in [0..last_supreg] then
  641. supreg_name:=supreg_names[r]
  642. else
  643. begin
  644. str(r,s);
  645. supreg_name:='invalid_reg'+s;
  646. end;
  647. end;
  648. function is_calljmp(o:tasmop):boolean;
  649. begin
  650. is_calljmp:=false;
  651. case o of
  652. A_B,A_BA,A_BL,A_BLA,A_BC,A_BCA,A_BCL,A_BCLA,A_BCCTR,A_BCCTRL,A_BCLR,
  653. A_BCLRL,A_TW,A_TWI: is_calljmp:=true;
  654. end;
  655. end;
  656. procedure inverse_flags(var r: TResFlags);
  657. const
  658. inv_flags: array[F_EQ..F_GE] of TResFlagsEnum =
  659. (F_NE,F_EQ,F_GE,F_GE,F_LE,F_LT);
  660. begin
  661. r.flag := inv_flags[r.flag];
  662. end;
  663. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  664. const
  665. inv_condflags:array[TAsmCondFlag] of TAsmCondFlag=(C_None,
  666. C_GE,C_GT,C_NE,C_LT,C_LE,C_LT,C_EQ,C_GT,C_NS,C_SO,C_NU,C_UN,
  667. C_F,C_T,C_DNZ,C_DNZF,C_DNZT,C_DZ,C_DZF,C_DZT);
  668. begin
  669. r := c;
  670. r.cond := inv_condflags[c.cond];
  671. end;
  672. function flags_to_cond(const f: TResFlags) : TAsmCond;
  673. const
  674. flag_2_cond: array[F_EQ..F_SO] of TAsmCondFlag =
  675. (C_EQ,C_NE,C_LT,C_LE,C_GT,C_GE,C_SO);
  676. begin
  677. if f.flag > high(flag_2_cond) then
  678. internalerror(200112301);
  679. result.simple := true;
  680. result.cr := f.cr;
  681. result.cond := flag_2_cond[f.flag];
  682. end;
  683. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  684. begin
  685. r.simple := false;
  686. r.bo := bo;
  687. r.bi := bi;
  688. end;
  689. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  690. begin
  691. r.simple := true;
  692. r.cond := cond;
  693. case cond of
  694. C_NONE:;
  695. C_T..C_DZF: r.crbit := cr
  696. else r.cr := Toldregister(ord(R_CR0)+cr);
  697. end;
  698. end;
  699. procedure convert_register_to_enum(var r:Tregister);
  700. begin
  701. if r.enum = R_INTREGISTER then
  702. if (r.number >= NR_NO) and
  703. (r.number <= NR_R31) then
  704. r.enum := toldregister(r.number shr 8)
  705. else
  706. { case r.number of
  707. NR_NO: r.enum:= R_NO;
  708. NR_R0: r.enum:= R_0;
  709. NR_R1: r.enum:= R_1;
  710. NR_R2: r.enum:= R_2;
  711. NR_R3: r.enum:= R_3;
  712. NR_R4: r.enum:= R_4;
  713. NR_R5: r.enum:= R_5;
  714. NR_R6: r.enum:= R_6;
  715. NR_R7: r.enum:= R_7;
  716. NR_R8: r.enum:= R_8;
  717. NR_R9: r.enum:= R_9;
  718. NR_R10: r.enum:= R_10;
  719. NR_R11: r.enum:= R_11;
  720. NR_R12: r.enum:= R_12;
  721. NR_R13: r.enum:= R_13;
  722. NR_R14: r.enum:= R_14;
  723. NR_R15: r.enum:= R_15;
  724. NR_R16: r.enum:= R_16;
  725. NR_R17: r.enum:= R_17;
  726. NR_R18: r.enum:= R_18;
  727. NR_R19: r.enum:= R_19;
  728. NR_R20: r.enum:= R_20;
  729. NR_R21: r.enum:= R_21;
  730. NR_R22: r.enum:= R_22;
  731. NR_R23: r.enum:= R_23;
  732. NR_R24: r.enum:= R_24;
  733. NR_R25: r.enum:= R_25;
  734. NR_R26: r.enum:= R_26;
  735. NR_R27: r.enum:= R_27;
  736. NR_R28: r.enum:= R_28;
  737. NR_R29: r.enum:= R_29;
  738. NR_R30: r.enum:= R_30;
  739. NR_R31: r.enum:= R_31;
  740. else}
  741. internalerror(200301082);
  742. { end;}
  743. end;
  744. function cgsize2subreg(s:Tcgsize):Tsubregister;
  745. begin
  746. cgsize2subreg:=R_SUBWHOLE;
  747. end;
  748. end.
  749. {
  750. $Log$
  751. Revision 1.61 2003-07-06 20:25:03 jonas
  752. * fixed ppc compiler
  753. Revision 1.60 2003/07/06 15:28:24 jonas
  754. * VOLATILE_REGISTERS was wrong (it was more or less the inverted set
  755. of what it had to be :/ )
  756. Revision 1.59 2003/06/17 16:34:44 jonas
  757. * lots of newra fixes (need getfuncretparaloc implementation for i386)!
  758. * renamed all_intregisters to volatile_intregisters and made it
  759. processor dependent
  760. Revision 1.58 2003/06/14 22:32:43 jonas
  761. * ppc compiles with -dnewra, haven't tried to compile anything with it
  762. yet though
  763. Revision 1.57 2003/06/13 17:44:44 jonas
  764. + added supreg_name function
  765. Revision 1.56 2003/06/12 19:11:34 jonas
  766. - removed ALL_INTREGISTERS (only the one in rgobj is valid)
  767. Revision 1.55 2003/05/31 15:05:28 peter
  768. * FUNCTION_RESULT64_LOW/HIGH_REG added for int64 results
  769. Revision 1.54 2003/05/30 23:57:08 peter
  770. * more sparc cleanup
  771. * accumulator removed, splitted in function_return_reg (called) and
  772. function_result_reg (caller)
  773. Revision 1.53 2003/05/30 18:49:59 jonas
  774. * changed scratchregs from r28-r30 to r29-r31
  775. * made sure the regvar registers don't overlap with the scratchregs
  776. anymore
  777. Revision 1.52 2003/05/24 16:02:01 jonas
  778. * fixed endian problem with tlocation.value/valueqword fields
  779. Revision 1.51 2003/05/16 16:26:05 jonas
  780. * adapted for Peter's regvar fixes
  781. Revision 1.50 2003/05/15 22:14:43 florian
  782. * fixed last commit, changing lastsaveintreg to r31 caused some strange problems
  783. Revision 1.49 2003/05/15 21:37:00 florian
  784. * sysv entry code saves r13 now as well
  785. Revision 1.48 2003/04/23 12:35:35 florian
  786. * fixed several issues with powerpc
  787. + applied a patch from Jonas for nested function calls (PowerPC only)
  788. * ...
  789. Revision 1.47 2003/04/22 11:27:48 florian
  790. + added first_ and last_imreg
  791. Revision 1.46 2003/03/19 14:26:26 jonas
  792. * fixed R_TOC bugs introduced by new register allocator conversion
  793. Revision 1.45 2003/03/11 21:46:24 jonas
  794. * lots of new regallocator fixes, both in generic and ppc-specific code
  795. (ppc compiler still can't compile the linux system unit though)
  796. Revision 1.44 2003/02/19 22:00:16 daniel
  797. * Code generator converted to new register notation
  798. - Horribily outdated todo.txt removed
  799. Revision 1.43 2003/02/02 19:25:54 carl
  800. * Several bugfixes for m68k target (register alloc., opcode emission)
  801. + VIS target
  802. + Generic add more complete (still not verified)
  803. Revision 1.42 2003/01/16 11:31:28 olle
  804. + added new register constants
  805. + implemented register convertion proc
  806. Revision 1.41 2003/01/13 17:17:50 olle
  807. * changed global var access, TOC now contain pointers to globals
  808. * fixed handling of function pointers
  809. Revision 1.40 2003/01/09 15:49:56 daniel
  810. * Added register conversion
  811. Revision 1.39 2003/01/08 18:43:58 daniel
  812. * Tregister changed into a record
  813. Revision 1.38 2002/11/25 17:43:27 peter
  814. * splitted defbase in defutil,symutil,defcmp
  815. * merged isconvertable and is_equal into compare_defs(_ext)
  816. * made operator search faster by walking the list only once
  817. Revision 1.37 2002/11/24 14:28:56 jonas
  818. + some comments describing the fields of treference
  819. Revision 1.36 2002/11/17 18:26:16 mazen
  820. * fixed a compilation bug accmulator-->FUNCTION_RETURN_REG, in definition of return_result_reg
  821. Revision 1.35 2002/11/17 17:49:09 mazen
  822. + return_result_reg and FUNCTION_RESULT_REG are now used, in all plateforms, to pass functions result between called function and its caller. See the explanation of each one
  823. Revision 1.34 2002/09/17 18:54:06 jonas
  824. * a_load_reg_reg() now has two size parameters: source and dest. This
  825. allows some optimizations on architectures that don't encode the
  826. register size in the register name.
  827. Revision 1.33 2002/09/07 17:54:59 florian
  828. * first part of PowerPC fixes
  829. Revision 1.32 2002/09/07 15:25:14 peter
  830. * old logs removed and tabs fixed
  831. Revision 1.31 2002/09/01 21:04:49 florian
  832. * several powerpc related stuff fixed
  833. Revision 1.30 2002/08/18 22:16:15 florian
  834. + the ppc gas assembler writer adds now registers aliases
  835. to the assembler file
  836. Revision 1.29 2002/08/18 21:36:42 florian
  837. + handling of local variables in direct reader implemented
  838. Revision 1.28 2002/08/14 18:41:47 jonas
  839. - remove valuelow/valuehigh fields from tlocation, because they depend
  840. on the endianess of the host operating system -> difficult to get
  841. right. Use lo/hi(location.valueqword) instead (remember to use
  842. valueqword and not value!!)
  843. Revision 1.27 2002/08/13 21:40:58 florian
  844. * more fixes for ppc calling conventions
  845. Revision 1.26 2002/08/12 15:08:44 carl
  846. + stab register indexes for powerpc (moved from gdb to cpubase)
  847. + tprocessor enumeration moved to cpuinfo
  848. + linker in target_info is now a class
  849. * many many updates for m68k (will soon start to compile)
  850. - removed some ifdef or correct them for correct cpu
  851. Revision 1.25 2002/08/10 17:15:06 jonas
  852. * endianess fix
  853. Revision 1.24 2002/08/06 20:55:24 florian
  854. * first part of ppc calling conventions fix
  855. Revision 1.23 2002/08/04 12:57:56 jonas
  856. * more misc. fixes, mostly constant-related
  857. Revision 1.22 2002/07/27 19:57:18 jonas
  858. * some typo corrections in the instruction tables
  859. * renamed the m* registers to v*
  860. Revision 1.21 2002/07/26 12:30:51 jonas
  861. * fixed typo in instruction table (_subco_ -> a_subco)
  862. Revision 1.20 2002/07/25 18:04:10 carl
  863. + FPURESULTREG -> FPU_RESULT_REG
  864. Revision 1.19 2002/07/13 19:38:44 florian
  865. * some more generic calling stuff fixed
  866. Revision 1.18 2002/07/11 14:41:34 florian
  867. * start of the new generic parameter handling
  868. Revision 1.17 2002/07/11 07:35:36 jonas
  869. * some available registers fixes
  870. Revision 1.16 2002/07/09 19:45:01 jonas
  871. * unarynminus and shlshr node fixed for 32bit and smaller ordinals
  872. * small fixes in the assembler writer
  873. * changed scratch registers, because they were used by the linker (r11
  874. and r12) and by the abi under linux (r31)
  875. Revision 1.15 2002/07/07 09:44:31 florian
  876. * powerpc target fixed, very simple units can be compiled
  877. Revision 1.14 2002/05/18 13:34:26 peter
  878. * readded missing revisions
  879. Revision 1.12 2002/05/14 19:35:01 peter
  880. * removed old logs and updated copyright year
  881. Revision 1.11 2002/05/14 17:28:10 peter
  882. * synchronized cpubase between powerpc and i386
  883. * moved more tables from cpubase to cpuasm
  884. * tai_align_abstract moved to tainst, cpuasm must define
  885. the tai_align class now, which may be empty
  886. }