nx86inl.pas 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Generate x86 inline nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit nx86inl;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,ninl,ncginl;
  22. type
  23. tx86inlinenode = class(tcginlinenode)
  24. { first pass override
  25. so that the code generator will actually generate
  26. these nodes.
  27. }
  28. function first_pi: tnode ; override;
  29. function first_arctan_real: tnode; override;
  30. function first_abs_real: tnode; override;
  31. function first_sqr_real: tnode; override;
  32. function first_sqrt_real: tnode; override;
  33. function first_ln_real: tnode; override;
  34. function first_cos_real: tnode; override;
  35. function first_sin_real: tnode; override;
  36. function first_round_real: tnode; override;
  37. function first_trunc_real: tnode; override;
  38. function first_popcnt: tnode; override;
  39. { second pass override to generate these nodes }
  40. procedure second_IncludeExclude;override;
  41. procedure second_pi; override;
  42. procedure second_arctan_real; override;
  43. procedure second_abs_real; override;
  44. procedure second_round_real; override;
  45. procedure second_sqr_real; override;
  46. procedure second_sqrt_real; override;
  47. procedure second_ln_real; override;
  48. procedure second_cos_real; override;
  49. procedure second_sin_real; override;
  50. procedure second_trunc_real; override;
  51. procedure second_prefetch;override;
  52. {$ifndef i8086}
  53. procedure second_abs_long;override;
  54. {$endif not i8086}
  55. procedure second_popcnt;override;
  56. private
  57. procedure load_fpu_location(lnode: tnode);
  58. end;
  59. implementation
  60. uses
  61. systems,
  62. globtype,globals,
  63. cutils,verbose,
  64. symconst,
  65. defutil,
  66. aasmbase,aasmtai,aasmdata,aasmcpu,
  67. symtype,symdef,
  68. cgbase,pass_2,
  69. cpuinfo,cpubase,paramgr,
  70. nbas,ncon,ncal,ncnv,nld,ncgutil,
  71. tgobj,
  72. cga,cgutils,cgx86,cgobj,hlcgobj;
  73. {*****************************************************************************
  74. TX86INLINENODE
  75. *****************************************************************************}
  76. function tx86inlinenode.first_pi : tnode;
  77. begin
  78. expectloc:=LOC_FPUREGISTER;
  79. first_pi := nil;
  80. end;
  81. function tx86inlinenode.first_arctan_real : tnode;
  82. begin
  83. expectloc:=LOC_FPUREGISTER;
  84. first_arctan_real := nil;
  85. end;
  86. function tx86inlinenode.first_abs_real : tnode;
  87. begin
  88. if use_vectorfpu(resultdef) then
  89. expectloc:=LOC_MMREGISTER
  90. else
  91. expectloc:=LOC_FPUREGISTER;
  92. first_abs_real := nil;
  93. end;
  94. function tx86inlinenode.first_sqr_real : tnode;
  95. begin
  96. expectloc:=LOC_FPUREGISTER;
  97. first_sqr_real := nil;
  98. end;
  99. function tx86inlinenode.first_sqrt_real : tnode;
  100. begin
  101. expectloc:=LOC_FPUREGISTER;
  102. first_sqrt_real := nil;
  103. end;
  104. function tx86inlinenode.first_ln_real : tnode;
  105. begin
  106. expectloc:=LOC_FPUREGISTER;
  107. first_ln_real := nil;
  108. end;
  109. function tx86inlinenode.first_cos_real : tnode;
  110. begin
  111. {$ifdef i8086}
  112. { FCOS is 387+ }
  113. if current_settings.cputype < cpu_386 then
  114. begin
  115. result := inherited;
  116. exit;
  117. end;
  118. {$endif i8086}
  119. expectloc:=LOC_FPUREGISTER;
  120. first_cos_real := nil;
  121. end;
  122. function tx86inlinenode.first_sin_real : tnode;
  123. begin
  124. {$ifdef i8086}
  125. { FSIN is 387+ }
  126. if current_settings.cputype < cpu_386 then
  127. begin
  128. result := inherited;
  129. exit;
  130. end;
  131. {$endif i8086}
  132. expectloc:=LOC_FPUREGISTER;
  133. first_sin_real := nil;
  134. end;
  135. function tx86inlinenode.first_round_real : tnode;
  136. begin
  137. {$ifdef x86_64}
  138. if use_vectorfpu(left.resultdef) then
  139. expectloc:=LOC_REGISTER
  140. else
  141. {$endif x86_64}
  142. expectloc:=LOC_REFERENCE;
  143. result:=nil;
  144. end;
  145. function tx86inlinenode.first_trunc_real: tnode;
  146. begin
  147. if (cs_opt_size in current_settings.optimizerswitches)
  148. {$ifdef x86_64}
  149. and not(use_vectorfpu(left.resultdef))
  150. {$endif x86_64}
  151. then
  152. result:=inherited
  153. else
  154. begin
  155. {$ifdef x86_64}
  156. if use_vectorfpu(left.resultdef) then
  157. expectloc:=LOC_REGISTER
  158. else
  159. {$endif x86_64}
  160. expectloc:=LOC_REFERENCE;
  161. result:=nil;
  162. end;
  163. end;
  164. function tx86inlinenode.first_popcnt: tnode;
  165. begin
  166. Result:=nil;
  167. if (current_settings.fputype<fpu_sse42)
  168. {$ifdef i386}
  169. or is_64bit(left.resultdef)
  170. {$endif i386}
  171. then
  172. Result:=inherited first_popcnt
  173. else
  174. expectloc:=LOC_REGISTER;
  175. end;
  176. procedure tx86inlinenode.second_Pi;
  177. begin
  178. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  179. emit_none(A_FLDPI,S_NO);
  180. tcgx86(cg).inc_fpu_stack;
  181. location.register:=NR_FPU_RESULT_REG;
  182. end;
  183. { load the FPU into the an fpu register }
  184. procedure tx86inlinenode.load_fpu_location(lnode: tnode);
  185. begin
  186. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  187. location.register:=NR_FPU_RESULT_REG;
  188. secondpass(lnode);
  189. case lnode.location.loc of
  190. LOC_FPUREGISTER:
  191. ;
  192. LOC_CFPUREGISTER:
  193. begin
  194. cg.a_loadfpu_reg_reg(current_asmdata.CurrAsmList,lnode.location.size,
  195. lnode.location.size,lnode.location.register,location.register);
  196. end;
  197. LOC_REFERENCE,LOC_CREFERENCE:
  198. begin
  199. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,
  200. lnode.location.size,lnode.location.size,
  201. lnode.location.reference,location.register);
  202. end;
  203. LOC_MMREGISTER,LOC_CMMREGISTER:
  204. begin
  205. location:=lnode.location;
  206. location_force_fpureg(current_asmdata.CurrAsmList,location,false);
  207. end;
  208. else
  209. internalerror(309991);
  210. end;
  211. end;
  212. procedure tx86inlinenode.second_arctan_real;
  213. begin
  214. load_fpu_location(left);
  215. emit_none(A_FLD1,S_NO);
  216. emit_none(A_FPATAN,S_NO);
  217. end;
  218. procedure tx86inlinenode.second_abs_real;
  219. var
  220. href : treference;
  221. begin
  222. if use_vectorfpu(resultdef) then
  223. begin
  224. secondpass(left);
  225. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,false);
  226. location:=left.location;
  227. case tfloatdef(resultdef).floattype of
  228. s32real:
  229. reference_reset_symbol(href,current_asmdata.RefAsmSymbol('FPC_ABSMASK_SINGLE'),0,4);
  230. s64real:
  231. reference_reset_symbol(href,current_asmdata.RefAsmSymbol('FPC_ABSMASK_DOUBLE'),0,4);
  232. else
  233. internalerror(200506081);
  234. end;
  235. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList, href);
  236. current_asmdata.CurrAsmList.concat(taicpu.op_ref_reg(A_ANDPS,S_XMM,href,location.register))
  237. end
  238. else
  239. begin
  240. load_fpu_location(left);
  241. emit_none(A_FABS,S_NO);
  242. end;
  243. end;
  244. procedure tx86inlinenode.second_round_real;
  245. begin
  246. {$ifdef x86_64}
  247. if use_vectorfpu(left.resultdef) then
  248. begin
  249. secondpass(left);
  250. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,false);
  251. location_reset(location,LOC_REGISTER,OS_S64);
  252. location.register:=cg.getintregister(current_asmdata.CurrAsmList,OS_S64);
  253. if UseAVX then
  254. case left.location.size of
  255. OS_F32:
  256. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_VCVTSS2SI,S_Q,left.location.register,location.register));
  257. OS_F64:
  258. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_VCVTSD2SI,S_Q,left.location.register,location.register));
  259. else
  260. internalerror(2007031402);
  261. end
  262. else
  263. case left.location.size of
  264. OS_F32:
  265. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTSS2SI,S_Q,left.location.register,location.register));
  266. OS_F64:
  267. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTSD2SI,S_Q,left.location.register,location.register));
  268. else
  269. internalerror(2007031402);
  270. end;
  271. end
  272. else
  273. {$endif x86_64}
  274. begin
  275. load_fpu_location(left);
  276. location_reset_ref(location,LOC_REFERENCE,OS_S64,0);
  277. tg.GetTemp(current_asmdata.CurrAsmList,resultdef.size,resultdef.alignment,tt_normal,location.reference);
  278. emit_ref(A_FISTP,S_IQ,location.reference);
  279. tcgx86(cg).dec_fpu_stack;
  280. emit_none(A_FWAIT,S_NO);
  281. end;
  282. end;
  283. procedure tx86inlinenode.second_trunc_real;
  284. var
  285. oldcw,newcw : treference;
  286. begin
  287. {$ifdef x86_64}
  288. if use_vectorfpu(left.resultdef) and
  289. not((left.location.loc=LOC_FPUREGISTER) and (current_settings.fputype>=fpu_sse3)) then
  290. begin
  291. secondpass(left);
  292. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,false);
  293. location_reset(location,LOC_REGISTER,OS_S64);
  294. location.register:=cg.getintregister(current_asmdata.CurrAsmList,OS_S64);
  295. if UseAVX then
  296. case left.location.size of
  297. OS_F32:
  298. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_VCVTTSS2SI,S_Q,left.location.register,location.register));
  299. OS_F64:
  300. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_VCVTTSD2SI,S_Q,left.location.register,location.register));
  301. else
  302. internalerror(2007031401);
  303. end
  304. else
  305. case left.location.size of
  306. OS_F32:
  307. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTTSS2SI,S_Q,left.location.register,location.register));
  308. OS_F64:
  309. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTTSD2SI,S_Q,left.location.register,location.register));
  310. else
  311. internalerror(2007031401);
  312. end;
  313. end
  314. else
  315. {$endif x86_64}
  316. begin
  317. if (current_settings.fputype>=fpu_sse3) then
  318. begin
  319. load_fpu_location(left);
  320. location_reset_ref(location,LOC_REFERENCE,OS_S64,0);
  321. tg.GetTemp(current_asmdata.CurrAsmList,resultdef.size,resultdef.alignment,tt_normal,location.reference);
  322. emit_ref(A_FISTTP,S_IQ,location.reference);
  323. tcgx86(cg).dec_fpu_stack;
  324. end
  325. else
  326. begin
  327. tg.GetTemp(current_asmdata.CurrAsmList,2,2,tt_normal,oldcw);
  328. tg.GetTemp(current_asmdata.CurrAsmList,2,2,tt_normal,newcw);
  329. emit_ref(A_FNSTCW,S_NO,newcw);
  330. emit_ref(A_FNSTCW,S_NO,oldcw);
  331. emit_const_ref(A_OR,S_W,$0f00,newcw);
  332. load_fpu_location(left);
  333. emit_ref(A_FLDCW,S_NO,newcw);
  334. location_reset_ref(location,LOC_REFERENCE,OS_S64,0);
  335. tg.GetTemp(current_asmdata.CurrAsmList,resultdef.size,resultdef.alignment,tt_normal,location.reference);
  336. emit_ref(A_FISTP,S_IQ,location.reference);
  337. tcgx86(cg).dec_fpu_stack;
  338. emit_ref(A_FLDCW,S_NO,oldcw);
  339. emit_none(A_FWAIT,S_NO);
  340. tg.UnGetTemp(current_asmdata.CurrAsmList,oldcw);
  341. tg.UnGetTemp(current_asmdata.CurrAsmList,newcw);
  342. end;
  343. end;
  344. end;
  345. procedure tx86inlinenode.second_sqr_real;
  346. begin
  347. if use_vectorfpu(resultdef) then
  348. begin
  349. secondpass(left);
  350. location_reset(location,LOC_MMREGISTER,left.location.size);
  351. location.register:=cg.getmmregister(current_asmdata.CurrAsmList,location.size);
  352. if UseAVX then
  353. begin
  354. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,true);
  355. cg.a_opmm_reg_reg_reg(current_asmdata.CurrAsmList,OP_MUL,left.location.size,left.location.register,left.location.register,location.register,mms_movescalar);
  356. end
  357. else
  358. begin
  359. cg.a_loadmm_loc_reg(current_asmdata.CurrAsmList,location.size,left.location,location.register,mms_movescalar);
  360. cg.a_opmm_reg_reg(current_asmdata.CurrAsmList,OP_MUL,left.location.size,location.register,location.register,mms_movescalar);
  361. end;
  362. end
  363. else
  364. begin
  365. load_fpu_location(left);
  366. emit_reg_reg(A_FMUL,S_NO,NR_ST0,NR_ST0);
  367. end;
  368. end;
  369. procedure tx86inlinenode.second_sqrt_real;
  370. begin
  371. if use_vectorfpu(resultdef) then
  372. begin
  373. secondpass(left);
  374. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,false);
  375. location_reset(location,LOC_MMREGISTER,left.location.size);
  376. location.register:=cg.getmmregister(current_asmdata.CurrAsmList,location.size);
  377. if UseAVX then
  378. case tfloatdef(resultdef).floattype of
  379. s32real:
  380. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_VSQRTSS,S_XMM,left.location.register,location.register,location.register));
  381. s64real:
  382. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_VSQRTSD,S_XMM,left.location.register,location.register,location.register));
  383. else
  384. internalerror(200510031);
  385. end
  386. else
  387. case tfloatdef(resultdef).floattype of
  388. s32real:
  389. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_SQRTSS,S_XMM,left.location.register,location.register));
  390. s64real:
  391. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_SQRTSD,S_XMM,left.location.register,location.register));
  392. else
  393. internalerror(200510031);
  394. end;
  395. end
  396. else
  397. begin
  398. load_fpu_location(left);
  399. emit_none(A_FSQRT,S_NO);
  400. end;
  401. end;
  402. procedure tx86inlinenode.second_ln_real;
  403. begin
  404. load_fpu_location(left);
  405. emit_none(A_FLDLN2,S_NO);
  406. emit_none(A_FXCH,S_NO);
  407. emit_none(A_FYL2X,S_NO);
  408. end;
  409. procedure tx86inlinenode.second_cos_real;
  410. begin
  411. {$ifdef i8086}
  412. { FCOS is 387+ }
  413. if current_settings.cputype < cpu_386 then
  414. begin
  415. inherited;
  416. exit;
  417. end;
  418. {$endif i8086}
  419. load_fpu_location(left);
  420. emit_none(A_FCOS,S_NO);
  421. end;
  422. procedure tx86inlinenode.second_sin_real;
  423. begin
  424. {$ifdef i8086}
  425. { FSIN is 387+ }
  426. if current_settings.cputype < cpu_386 then
  427. begin
  428. inherited;
  429. exit;
  430. end;
  431. {$endif i8086}
  432. load_fpu_location(left);
  433. emit_none(A_FSIN,S_NO)
  434. end;
  435. procedure tx86inlinenode.second_prefetch;
  436. var
  437. ref : treference;
  438. r : tregister;
  439. begin
  440. {$if defined(i386) or defined(i8086)}
  441. if current_settings.cputype>=cpu_Pentium3 then
  442. {$endif i386 or i8086}
  443. begin
  444. secondpass(left);
  445. case left.location.loc of
  446. LOC_CREFERENCE,
  447. LOC_REFERENCE:
  448. begin
  449. r:=cg.getintregister(current_asmdata.CurrAsmList,OS_ADDR);
  450. cg.a_loadaddr_ref_reg(current_asmdata.CurrAsmList,left.location.reference,r);
  451. reference_reset_base(ref,r,0,left.location.reference.alignment);
  452. current_asmdata.CurrAsmList.concat(taicpu.op_ref(A_PREFETCHNTA,S_NO,ref));
  453. end;
  454. else
  455. internalerror(200402021);
  456. end;
  457. end;
  458. end;
  459. {$ifndef i8086}
  460. procedure tx86inlinenode.second_abs_long;
  461. var
  462. hregister : tregister;
  463. opsize : tcgsize;
  464. hp : taicpu;
  465. begin
  466. {$ifdef i386}
  467. if current_settings.cputype<cpu_Pentium2 then
  468. begin
  469. opsize:=def_cgsize(left.resultdef);
  470. secondpass(left);
  471. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,left.resultdef,false);
  472. location:=left.location;
  473. location.register:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  474. emit_reg_reg(A_MOV,S_L,left.location.register,location.register);
  475. emit_const_reg(A_SAR,tcgsize2opsize[opsize],31,left.location.register);
  476. emit_reg_reg(A_XOR,S_L,left.location.register,location.register);
  477. emit_reg_reg(A_SUB,S_L,left.location.register,location.register);
  478. end
  479. else
  480. {$endif i386}
  481. begin
  482. opsize:=def_cgsize(left.resultdef);
  483. secondpass(left);
  484. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,left.resultdef,true);
  485. hregister:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  486. location:=left.location;
  487. location.register:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  488. cg.a_load_reg_reg(current_asmdata.CurrAsmList,opsize,opsize,left.location.register,hregister);
  489. cg.a_load_reg_reg(current_asmdata.CurrAsmList,opsize,opsize,left.location.register,location.register);
  490. emit_reg(A_NEG,tcgsize2opsize[opsize],hregister);
  491. hp:=taicpu.op_reg_reg(A_CMOVcc,tcgsize2opsize[opsize],hregister,location.register);
  492. hp.condition:=C_NS;
  493. current_asmdata.CurrAsmList.concat(hp);
  494. end;
  495. end;
  496. {$endif not i8086}
  497. {*****************************************************************************
  498. INCLUDE/EXCLUDE GENERIC HANDLING
  499. *****************************************************************************}
  500. procedure tx86inlinenode.second_IncludeExclude;
  501. var
  502. hregister,
  503. hregister2: tregister;
  504. setbase : aint;
  505. bitsperop,l : longint;
  506. cgop : topcg;
  507. asmop : tasmop;
  508. opdef : tdef;
  509. opsize,
  510. orgsize: tcgsize;
  511. begin
  512. {$ifdef i8086}
  513. { BTS and BTR are 386+ }
  514. if current_settings.cputype < cpu_386 then
  515. begin
  516. inherited;
  517. exit;
  518. end;
  519. {$endif i8086}
  520. if is_smallset(tcallparanode(left).resultdef) then
  521. begin
  522. opdef:=tcallparanode(left).resultdef;
  523. opsize:=int_cgsize(opdef.size)
  524. end
  525. else
  526. begin
  527. opdef:=u32inttype;
  528. opsize:=OS_32;
  529. end;
  530. bitsperop:=(8*tcgsize2size[opsize]);
  531. secondpass(tcallparanode(left).left);
  532. secondpass(tcallparanode(tcallparanode(left).right).left);
  533. setbase:=tsetdef(tcallparanode(left).left.resultdef).setbase;
  534. if tcallparanode(tcallparanode(left).right).left.location.loc=LOC_CONSTANT then
  535. begin
  536. { calculate bit position }
  537. l:=1 shl ((tcallparanode(tcallparanode(left).right).left.location.value-setbase) mod bitsperop);
  538. { determine operator }
  539. if inlinenumber=in_include_x_y then
  540. cgop:=OP_OR
  541. else
  542. begin
  543. cgop:=OP_AND;
  544. l:=not(l);
  545. end;
  546. case tcallparanode(left).left.location.loc of
  547. LOC_REFERENCE :
  548. begin
  549. inc(tcallparanode(left).left.location.reference.offset,
  550. ((tcallparanode(tcallparanode(left).right).left.location.value-setbase) div bitsperop)*tcgsize2size[opsize]);
  551. cg.a_op_const_ref(current_asmdata.CurrAsmList,cgop,opsize,l,tcallparanode(left).left.location.reference);
  552. end;
  553. LOC_CREGISTER :
  554. cg.a_op_const_reg(current_asmdata.CurrAsmList,cgop,tcallparanode(left).left.location.size,l,tcallparanode(left).left.location.register);
  555. else
  556. internalerror(200405022);
  557. end;
  558. end
  559. else
  560. begin
  561. orgsize:=opsize;
  562. if opsize in [OS_8,OS_S8] then
  563. begin
  564. opdef:=u32inttype;
  565. opsize:=OS_32;
  566. end;
  567. { determine asm operator }
  568. if inlinenumber=in_include_x_y then
  569. asmop:=A_BTS
  570. else
  571. asmop:=A_BTR;
  572. hlcg.location_force_reg(current_asmdata.CurrAsmList,tcallparanode(tcallparanode(left).right).left.location,tcallparanode(tcallparanode(left).right).left.resultdef,opdef,true);
  573. register_maybe_adjust_setbase(current_asmdata.CurrAsmList,tcallparanode(tcallparanode(left).right).left.location,setbase);
  574. hregister:=tcallparanode(tcallparanode(left).right).left.location.register;
  575. if (tcallparanode(left).left.location.loc=LOC_REFERENCE) then
  576. emit_reg_ref(asmop,tcgsize2opsize[opsize],hregister,tcallparanode(left).left.location.reference)
  577. else
  578. begin
  579. { second argument can't be an 8 bit register either }
  580. hregister2:=tcallparanode(left).left.location.register;
  581. if (orgsize in [OS_8,OS_S8]) then
  582. hregister2:=cg.makeregsize(current_asmdata.CurrAsmList,hregister2,opsize);
  583. emit_reg_reg(asmop,tcgsize2opsize[opsize],hregister,hregister2);
  584. end;
  585. end;
  586. end;
  587. procedure tx86inlinenode.second_popcnt;
  588. var
  589. opsize: tcgsize;
  590. begin
  591. secondpass(left);
  592. opsize:=tcgsize2unsigned[left.location.size];
  593. { no 8 Bit popcont }
  594. if opsize=OS_8 then
  595. opsize:=OS_16;
  596. if not(left.location.loc in [LOC_REGISTER,LOC_CREGISTER,LOC_REFERENCE,LOC_CREFERENCE]) or
  597. (left.location.size<>opsize) then
  598. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,cgsize_orddef(opsize),true);
  599. location_reset(location,LOC_REGISTER,opsize);
  600. location.register:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  601. if left.location.loc in [LOC_REGISTER,LOC_CREGISTER] then
  602. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_POPCNT,TCGSize2OpSize[opsize],left.location.register,location.register))
  603. else
  604. current_asmdata.CurrAsmList.concat(taicpu.op_ref_reg(A_POPCNT,TCGSize2OpSize[opsize],left.location.reference,location.register));
  605. end;
  606. end.