cgcpu.pas 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the code generator for the SPARC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,parabase,
  23. cgbase,cgutils,cgobj,cg64f32,
  24. aasmbase,aasmtai,aasmcpu,
  25. cpubase,cpuinfo,
  26. node,symconst,SymType,symdef,
  27. rgcpu;
  28. type
  29. TCgSparc=class(tcg)
  30. protected
  31. function IsSimpleRef(const ref:treference):boolean;
  32. public
  33. procedure init_register_allocators;override;
  34. procedure done_register_allocators;override;
  35. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  36. { sparc special, needed by cg64 }
  37. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  38. procedure handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  39. procedure handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  40. { parameter }
  41. procedure a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  42. procedure a_param_ref(list:TAasmOutput;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);override;
  44. procedure a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  45. procedure a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  46. procedure a_call_name(list:TAasmOutput;const s:string);override;
  47. procedure a_call_reg(list:TAasmOutput;Reg:TRegister);override;
  48. { General purpose instructions }
  49. procedure a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAasmOutput;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAasmOutput;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAasmOutput;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAasmOutput;l:TAsmLabel);override;
  70. procedure a_jmp_name(list : taasmoutput;const s : string);override;
  71. procedure a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:tasmlabel);{ override;}
  72. procedure a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);override;
  73. procedure g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  74. procedure g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);override;
  75. procedure g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  77. procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;
  78. procedure g_restore_standard_registers(list:taasmoutput);override;
  79. procedure g_save_standard_registers(list : taasmoutput);override;
  80. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);override;
  82. procedure g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);
  83. procedure g_intf_wrapper(list: TAAsmoutput; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  84. end;
  85. TCg64Sparc=class(tcg64f32)
  86. private
  87. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  88. public
  89. procedure a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);override;
  90. procedure a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);override;
  91. procedure a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);override;
  92. procedure a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);override;
  93. procedure a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);override;
  94. procedure a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64;regsrc,regdst : tregister64);override;
  95. procedure a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);override;
  96. end;
  97. const
  98. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  99. A_NONE,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  100. );
  101. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  102. A_NONE,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc
  103. );
  104. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  105. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  106. );
  107. implementation
  108. uses
  109. globals,verbose,systems,cutils,
  110. paramgr,fmodule,
  111. tgobj,
  112. procinfo,cpupi;
  113. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  114. begin
  115. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  116. InternalError(2002100804);
  117. result :=not(assigned(ref.symbol))and
  118. (((ref.index = NR_NO) and
  119. (ref.offset >= simm13lo) and
  120. (ref.offset <= simm13hi)) or
  121. ((ref.index <> NR_NO) and
  122. (ref.offset = 0)));
  123. end;
  124. procedure tcgsparc.make_simple_ref(list:taasmoutput;var ref: treference);
  125. var
  126. tmpreg : tregister;
  127. tmpref : treference;
  128. begin
  129. tmpreg:=NR_NO;
  130. { Be sure to have a base register }
  131. if (ref.base=NR_NO) then
  132. begin
  133. ref.base:=ref.index;
  134. ref.index:=NR_NO;
  135. end;
  136. if (cs_create_pic in aktmoduleswitches) and
  137. assigned(ref.symbol) then
  138. begin
  139. tmpreg:=GetIntRegister(list,OS_INT);
  140. reference_reset(tmpref);
  141. tmpref.symbol:=ref.symbol;
  142. tmpref.refaddr:=addr_pic;
  143. if not(pi_needs_got in current_procinfo.flags) then
  144. internalerror(200501161);
  145. tmpref.index:=current_procinfo.got;
  146. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  147. ref.symbol:=nil;
  148. if (ref.index<>NR_NO) then
  149. begin
  150. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  151. ref.index:=tmpreg;
  152. end
  153. else
  154. begin
  155. if ref.base<>NR_NO then
  156. ref.index:=tmpreg
  157. else
  158. ref.base:=tmpreg;
  159. end;
  160. end;
  161. { When need to use SETHI, do it first }
  162. if assigned(ref.symbol) or
  163. (ref.offset<simm13lo) or
  164. (ref.offset>simm13hi) then
  165. begin
  166. tmpreg:=GetIntRegister(list,OS_INT);
  167. reference_reset(tmpref);
  168. tmpref.symbol:=ref.symbol;
  169. tmpref.offset:=ref.offset;
  170. tmpref.refaddr:=addr_hi;
  171. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  172. if (ref.offset=0) and (ref.index=NR_NO) and
  173. (ref.base=NR_NO) then
  174. begin
  175. ref.refaddr:=addr_lo;
  176. end
  177. else
  178. begin
  179. { Load the low part is left }
  180. tmpref.refaddr:=addr_lo;
  181. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  182. ref.offset:=0;
  183. { symbol is loaded }
  184. ref.symbol:=nil;
  185. end;
  186. if (ref.index<>NR_NO) then
  187. begin
  188. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  189. ref.index:=tmpreg;
  190. end
  191. else
  192. begin
  193. if ref.base<>NR_NO then
  194. ref.index:=tmpreg
  195. else
  196. ref.base:=tmpreg;
  197. end;
  198. end;
  199. if (ref.base<>NR_NO) then
  200. begin
  201. if (ref.index<>NR_NO) and
  202. ((ref.offset<>0) or assigned(ref.symbol)) then
  203. begin
  204. if tmpreg=NR_NO then
  205. tmpreg:=GetIntRegister(list,OS_INT);
  206. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  207. ref.base:=tmpreg;
  208. ref.index:=NR_NO;
  209. end;
  210. end;
  211. end;
  212. procedure tcgsparc.handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  213. begin
  214. make_simple_ref(list,ref);
  215. if isstore then
  216. list.concat(taicpu.op_reg_ref(op,reg,ref))
  217. else
  218. list.concat(taicpu.op_ref_reg(op,ref,reg));
  219. end;
  220. procedure tcgsparc.handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  221. var
  222. tmpreg : tregister;
  223. begin
  224. if (a<simm13lo) or
  225. (a>simm13hi) then
  226. begin
  227. tmpreg:=GetIntRegister(list,OS_INT);
  228. a_load_const_reg(list,OS_INT,a,tmpreg);
  229. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  230. end
  231. else
  232. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  233. end;
  234. {****************************************************************************
  235. Assembler code
  236. ****************************************************************************}
  237. procedure Tcgsparc.init_register_allocators;
  238. begin
  239. inherited init_register_allocators;
  240. if (cs_create_pic in aktmoduleswitches) and
  241. (pi_needs_got in current_procinfo.flags) then
  242. begin
  243. current_procinfo.got:=NR_L7;
  244. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  245. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  246. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  247. first_int_imreg,[]);
  248. end
  249. else
  250. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  251. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  252. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  253. first_int_imreg,[]);
  254. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  255. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  256. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  257. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  258. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  259. first_fpu_imreg,[]);
  260. end;
  261. procedure Tcgsparc.done_register_allocators;
  262. begin
  263. rg[R_INTREGISTER].free;
  264. rg[R_FPUREGISTER].free;
  265. inherited done_register_allocators;
  266. end;
  267. function tcgsparc.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  268. begin
  269. if size=OS_F64 then
  270. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  271. else
  272. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  273. end;
  274. procedure TCgSparc.a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);
  275. var
  276. Ref:TReference;
  277. begin
  278. paraloc.check_simple_location;
  279. case paraloc.location^.loc of
  280. LOC_REGISTER,LOC_CREGISTER:
  281. a_load_const_reg(list,size,a,paraloc.location^.register);
  282. LOC_REFERENCE:
  283. begin
  284. { Code conventions need the parameters being allocated in %o6+92 }
  285. with paraloc.location^.Reference do
  286. begin
  287. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  288. InternalError(2002081104);
  289. reference_reset_base(ref,index,offset);
  290. end;
  291. a_load_const_ref(list,size,a,ref);
  292. end;
  293. else
  294. InternalError(2002122200);
  295. end;
  296. end;
  297. procedure TCgSparc.a_param_ref(list:TAasmOutput;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  298. var
  299. ref: treference;
  300. tmpreg:TRegister;
  301. begin
  302. paraloc.check_simple_location;
  303. with paraloc.location^ do
  304. begin
  305. case loc of
  306. LOC_REGISTER,LOC_CREGISTER :
  307. a_load_ref_reg(list,sz,sz,r,Register);
  308. LOC_REFERENCE:
  309. begin
  310. { Code conventions need the parameters being allocated in %o6+92 }
  311. with Reference do
  312. begin
  313. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  314. InternalError(2002081104);
  315. reference_reset_base(ref,index,offset);
  316. end;
  317. tmpreg:=GetIntRegister(list,OS_INT);
  318. a_load_ref_reg(list,sz,sz,r,tmpreg);
  319. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  320. end;
  321. else
  322. internalerror(2002081103);
  323. end;
  324. end;
  325. end;
  326. procedure TCgSparc.a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);
  327. var
  328. Ref:TReference;
  329. TmpReg:TRegister;
  330. begin
  331. paraloc.check_simple_location;
  332. with paraloc.location^ do
  333. begin
  334. case loc of
  335. LOC_REGISTER,LOC_CREGISTER:
  336. a_loadaddr_ref_reg(list,r,register);
  337. LOC_REFERENCE:
  338. begin
  339. reference_reset(ref);
  340. ref.base := reference.index;
  341. ref.offset := reference.offset;
  342. tmpreg:=GetAddressRegister(list);
  343. a_loadaddr_ref_reg(list,r,tmpreg);
  344. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  345. end;
  346. else
  347. internalerror(2002080701);
  348. end;
  349. end;
  350. end;
  351. procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  352. var
  353. href,href2 : treference;
  354. hloc : pcgparalocation;
  355. begin
  356. href:=ref;
  357. hloc:=paraloc.location;
  358. while assigned(hloc) do
  359. begin
  360. case hloc^.loc of
  361. LOC_REGISTER :
  362. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  363. LOC_REFERENCE :
  364. begin
  365. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  366. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  367. end;
  368. else
  369. internalerror(200408241);
  370. end;
  371. inc(href.offset,tcgsize2size[hloc^.size]);
  372. hloc:=hloc^.next;
  373. end;
  374. end;
  375. procedure tcgsparc.a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  376. var
  377. href : treference;
  378. begin
  379. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  380. a_loadfpu_reg_ref(list,size,r,href);
  381. a_paramfpu_ref(list,size,href,paraloc);
  382. tg.Ungettemp(list,href);
  383. end;
  384. procedure TCgSparc.a_call_name(list:TAasmOutput;const s:string);
  385. begin
  386. list.concat(taicpu.op_sym(A_CALL,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  387. { Delay slot }
  388. list.concat(taicpu.op_none(A_NOP));
  389. end;
  390. procedure TCgSparc.a_call_reg(list:TAasmOutput;Reg:TRegister);
  391. begin
  392. list.concat(taicpu.op_reg(A_CALL,reg));
  393. { Delay slot }
  394. list.concat(taicpu.op_none(A_NOP));
  395. end;
  396. {********************** load instructions ********************}
  397. procedure TCgSparc.a_load_const_reg(list : TAasmOutput;size : TCGSize;a : aint;reg : TRegister);
  398. begin
  399. { we don't use the set instruction here because it could be evalutated to two
  400. instructions which would cause problems with the delay slot (FK) }
  401. if (a=0) then
  402. list.concat(taicpu.op_reg(A_CLR,reg))
  403. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  404. else if (a and aint($1fff))=0 then
  405. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  406. else if (a>=simm13lo) and (a<=simm13hi) then
  407. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  408. else
  409. begin
  410. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  411. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  412. end;
  413. end;
  414. procedure TCgSparc.a_load_const_ref(list : TAasmOutput;size : tcgsize;a : aint;const ref : TReference);
  415. begin
  416. if a=0 then
  417. a_load_reg_ref(list,size,size,NR_G0,ref)
  418. else
  419. inherited a_load_const_ref(list,size,a,ref);
  420. end;
  421. procedure TCgSparc.a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  422. var
  423. op : tasmop;
  424. begin
  425. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  426. fromsize := tosize;
  427. case fromsize of
  428. { signed integer registers }
  429. OS_8,
  430. OS_S8:
  431. Op:=A_STB;
  432. OS_16,
  433. OS_S16:
  434. Op:=A_STH;
  435. OS_32,
  436. OS_S32:
  437. Op:=A_ST;
  438. else
  439. InternalError(2002122100);
  440. end;
  441. handle_load_store(list,true,op,reg,ref);
  442. end;
  443. procedure TCgSparc.a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  444. var
  445. op : tasmop;
  446. begin
  447. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  448. fromsize := tosize;
  449. case fromsize of
  450. OS_S8:
  451. Op:=A_LDSB;{Load Signed Byte}
  452. OS_8:
  453. Op:=A_LDUB;{Load Unsigned Byte}
  454. OS_S16:
  455. Op:=A_LDSH;{Load Signed Halfword}
  456. OS_16:
  457. Op:=A_LDUH;{Load Unsigned Halfword}
  458. OS_S32,
  459. OS_32:
  460. Op:=A_LD;{Load Word}
  461. OS_S64,
  462. OS_64:
  463. Op:=A_LDD;{Load a Long Word}
  464. else
  465. InternalError(2002122101);
  466. end;
  467. handle_load_store(list,false,op,reg,ref);
  468. end;
  469. procedure TCgSparc.a_load_reg_reg(list:TAasmOutput;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  470. var
  471. instr : taicpu;
  472. begin
  473. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  474. (
  475. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  476. (tosize <> fromsize) and
  477. not(fromsize in [OS_32,OS_S32])
  478. ) then
  479. begin
  480. case tosize of
  481. OS_8 :
  482. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  483. OS_16 :
  484. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  485. OS_32,
  486. OS_S32 :
  487. begin
  488. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  489. list.Concat(instr);
  490. { Notify the register allocator that we have written a move instruction so
  491. it can try to eliminate it. }
  492. add_move_instruction(instr);
  493. end;
  494. OS_S8 :
  495. begin
  496. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  497. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  498. end;
  499. OS_S16 :
  500. begin
  501. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  502. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  503. end;
  504. else
  505. internalerror(2002090901);
  506. end;
  507. end
  508. else
  509. begin
  510. if reg1<>reg2 then
  511. begin
  512. { same size, only a register mov required }
  513. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  514. list.Concat(instr);
  515. { Notify the register allocator that we have written a move instruction so
  516. it can try to eliminate it. }
  517. add_move_instruction(instr);
  518. end;
  519. end;
  520. end;
  521. procedure TCgSparc.a_loadaddr_ref_reg(list : TAasmOutput;const ref : TReference;r : tregister);
  522. var
  523. tmpref,href : treference;
  524. hreg,tmpreg : tregister;
  525. begin
  526. href:=ref;
  527. if (href.base=NR_NO) and (href.index<>NR_NO) then
  528. internalerror(200306171);
  529. if (cs_create_pic in aktmoduleswitches) and
  530. assigned(href.symbol) then
  531. begin
  532. tmpreg:=GetIntRegister(list,OS_ADDR);
  533. reference_reset(tmpref);
  534. tmpref.symbol:=href.symbol;
  535. tmpref.refaddr:=addr_pic;
  536. if not(pi_needs_got in current_procinfo.flags) then
  537. internalerror(200501161);
  538. tmpref.base:=current_procinfo.got;
  539. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  540. href.symbol:=nil;
  541. if (href.index<>NR_NO) then
  542. begin
  543. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  544. href.index:=tmpreg;
  545. end
  546. else
  547. begin
  548. if href.base<>NR_NO then
  549. href.index:=tmpreg
  550. else
  551. href.base:=tmpreg;
  552. end;
  553. end;
  554. { At least big offset (need SETHI), maybe base and maybe index }
  555. if assigned(href.symbol) or
  556. (href.offset<simm13lo) or
  557. (href.offset>simm13hi) then
  558. begin
  559. hreg:=GetAddressRegister(list);
  560. reference_reset(tmpref);
  561. tmpref.symbol := href.symbol;
  562. tmpref.offset := href.offset;
  563. tmpref.refaddr := addr_hi;
  564. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  565. { Only the low part is left }
  566. tmpref.refaddr:=addr_lo;
  567. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  568. if href.base<>NR_NO then
  569. begin
  570. if href.index<>NR_NO then
  571. begin
  572. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  573. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  574. end
  575. else
  576. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  577. end
  578. else
  579. begin
  580. if hreg<>r then
  581. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  582. end;
  583. end
  584. else
  585. { At least small offset, maybe base and maybe index }
  586. if href.offset<>0 then
  587. begin
  588. if href.base<>NR_NO then
  589. begin
  590. if href.index<>NR_NO then
  591. begin
  592. hreg:=GetAddressRegister(list);
  593. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  594. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  595. end
  596. else
  597. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  598. end
  599. else
  600. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  601. end
  602. else
  603. { Both base and index }
  604. if href.index<>NR_NO then
  605. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  606. else
  607. { Only base }
  608. if href.base<>NR_NO then
  609. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  610. else
  611. { only offset, can be generated by absolute }
  612. a_load_const_reg(list,OS_ADDR,href.offset,r);
  613. end;
  614. procedure TCgSparc.a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);
  615. const
  616. FpuMovInstr : Array[OS_F32..OS_F64] of TAsmOp =
  617. (A_FMOVS,A_FMOVD);
  618. var
  619. instr : taicpu;
  620. begin
  621. if reg1<>reg2 then
  622. begin
  623. instr:=taicpu.op_reg_reg(fpumovinstr[size],reg1,reg2);
  624. list.Concat(instr);
  625. { Notify the register allocator that we have written a move instruction so
  626. it can try to eliminate it. }
  627. add_move_instruction(instr);
  628. end;
  629. end;
  630. procedure TCgSparc.a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);
  631. const
  632. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  633. (A_LDF,A_LDDF);
  634. begin
  635. handle_load_store(list,false,fpuloadinstr[size],reg,ref);
  636. end;
  637. procedure TCgSparc.a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);
  638. const
  639. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  640. (A_STF,A_STDF);
  641. begin
  642. handle_load_store(list,true,fpuloadinstr[size],reg,ref);
  643. end;
  644. procedure TCgSparc.a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  645. begin
  646. if Op in [OP_NEG,OP_NOT] then
  647. internalerror(200306011);
  648. if (a=0) then
  649. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  650. else
  651. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  652. end;
  653. procedure TCgSparc.a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  654. var
  655. a : aint;
  656. begin
  657. Case Op of
  658. OP_NEG :
  659. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  660. OP_NOT :
  661. begin
  662. case size of
  663. OS_8 :
  664. a:=aint($ffffff00);
  665. OS_16 :
  666. a:=aint($ffff0000);
  667. else
  668. a:=0;
  669. end;
  670. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  671. end;
  672. else
  673. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  674. end;
  675. end;
  676. procedure TCgSparc.a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  677. var
  678. power : longInt;
  679. begin
  680. case op of
  681. OP_MUL,
  682. OP_IMUL:
  683. begin
  684. if ispowerof2(a,power) then
  685. begin
  686. { can be done with a shift }
  687. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  688. exit;
  689. end;
  690. end;
  691. OP_SUB,
  692. OP_ADD :
  693. begin
  694. if (a=0) then
  695. begin
  696. a_load_reg_reg(list,size,size,src,dst);
  697. exit;
  698. end;
  699. end;
  700. end;
  701. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  702. end;
  703. procedure TCgSparc.a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  704. begin
  705. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  706. end;
  707. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  708. var
  709. power : longInt;
  710. tmpreg1,tmpreg2 : tregister;
  711. begin
  712. ovloc.loc:=LOC_VOID;
  713. case op of
  714. OP_SUB,
  715. OP_ADD :
  716. begin
  717. if (a=0) then
  718. begin
  719. a_load_reg_reg(list,size,size,src,dst);
  720. exit;
  721. end;
  722. end;
  723. end;
  724. if setflags then
  725. begin
  726. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  727. case op of
  728. OP_MUL:
  729. begin
  730. tmpreg1:=GetIntRegister(list,OS_INT);
  731. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  732. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  733. ovloc.loc:=LOC_FLAGS;
  734. ovloc.resflags:=F_NE;
  735. end;
  736. OP_IMUL:
  737. begin
  738. tmpreg1:=GetIntRegister(list,OS_INT);
  739. tmpreg2:=GetIntRegister(list,OS_INT);
  740. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  741. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  742. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  743. ovloc.loc:=LOC_FLAGS;
  744. ovloc.resflags:=F_NE;
  745. end;
  746. end;
  747. end
  748. else
  749. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst)
  750. end;
  751. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  752. var
  753. tmpreg1,tmpreg2 : tregister;
  754. begin
  755. ovloc.loc:=LOC_VOID;
  756. if setflags then
  757. begin
  758. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  759. case op of
  760. OP_MUL:
  761. begin
  762. tmpreg1:=GetIntRegister(list,OS_INT);
  763. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  764. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  765. ovloc.loc:=LOC_FLAGS;
  766. ovloc.resflags:=F_NE;
  767. end;
  768. OP_IMUL:
  769. begin
  770. tmpreg1:=GetIntRegister(list,OS_INT);
  771. tmpreg2:=GetIntRegister(list,OS_INT);
  772. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  773. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  774. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  775. ovloc.loc:=LOC_FLAGS;
  776. ovloc.resflags:=F_NE;
  777. end;
  778. end;
  779. end
  780. else
  781. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst))
  782. end;
  783. {*************** compare instructructions ****************}
  784. procedure TCgSparc.a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  785. begin
  786. if (a=0) then
  787. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  788. else
  789. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  790. a_jmp_cond(list,cmp_op,l);
  791. end;
  792. procedure TCgSparc.a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  793. begin
  794. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  795. a_jmp_cond(list,cmp_op,l);
  796. end;
  797. procedure TCgSparc.a_jmp_always(List:TAasmOutput;l:TAsmLabel);
  798. begin
  799. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(l.name,AB_EXTERNAL,AT_FUNCTION)));
  800. { Delay slot }
  801. list.Concat(TAiCpu.Op_none(A_NOP));
  802. end;
  803. procedure tcgsparc.a_jmp_name(list : taasmoutput;const s : string);
  804. begin
  805. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  806. { Delay slot }
  807. list.Concat(TAiCpu.Op_none(A_NOP));
  808. end;
  809. procedure TCgSparc.a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:TAsmLabel);
  810. var
  811. ai:TAiCpu;
  812. begin
  813. ai:=TAiCpu.Op_sym(A_Bxx,l);
  814. ai.SetCondition(TOpCmp2AsmCond[cond]);
  815. list.Concat(ai);
  816. { Delay slot }
  817. list.Concat(TAiCpu.Op_none(A_NOP));
  818. end;
  819. procedure TCgSparc.a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);
  820. var
  821. ai : taicpu;
  822. op : tasmop;
  823. begin
  824. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  825. op:=A_FBxx
  826. else
  827. op:=A_Bxx;
  828. ai := Taicpu.op_sym(op,l);
  829. ai.SetCondition(flags_to_cond(f));
  830. list.Concat(ai);
  831. { Delay slot }
  832. list.Concat(TAiCpu.Op_none(A_NOP));
  833. end;
  834. procedure TCgSparc.g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);
  835. var
  836. hl : tasmlabel;
  837. begin
  838. objectlibrary.getlabel(hl);
  839. a_load_const_reg(list,size,1,reg);
  840. a_jmp_flags(list,f,hl);
  841. a_load_const_reg(list,size,0,reg);
  842. a_label(list,hl);
  843. end;
  844. procedure tcgsparc.g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);
  845. var
  846. l : tlocation;
  847. begin
  848. l.loc:=LOC_VOID;
  849. g_overflowCheck_loc(list,loc,def,l);
  850. end;
  851. procedure TCgSparc.g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);
  852. var
  853. hl : tasmlabel;
  854. ai:TAiCpu;
  855. hflags : tresflags;
  856. begin
  857. if not(cs_check_overflow in aktlocalswitches) then
  858. exit;
  859. objectlibrary.getlabel(hl);
  860. case ovloc.loc of
  861. LOC_VOID:
  862. begin
  863. if not((def.deftype=pointerdef) or
  864. ((def.deftype=orddef) and
  865. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  866. begin
  867. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  868. ai.SetCondition(C_NO);
  869. list.Concat(ai);
  870. { Delay slot }
  871. list.Concat(TAiCpu.Op_none(A_NOP));
  872. end
  873. else
  874. a_jmp_cond(list,OC_AE,hl);
  875. end;
  876. LOC_FLAGS:
  877. begin
  878. hflags:=ovloc.resflags;
  879. inverse_flags(hflags);
  880. cg.a_jmp_flags(list,hflags,hl);
  881. end;
  882. else
  883. internalerror(200409281);
  884. end;
  885. a_call_name(list,'FPC_OVERFLOW');
  886. a_label(list,hl);
  887. end;
  888. { *********** entry/exit code and address loading ************ }
  889. procedure TCgSparc.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  890. begin
  891. if nostackframe then
  892. exit;
  893. { Althogh the SPARC architecture require only word alignment, software
  894. convention and the operating system require every stack frame to be double word
  895. aligned }
  896. LocalSize:=align(LocalSize,8);
  897. { Execute the SAVE instruction to get a new register window and create a new
  898. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  899. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  900. after execution of that instruction is the called function stack pointer}
  901. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  902. if LocalSize>4096 then
  903. begin
  904. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  905. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  906. end
  907. else
  908. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  909. if (cs_create_pic in aktmoduleswitches) and
  910. (pi_needs_got in current_procinfo.flags) then
  911. begin
  912. current_procinfo.got:=NR_L7;
  913. end;
  914. end;
  915. procedure TCgSparc.g_restore_standard_registers(list:taasmoutput);
  916. begin
  917. { The sparc port uses the sparc standard calling convetions so this function has no used }
  918. end;
  919. procedure TCgSparc.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);
  920. var
  921. hr : treference;
  922. begin
  923. if paramanager.ret_in_param(current_procinfo.procdef.rettype.def,current_procinfo.procdef.proccalloption) then
  924. begin
  925. reference_reset(hr);
  926. hr.offset:=12;
  927. hr.refaddr:=addr_full;
  928. if nostackframe then
  929. begin
  930. hr.base:=NR_O7;
  931. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  932. list.concat(Taicpu.op_none(A_NOP))
  933. end
  934. else
  935. begin
  936. { We use trivial restore in the delay slot of the JMPL instruction, as we
  937. already set result onto %i0 }
  938. hr.base:=NR_I7;
  939. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  940. list.concat(Taicpu.op_none(A_RESTORE));
  941. end;
  942. end
  943. else
  944. begin
  945. if nostackframe then
  946. begin
  947. { Here we need to use RETL instead of RET so it uses %o7 }
  948. list.concat(Taicpu.op_none(A_RETL));
  949. list.concat(Taicpu.op_none(A_NOP))
  950. end
  951. else
  952. begin
  953. { We use trivial restore in the delay slot of the JMPL instruction, as we
  954. already set result onto %i0 }
  955. list.concat(Taicpu.op_none(A_RET));
  956. list.concat(Taicpu.op_none(A_RESTORE));
  957. end;
  958. end;
  959. end;
  960. procedure TCgSparc.g_save_standard_registers(list : taasmoutput);
  961. begin
  962. { The sparc port uses the sparc standard calling convetions so this function has no used }
  963. end;
  964. { ************* concatcopy ************ }
  965. procedure tcgsparc.g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);
  966. var
  967. paraloc1,paraloc2,paraloc3 : TCGPara;
  968. begin
  969. paraloc1.init;
  970. paraloc2.init;
  971. paraloc3.init;
  972. paramanager.getintparaloc(pocall_default,1,paraloc1);
  973. paramanager.getintparaloc(pocall_default,2,paraloc2);
  974. paramanager.getintparaloc(pocall_default,3,paraloc3);
  975. paramanager.allocparaloc(list,paraloc3);
  976. a_param_const(list,OS_INT,len,paraloc3);
  977. paramanager.allocparaloc(list,paraloc2);
  978. a_paramaddr_ref(list,dest,paraloc2);
  979. paramanager.allocparaloc(list,paraloc2);
  980. a_paramaddr_ref(list,source,paraloc1);
  981. paramanager.freeparaloc(list,paraloc3);
  982. paramanager.freeparaloc(list,paraloc2);
  983. paramanager.freeparaloc(list,paraloc1);
  984. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  985. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  986. a_call_name(list,'FPC_MOVE');
  987. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  988. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  989. paraloc3.done;
  990. paraloc2.done;
  991. paraloc1.done;
  992. end;
  993. procedure TCgSparc.g_concatcopy(list:taasmoutput;const source,dest:treference;len:aint);
  994. var
  995. tmpreg1,
  996. hreg,
  997. countreg: TRegister;
  998. src, dst: TReference;
  999. lab: tasmlabel;
  1000. count, count2: aint;
  1001. begin
  1002. if len>high(longint) then
  1003. internalerror(2002072704);
  1004. { anybody wants to determine a good value here :)? }
  1005. if len>100 then
  1006. g_concatcopy_move(list,source,dest,len)
  1007. else
  1008. begin
  1009. reference_reset(src);
  1010. reference_reset(dst);
  1011. { load the address of source into src.base }
  1012. src.base:=GetAddressRegister(list);
  1013. a_loadaddr_ref_reg(list,source,src.base);
  1014. { load the address of dest into dst.base }
  1015. dst.base:=GetAddressRegister(list);
  1016. a_loadaddr_ref_reg(list,dest,dst.base);
  1017. { generate a loop }
  1018. count:=len div 4;
  1019. if count>4 then
  1020. begin
  1021. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1022. { have to be set to 8. I put an Inc there so debugging may be }
  1023. { easier (should offset be different from zero here, it will be }
  1024. { easy to notice in the generated assembler }
  1025. countreg:=GetIntRegister(list,OS_INT);
  1026. tmpreg1:=GetIntRegister(list,OS_INT);
  1027. a_load_const_reg(list,OS_INT,count,countreg);
  1028. { explicitely allocate R_O0 since it can be used safely here }
  1029. { (for holding date that's being copied) }
  1030. objectlibrary.getlabel(lab);
  1031. a_label(list, lab);
  1032. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1033. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1034. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1035. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1036. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1037. a_jmp_cond(list,OC_NE,lab);
  1038. list.concat(taicpu.op_none(A_NOP));
  1039. { keep the registers alive }
  1040. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1041. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1042. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1043. len := len mod 4;
  1044. end;
  1045. { unrolled loop }
  1046. count:=len div 4;
  1047. if count>0 then
  1048. begin
  1049. tmpreg1:=GetIntRegister(list,OS_INT);
  1050. for count2 := 1 to count do
  1051. begin
  1052. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1053. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1054. inc(src.offset,4);
  1055. inc(dst.offset,4);
  1056. end;
  1057. len := len mod 4;
  1058. end;
  1059. if (len and 4) <> 0 then
  1060. begin
  1061. hreg:=GetIntRegister(list,OS_INT);
  1062. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1063. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1064. inc(src.offset,4);
  1065. inc(dst.offset,4);
  1066. end;
  1067. { copy the leftovers }
  1068. if (len and 2) <> 0 then
  1069. begin
  1070. hreg:=GetIntRegister(list,OS_INT);
  1071. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1072. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1073. inc(src.offset,2);
  1074. inc(dst.offset,2);
  1075. end;
  1076. if (len and 1) <> 0 then
  1077. begin
  1078. hreg:=GetIntRegister(list,OS_INT);
  1079. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1080. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1081. end;
  1082. end;
  1083. end;
  1084. procedure tcgsparc.g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);
  1085. var
  1086. src, dst: TReference;
  1087. tmpreg1,
  1088. countreg: TRegister;
  1089. i : aint;
  1090. lab: tasmlabel;
  1091. begin
  1092. if len>31 then
  1093. g_concatcopy_move(list,source,dest,len)
  1094. else
  1095. begin
  1096. reference_reset(src);
  1097. reference_reset(dst);
  1098. { load the address of source into src.base }
  1099. src.base:=GetAddressRegister(list);
  1100. a_loadaddr_ref_reg(list,source,src.base);
  1101. { load the address of dest into dst.base }
  1102. dst.base:=GetAddressRegister(list);
  1103. a_loadaddr_ref_reg(list,dest,dst.base);
  1104. { generate a loop }
  1105. if len>4 then
  1106. begin
  1107. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1108. { have to be set to 8. I put an Inc there so debugging may be }
  1109. { easier (should offset be different from zero here, it will be }
  1110. { easy to notice in the generated assembler }
  1111. countreg:=GetIntRegister(list,OS_INT);
  1112. tmpreg1:=GetIntRegister(list,OS_INT);
  1113. a_load_const_reg(list,OS_INT,len,countreg);
  1114. { explicitely allocate R_O0 since it can be used safely here }
  1115. { (for holding date that's being copied) }
  1116. objectlibrary.getlabel(lab);
  1117. a_label(list, lab);
  1118. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1119. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1120. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1121. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1122. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1123. a_jmp_cond(list,OC_NE,lab);
  1124. list.concat(taicpu.op_none(A_NOP));
  1125. { keep the registers alive }
  1126. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1127. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1128. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1129. end
  1130. else
  1131. begin
  1132. { unrolled loop }
  1133. tmpreg1:=GetIntRegister(list,OS_INT);
  1134. for i:=1 to len do
  1135. begin
  1136. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1137. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1138. inc(src.offset);
  1139. inc(dst.offset);
  1140. end;
  1141. end;
  1142. end;
  1143. end;
  1144. procedure tcgsparc.g_intf_wrapper(list: TAAsmoutput; procdef: tprocdef; const labelname: string; ioffset: longint);
  1145. var
  1146. make_global : boolean;
  1147. href : treference;
  1148. begin
  1149. if procdef.proctypeoption<>potype_none then
  1150. Internalerror(200006137);
  1151. if not assigned(procdef._class) or
  1152. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1153. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1154. Internalerror(200006138);
  1155. if procdef.owner.symtabletype<>objectsymtable then
  1156. Internalerror(200109191);
  1157. make_global:=false;
  1158. if (not current_module.is_unit) or
  1159. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1160. make_global:=true;
  1161. if make_global then
  1162. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1163. else
  1164. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1165. { set param1 interface to self }
  1166. g_adjust_self_value(list,procdef,ioffset);
  1167. if po_virtualmethod in procdef.procoptions then
  1168. begin
  1169. if (procdef.extnumber=$ffff) then
  1170. Internalerror(200006139);
  1171. { mov 0(%rdi),%rax ; load vmt}
  1172. reference_reset_base(href,NR_O0,0);
  1173. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_L0);
  1174. { jmp *vmtoffs(%eax) ; method offs }
  1175. reference_reset_base(href,NR_L0,procdef._class.vmtmethodoffset(procdef.extnumber));
  1176. list.concat(taicpu.op_ref_reg(A_LD,href,NR_L1));
  1177. list.concat(taicpu.op_reg(A_JMP,NR_L1));
  1178. end
  1179. else
  1180. list.concat(taicpu.op_sym(A_BA,objectlibrary.newasmsymbol(procdef.mangledname,AB_EXTERNAL,AT_FUNCTION)));
  1181. { Delay slot }
  1182. list.Concat(TAiCpu.Op_none(A_NOP));
  1183. List.concat(Tai_symbol_end.Createname(labelname));
  1184. end;
  1185. {****************************************************************************
  1186. TCG64Sparc
  1187. ****************************************************************************}
  1188. procedure tcg64sparc.a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);
  1189. var
  1190. tmpref: treference;
  1191. begin
  1192. { Override this function to prevent loading the reference twice }
  1193. tmpref:=ref;
  1194. tcgsparc(cg).make_simple_ref(list,tmpref);
  1195. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1196. inc(tmpref.offset,4);
  1197. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1198. end;
  1199. procedure tcg64sparc.a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);
  1200. var
  1201. tmpref: treference;
  1202. begin
  1203. { Override this function to prevent loading the reference twice }
  1204. tmpref:=ref;
  1205. tcgsparc(cg).make_simple_ref(list,tmpref);
  1206. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1207. inc(tmpref.offset,4);
  1208. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1209. end;
  1210. procedure tcg64sparc.a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);
  1211. var
  1212. hreg64 : tregister64;
  1213. begin
  1214. { Override this function to prevent loading the reference twice.
  1215. Use here some extra registers, but those are optimized away by the RA }
  1216. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1217. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1218. a_load64_ref_reg(list,r,hreg64);
  1219. a_param64_reg(list,hreg64,paraloc);
  1220. end;
  1221. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  1222. begin
  1223. case op of
  1224. OP_ADD :
  1225. begin
  1226. op1:=A_ADDCC;
  1227. op2:=A_ADDX;
  1228. end;
  1229. OP_SUB :
  1230. begin
  1231. op1:=A_SUBCC;
  1232. op2:=A_SUBX;
  1233. end;
  1234. OP_XOR :
  1235. begin
  1236. op1:=A_XOR;
  1237. op2:=A_XOR;
  1238. end;
  1239. OP_OR :
  1240. begin
  1241. op1:=A_OR;
  1242. op2:=A_OR;
  1243. end;
  1244. OP_AND :
  1245. begin
  1246. op1:=A_AND;
  1247. op2:=A_AND;
  1248. end;
  1249. else
  1250. internalerror(200203241);
  1251. end;
  1252. end;
  1253. procedure TCg64Sparc.a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);
  1254. var
  1255. op1,op2 : TAsmOp;
  1256. begin
  1257. case op of
  1258. OP_NEG :
  1259. begin
  1260. { Use the simple code: y=0-z }
  1261. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1262. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1263. exit;
  1264. end;
  1265. OP_NOT :
  1266. begin
  1267. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1268. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1269. exit;
  1270. end;
  1271. end;
  1272. get_64bit_ops(op,op1,op2);
  1273. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1274. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1275. end;
  1276. procedure TCg64Sparc.a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);
  1277. var
  1278. op1,op2:TAsmOp;
  1279. begin
  1280. case op of
  1281. OP_NEG,
  1282. OP_NOT :
  1283. internalerror(200306017);
  1284. end;
  1285. get_64bit_ops(op,op1,op2);
  1286. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1287. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1288. end;
  1289. procedure tcg64sparc.a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64; regsrc,regdst : tregister64);
  1290. var
  1291. op1,op2:TAsmOp;
  1292. begin
  1293. case op of
  1294. OP_NEG,
  1295. OP_NOT :
  1296. internalerror(200306017);
  1297. end;
  1298. get_64bit_ops(op,op1,op2);
  1299. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1300. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1301. end;
  1302. procedure tcg64sparc.a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);
  1303. var
  1304. op1,op2:TAsmOp;
  1305. begin
  1306. case op of
  1307. OP_NEG,
  1308. OP_NOT :
  1309. internalerror(200306017);
  1310. end;
  1311. get_64bit_ops(op,op1,op2);
  1312. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1313. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1314. end;
  1315. begin
  1316. cg:=TCgSparc.Create;
  1317. cg64:=TCg64Sparc.Create;
  1318. end.
  1319. {
  1320. $Log$
  1321. Revision 1.103 2005-01-24 22:08:32 peter
  1322. * interface wrapper generation moved to cgobj
  1323. * generate interface wrappers after the module is parsed
  1324. Revision 1.102 2005/01/23 17:14:21 florian
  1325. + optimized code generation on sparc
  1326. + some stuff for pic code on sparc added
  1327. Revision 1.101 2005/01/07 16:22:54 florian
  1328. + implemented abi compliant handling of strucutured functions results on sparc platform
  1329. Revision 1.100 2005/01/01 13:19:09 florian
  1330. * improved code generation for OP_MUL/OP_IMUL
  1331. Revision 1.99 2004/12/18 15:48:06 florian
  1332. * fixed some alignment trouble
  1333. Revision 1.98 2004/10/31 21:45:03 peter
  1334. * generic tlocation
  1335. * move tlocation to cgutils
  1336. Revision 1.97 2004/10/24 20:01:08 peter
  1337. * remove saveregister calling convention
  1338. Revision 1.96 2004/10/24 11:53:45 peter
  1339. * fixed compilation with removed loadref
  1340. Revision 1.95 2004/10/10 20:51:46 peter
  1341. * fixed sparc compile
  1342. * fixed float regvar loading
  1343. Revision 1.94 2004/10/10 20:31:48 peter
  1344. * concatcopy_unaligned maps by default to concatcopy, sparc will
  1345. override it with call to fpc_move
  1346. Revision 1.93 2004/09/29 18:55:40 florian
  1347. * fixed more sparc overflow stuff
  1348. * fixed some op64 stuff for sparc
  1349. Revision 1.92 2004/09/27 21:24:17 peter
  1350. * fixed passing of flaot parameters. The general size is still float,
  1351. only the size of the locations is now OS_32
  1352. Revision 1.91 2004/09/26 21:04:35 florian
  1353. + partial overflow checking on sparc; multiplication still missing
  1354. Revision 1.90 2004/09/26 17:36:12 florian
  1355. + a_jmp_name for sparc added
  1356. Revision 1.89 2004/09/25 14:23:55 peter
  1357. * ungetregister is now only used for cpuregisters, renamed to
  1358. ungetcpuregister
  1359. * renamed (get|unget)explicitregister(s) to ..cpuregister
  1360. * removed location-release/reference_release
  1361. Revision 1.88 2004/09/21 20:33:00 peter
  1362. * don't remove MOV reg1,reg1 it is needed for the RA
  1363. Revision 1.87 2004/09/21 17:25:13 peter
  1364. * paraloc branch merged
  1365. Revision 1.86.4.5 2004/09/20 20:43:15 peter
  1366. * implement reg_ref/ref_reg for 64bit to prevent loading the
  1367. address symbol twice
  1368. Revision 1.86.4.4 2004/09/17 17:19:26 peter
  1369. * fixed 64 bit unaryminus for sparc
  1370. * fixed 64 bit inlining
  1371. * signness of not operation
  1372. Revision 1.86.4.3 2004/09/12 21:31:03 peter
  1373. * sign extension added
  1374. Revision 1.86.4.2 2004/09/12 13:36:40 peter
  1375. * fixed alignment issues
  1376. Revision 1.86.4.1 2004/08/31 20:43:06 peter
  1377. * paraloc patch
  1378. Revision 1.86 2004/08/25 20:40:04 florian
  1379. * fixed absolute on sparc
  1380. Revision 1.85 2004/08/24 21:02:32 florian
  1381. * fixed longbool(<int64>) on sparc
  1382. Revision 1.84 2004/06/20 08:55:32 florian
  1383. * logs truncated
  1384. Revision 1.83 2004/06/16 20:07:10 florian
  1385. * dwarf branch merged
  1386. Revision 1.82.2.9 2004/06/02 19:05:16 peter
  1387. * use a_load_const_reg to load const
  1388. Revision 1.82.2.8 2004/06/02 16:07:40 peter
  1389. * implement op64_reg_reg_reg
  1390. Revision 1.82.2.7 2004/05/31 22:07:54 peter
  1391. * don't use float in concatcopy
  1392. Revision 1.82.2.6 2004/05/30 17:54:14 florian
  1393. + implemented cmp64bit
  1394. * started to fix spilling
  1395. * fixed int64 sub partially
  1396. }