cgx86.pas 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the common parts of the code generator for the i386 and the x86-64.
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This unit implements the common parts of the code generator for the i386 and the x86-64.
  19. }
  20. unit cgx86;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. globtype,
  25. cgbase,cgutils,cgobj,
  26. aasmbase,aasmtai,aasmcpu,
  27. cpubase,cpuinfo,rgobj,rgx86,rgcpu,
  28. symconst,symtype;
  29. type
  30. tcgx86 = class(tcg)
  31. rgfpu : Trgx86fpu;
  32. procedure done_register_allocators;override;
  33. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  34. function getmmxregister(list:Taasmoutput):Tregister;
  35. procedure getcpuregister(list:Taasmoutput;r:Tregister);override;
  36. procedure ungetcpuregister(list:Taasmoutput;r:Tregister);override;
  37. procedure alloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);override;
  38. procedure dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);override;
  39. function uses_registers(rt:Tregistertype):boolean;override;
  40. procedure add_reg_instruction(instr:Tai;r:tregister);override;
  41. procedure dec_fpu_stack;
  42. procedure inc_fpu_stack;
  43. procedure a_call_name(list : taasmoutput;const s : string);override;
  44. procedure a_call_reg(list : taasmoutput;reg : tregister);override;
  45. procedure a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  46. procedure a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference); override;
  47. procedure a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  48. procedure a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); override;
  49. procedure a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference); override;
  50. procedure a_op_const_reg_reg(list: taasmoutput; op: TOpCg;
  51. size: tcgsize; a: aint; src, dst: tregister); override;
  52. procedure a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;
  53. size: tcgsize; src1, src2, dst: tregister); override;
  54. { move instructions }
  55. procedure a_load_const_reg(list : taasmoutput; tosize: tcgsize; a : aint;reg : tregister);override;
  56. procedure a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);override;
  57. procedure a_load_reg_ref(list : taasmoutput;fromsize,tosize: tcgsize; reg : tregister;const ref : treference);override;
  58. procedure a_load_ref_reg(list : taasmoutput;fromsize,tosize: tcgsize;const ref : treference;reg : tregister);override;
  59. procedure a_load_reg_reg(list : taasmoutput;fromsize,tosize: tcgsize;reg1,reg2 : tregister);override;
  60. procedure a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);override;
  61. { fpu move instructions }
  62. procedure a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister); override;
  63. procedure a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister); override;
  64. procedure a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference); override;
  65. { vector register move instructions }
  66. procedure a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  67. procedure a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  68. procedure a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  69. procedure a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  70. procedure a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);override;
  71. { comparison operations }
  72. procedure a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  73. l : tasmlabel);override;
  74. procedure a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  75. l : tasmlabel);override;
  76. procedure a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  77. procedure a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister; l : tasmlabel); override;
  78. procedure a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); override;
  79. procedure a_jmp_name(list : taasmoutput;const s : string);override;
  80. procedure a_jmp_always(list : taasmoutput;l: tasmlabel); override;
  81. procedure a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel); override;
  82. procedure g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister); override;
  83. procedure g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference); override;
  84. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;
  85. { entry/exit code helpers }
  86. procedure g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);override;
  87. procedure g_profilecode(list : taasmoutput);override;
  88. procedure g_stackpointer_alloc(list : taasmoutput;localsize : longint);override;
  89. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  90. procedure g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);override;
  91. protected
  92. procedure a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  93. procedure check_register_size(size:tcgsize;reg:tregister);
  94. procedure opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  95. private
  96. procedure sizes2load(s1,s2 : tcgsize;var op: tasmop; var s3: topsize);
  97. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  98. procedure floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  99. procedure floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  100. procedure floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  101. procedure floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  102. end;
  103. function use_sse(def : tdef) : boolean;
  104. const
  105. {$ifdef x86_64}
  106. TCGSize2OpSize: Array[tcgsize] of topsize =
  107. (S_NO,S_B,S_W,S_L,S_Q,S_T,S_B,S_W,S_L,S_Q,S_Q,
  108. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  109. S_NO,S_NO,S_NO,S_MD,S_T,
  110. S_NO,S_NO,S_NO,S_NO,S_T);
  111. {$else x86_64}
  112. TCGSize2OpSize: Array[tcgsize] of topsize =
  113. (S_NO,S_B,S_W,S_L,S_L,S_T,S_B,S_W,S_L,S_L,S_L,
  114. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  115. S_NO,S_NO,S_NO,S_MD,S_T,
  116. S_NO,S_NO,S_NO,S_NO,S_T);
  117. {$endif x86_64}
  118. {$ifndef NOTARGETWIN32}
  119. winstackpagesize = 4096;
  120. {$endif NOTARGETWIN32}
  121. implementation
  122. uses
  123. globals,verbose,systems,cutils,
  124. dwarf,
  125. symdef,defutil,paramgr,procinfo;
  126. const
  127. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,A_ADD,A_AND,A_DIV,
  128. A_IDIV,A_MUL, A_IMUL, A_NEG,A_NOT,A_OR,
  129. A_SAR,A_SHL,A_SHR,A_SUB,A_XOR);
  130. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,
  131. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A);
  132. function use_sse(def : tdef) : boolean;
  133. begin
  134. use_sse:=(is_single(def) and (aktfputype in sse_singlescalar)) or
  135. (is_double(def) and (aktfputype in sse_doublescalar));
  136. end;
  137. procedure Tcgx86.done_register_allocators;
  138. begin
  139. rg[R_INTREGISTER].free;
  140. rg[R_MMREGISTER].free;
  141. rg[R_MMXREGISTER].free;
  142. rgfpu.free;
  143. inherited done_register_allocators;
  144. end;
  145. function Tcgx86.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  146. begin
  147. result:=rgfpu.getregisterfpu(list);
  148. end;
  149. function Tcgx86.getmmxregister(list:Taasmoutput):Tregister;
  150. begin
  151. if not assigned(rg[R_MMXREGISTER]) then
  152. internalerror(200312124);
  153. result:=rg[R_MMXREGISTER].getregister(list,R_SUBNONE);
  154. end;
  155. procedure Tcgx86.getcpuregister(list:Taasmoutput;r:Tregister);
  156. begin
  157. if getregtype(r)=R_FPUREGISTER then
  158. internalerror(2003121210)
  159. else
  160. inherited getcpuregister(list,r);
  161. end;
  162. procedure tcgx86.ungetcpuregister(list:Taasmoutput;r:Tregister);
  163. begin
  164. if getregtype(r)=R_FPUREGISTER then
  165. rgfpu.ungetregisterfpu(list,r)
  166. else
  167. inherited ungetcpuregister(list,r);
  168. end;
  169. procedure Tcgx86.alloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);
  170. begin
  171. if rt<>R_FPUREGISTER then
  172. inherited alloccpuregisters(list,rt,r);
  173. end;
  174. procedure Tcgx86.dealloccpuregisters(list:Taasmoutput;rt:Tregistertype;r:Tcpuregisterset);
  175. begin
  176. if rt<>R_FPUREGISTER then
  177. inherited dealloccpuregisters(list,rt,r);
  178. end;
  179. function Tcgx86.uses_registers(rt:Tregistertype):boolean;
  180. begin
  181. if rt=R_FPUREGISTER then
  182. result:=false
  183. else
  184. result:=inherited uses_registers(rt);
  185. end;
  186. procedure tcgx86.add_reg_instruction(instr:Tai;r:tregister);
  187. begin
  188. if getregtype(r)<>R_FPUREGISTER then
  189. inherited add_reg_instruction(instr,r);
  190. end;
  191. procedure tcgx86.dec_fpu_stack;
  192. begin
  193. dec(rgfpu.fpuvaroffset);
  194. end;
  195. procedure tcgx86.inc_fpu_stack;
  196. begin
  197. inc(rgfpu.fpuvaroffset);
  198. end;
  199. {****************************************************************************
  200. This is private property, keep out! :)
  201. ****************************************************************************}
  202. procedure tcgx86.sizes2load(s1,s2 : tcgsize; var op: tasmop; var s3: topsize);
  203. begin
  204. case s2 of
  205. OS_8,OS_S8 :
  206. if S1 in [OS_8,OS_S8] then
  207. s3 := S_B
  208. else
  209. internalerror(200109221);
  210. OS_16,OS_S16:
  211. case s1 of
  212. OS_8,OS_S8:
  213. s3 := S_BW;
  214. OS_16,OS_S16:
  215. s3 := S_W;
  216. else
  217. internalerror(200109222);
  218. end;
  219. OS_32,OS_S32:
  220. case s1 of
  221. OS_8,OS_S8:
  222. s3 := S_BL;
  223. OS_16,OS_S16:
  224. s3 := S_WL;
  225. OS_32,OS_S32:
  226. s3 := S_L;
  227. else
  228. internalerror(200109223);
  229. end;
  230. {$ifdef x86_64}
  231. OS_64,OS_S64:
  232. case s1 of
  233. OS_8:
  234. s3 := S_BL;
  235. OS_S8:
  236. s3 := S_BQ;
  237. OS_16:
  238. s3 := S_WL;
  239. OS_S16:
  240. s3 := S_WQ;
  241. OS_32:
  242. s3 := S_L;
  243. OS_S32:
  244. s3 := S_LQ;
  245. OS_64,OS_S64:
  246. s3 := S_Q;
  247. else
  248. internalerror(200304302);
  249. end;
  250. {$endif x86_64}
  251. else
  252. internalerror(200109227);
  253. end;
  254. if s3 in [S_B,S_W,S_L,S_Q] then
  255. op := A_MOV
  256. else if s1 in [OS_8,OS_16,OS_32,OS_64] then
  257. op := A_MOVZX
  258. else
  259. {$ifdef x86_64}
  260. if s3 in [S_LQ] then
  261. op := A_MOVSXD
  262. else
  263. {$endif x86_64}
  264. op := A_MOVSX;
  265. end;
  266. procedure tcgx86.make_simple_ref(list:taasmoutput;var ref: treference);
  267. {$ifdef x86_64}
  268. var
  269. hreg : tregister;
  270. {$endif x86_64}
  271. begin
  272. {$ifdef x86_64}
  273. { Only 32bit is allowed }
  274. if ((ref.offset<low(longint)) or (ref.offset>high(longint))) then
  275. begin
  276. { Load constant value to register }
  277. hreg:=GetAddressRegister(list);
  278. list.concat(taicpu.op_const_reg(A_MOV,S_Q,ref.offset,hreg));
  279. ref.offset:=0;
  280. {if assigned(ref.symbol) then
  281. begin
  282. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_Q,ref.symbol,0,hreg));
  283. ref.symbol:=nil;
  284. end;}
  285. { Add register to reference }
  286. if ref.index=NR_NO then
  287. ref.index:=hreg
  288. else
  289. begin
  290. if ref.scalefactor<>0 then
  291. begin
  292. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  293. ref.base:=hreg;
  294. end
  295. else
  296. begin
  297. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.index,hreg));
  298. ref.index:=hreg;
  299. end;
  300. end;
  301. end;
  302. {$endif x86_64}
  303. end;
  304. procedure tcgx86.floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  305. begin
  306. case t of
  307. OS_F32 :
  308. begin
  309. op:=A_FLD;
  310. s:=S_FS;
  311. end;
  312. OS_F64 :
  313. begin
  314. op:=A_FLD;
  315. s:=S_FL;
  316. end;
  317. OS_F80 :
  318. begin
  319. op:=A_FLD;
  320. s:=S_FX;
  321. end;
  322. OS_C64 :
  323. begin
  324. op:=A_FILD;
  325. s:=S_IQ;
  326. end;
  327. else
  328. internalerror(200204041);
  329. end;
  330. end;
  331. procedure tcgx86.floatload(list: taasmoutput; t : tcgsize;const ref : treference);
  332. var
  333. op : tasmop;
  334. s : topsize;
  335. tmpref : treference;
  336. begin
  337. tmpref:=ref;
  338. make_simple_ref(list,tmpref);
  339. floatloadops(t,op,s);
  340. list.concat(Taicpu.Op_ref(op,s,tmpref));
  341. inc_fpu_stack;
  342. end;
  343. procedure tcgx86.floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  344. begin
  345. case t of
  346. OS_F32 :
  347. begin
  348. op:=A_FSTP;
  349. s:=S_FS;
  350. end;
  351. OS_F64 :
  352. begin
  353. op:=A_FSTP;
  354. s:=S_FL;
  355. end;
  356. OS_F80 :
  357. begin
  358. op:=A_FSTP;
  359. s:=S_FX;
  360. end;
  361. OS_C64 :
  362. begin
  363. op:=A_FISTP;
  364. s:=S_IQ;
  365. end;
  366. else
  367. internalerror(200204042);
  368. end;
  369. end;
  370. procedure tcgx86.floatstore(list: taasmoutput; t : tcgsize;const ref : treference);
  371. var
  372. op : tasmop;
  373. s : topsize;
  374. tmpref : treference;
  375. begin
  376. tmpref:=ref;
  377. make_simple_ref(list,tmpref);
  378. floatstoreops(t,op,s);
  379. list.concat(Taicpu.Op_ref(op,s,tmpref));
  380. dec_fpu_stack;
  381. end;
  382. procedure tcgx86.check_register_size(size:tcgsize;reg:tregister);
  383. begin
  384. if TCGSize2OpSize[size]<>TCGSize2OpSize[reg_cgsize(reg)] then
  385. internalerror(200306031);
  386. end;
  387. {****************************************************************************
  388. Assembler code
  389. ****************************************************************************}
  390. procedure tcgx86.a_jmp_name(list : taasmoutput;const s : string);
  391. begin
  392. list.concat(taicpu.op_sym(A_JMP,S_NO,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  393. end;
  394. procedure tcgx86.a_jmp_always(list : taasmoutput;l: tasmlabel);
  395. begin
  396. a_jmp_cond(list, OC_NONE, l);
  397. end;
  398. procedure tcgx86.a_call_name(list : taasmoutput;const s : string);
  399. begin
  400. list.concat(taicpu.op_sym(A_CALL,S_NO,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  401. end;
  402. procedure tcgx86.a_call_reg(list : taasmoutput;reg : tregister);
  403. begin
  404. list.concat(taicpu.op_reg(A_CALL,S_NO,reg));
  405. end;
  406. {********************** load instructions ********************}
  407. procedure tcgx86.a_load_const_reg(list : taasmoutput; tosize: TCGSize; a : aint; reg : TRegister);
  408. begin
  409. check_register_size(tosize,reg);
  410. { the optimizer will change it to "xor reg,reg" when loading zero, }
  411. { no need to do it here too (JM) }
  412. list.concat(taicpu.op_const_reg(A_MOV,TCGSize2OpSize[tosize],a,reg))
  413. end;
  414. procedure tcgx86.a_load_const_ref(list : taasmoutput; tosize: tcgsize; a : aint;const ref : treference);
  415. var
  416. tmpref : treference;
  417. begin
  418. tmpref:=ref;
  419. make_simple_ref(list,tmpref);
  420. {$ifdef x86_64}
  421. { x86_64 only supports signed 32 bits constants directly }
  422. if (tosize in [OS_S64,OS_64]) and
  423. ((a<low(longint)) or (a>high(longint))) then
  424. begin
  425. a_load_const_ref(list,OS_32,longint(a and $ffffffff),tmpref);
  426. inc(tmpref.offset,4);
  427. a_load_const_ref(list,OS_32,longint(a shr 32),tmpref);
  428. end
  429. else
  430. {$endif x86_64}
  431. list.concat(taicpu.op_const_ref(A_MOV,TCGSize2OpSize[tosize],a,tmpref));
  432. end;
  433. procedure tcgx86.a_load_reg_ref(list : taasmoutput; fromsize,tosize: TCGSize; reg : tregister;const ref : treference);
  434. var
  435. op: tasmop;
  436. s: topsize;
  437. tmpsize : tcgsize;
  438. tmpreg : tregister;
  439. tmpref : treference;
  440. begin
  441. tmpref:=ref;
  442. make_simple_ref(list,tmpref);
  443. check_register_size(fromsize,reg);
  444. sizes2load(fromsize,tosize,op,s);
  445. case s of
  446. {$ifdef x86_64}
  447. S_BQ,S_WQ,S_LQ,
  448. {$endif x86_64}
  449. S_BW,S_BL,S_WL :
  450. begin
  451. tmpreg:=getintregister(list,tosize);
  452. {$ifdef x86_64}
  453. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  454. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  455. 64 bit (FK) }
  456. if s in [S_BL,S_WL,S_L] then
  457. begin
  458. tmpreg:=makeregsize(list,tmpreg,OS_32);
  459. tmpsize:=OS_32;
  460. end
  461. else
  462. {$endif x86_64}
  463. tmpsize:=tosize;
  464. list.concat(taicpu.op_reg_reg(op,s,reg,tmpreg));
  465. a_load_reg_ref(list,tmpsize,tosize,tmpreg,tmpref);
  466. end;
  467. else
  468. list.concat(taicpu.op_reg_ref(op,s,reg,tmpref));
  469. end;
  470. end;
  471. procedure tcgx86.a_load_ref_reg(list : taasmoutput;fromsize,tosize : tcgsize;const ref: treference;reg : tregister);
  472. var
  473. op: tasmop;
  474. s: topsize;
  475. tmpref : treference;
  476. begin
  477. tmpref:=ref;
  478. make_simple_ref(list,tmpref);
  479. check_register_size(tosize,reg);
  480. sizes2load(fromsize,tosize,op,s);
  481. {$ifdef x86_64}
  482. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  483. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  484. 64 bit (FK) }
  485. if s in [S_BL,S_WL,S_L] then
  486. reg:=makeregsize(list,reg,OS_32);
  487. {$endif x86_64}
  488. list.concat(taicpu.op_ref_reg(op,s,tmpref,reg));
  489. end;
  490. procedure tcgx86.a_load_reg_reg(list : taasmoutput;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  491. var
  492. op: tasmop;
  493. s: topsize;
  494. instr:Taicpu;
  495. begin
  496. check_register_size(fromsize,reg1);
  497. check_register_size(tosize,reg2);
  498. if tcgsize2size[fromsize]>tcgsize2size[tosize] then
  499. begin
  500. reg1:=makeregsize(list,reg1,tosize);
  501. s:=tcgsize2opsize[tosize];
  502. op:=A_MOV;
  503. end
  504. else
  505. sizes2load(fromsize,tosize,op,s);
  506. {$ifdef x86_64}
  507. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  508. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  509. 64 bit (FK)
  510. but we shouldn't allow the reg. allocator to remove the instruction in this case (FK)
  511. }
  512. if s in [S_BL,S_WL,S_L] then
  513. begin
  514. reg2:=makeregsize(list,reg2,OS_32);
  515. list.concat(taicpu.op_reg_reg(op,s,reg1,reg2));
  516. if fromsize<tosize then
  517. begin
  518. case s of
  519. S_BL:
  520. list.concat(taicpu.op_const_reg(A_AND,S_L,$ff,reg2));
  521. S_WL:
  522. list.concat(taicpu.op_const_reg(A_AND,S_L,$ffff,reg2));
  523. S_L:
  524. list.concat(taicpu.op_const_reg(A_AND,S_L,$ffffffff,reg2));
  525. else
  526. internalerror(200502051);
  527. end;
  528. end;
  529. end
  530. else
  531. {$endif x86_64}
  532. if (reg1<>reg2) then
  533. begin
  534. instr:=taicpu.op_reg_reg(op,s,reg1,reg2);
  535. { Notify the register allocator that we have written a move instruction so
  536. it can try to eliminate it. }
  537. add_move_instruction(instr);
  538. list.concat(instr);
  539. end;
  540. end;
  541. procedure tcgx86.a_loadaddr_ref_reg(list : taasmoutput;const ref : treference;r : tregister);
  542. var
  543. tmpref : treference;
  544. begin
  545. with ref do
  546. if (base=NR_NO) and (index=NR_NO) then
  547. begin
  548. if assigned(ref.symbol) then
  549. begin
  550. tmpref:=ref;
  551. tmpref.refaddr:=ADDR_FULL;
  552. list.concat(Taicpu.op_ref_reg(A_MOV,tcgsize2opsize[OS_ADDR],tmpref,r));
  553. end
  554. else
  555. a_load_const_reg(list,OS_ADDR,offset,r);
  556. end
  557. else if (base=NR_NO) and (index<>NR_NO) and
  558. (offset=0) and (scalefactor=0) and (symbol=nil) then
  559. a_load_reg_reg(list,OS_ADDR,OS_ADDR,index,r)
  560. else if (base<>NR_NO) and (index=NR_NO) and
  561. (offset=0) and (symbol=nil) then
  562. a_load_reg_reg(list,OS_ADDR,OS_ADDR,base,r)
  563. else
  564. begin
  565. tmpref:=ref;
  566. make_simple_ref(list,tmpref);
  567. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  568. end;
  569. end;
  570. { all fpu load routines expect that R_ST[0-7] means an fpu regvar and }
  571. { R_ST means "the current value at the top of the fpu stack" (JM) }
  572. procedure tcgx86.a_loadfpu_reg_reg(list: taasmoutput; size: tcgsize; reg1, reg2: tregister);
  573. begin
  574. if (reg1<>NR_ST) then
  575. begin
  576. list.concat(taicpu.op_reg(A_FLD,S_NO,rgfpu.correct_fpuregister(reg1,rgfpu.fpuvaroffset)));
  577. inc_fpu_stack;
  578. end;
  579. if (reg2<>NR_ST) then
  580. begin
  581. list.concat(taicpu.op_reg(A_FSTP,S_NO,rgfpu.correct_fpuregister(reg2,rgfpu.fpuvaroffset)));
  582. dec_fpu_stack;
  583. end;
  584. end;
  585. procedure tcgx86.a_loadfpu_ref_reg(list: taasmoutput; size: tcgsize; const ref: treference; reg: tregister);
  586. begin
  587. floatload(list,size,ref);
  588. if (reg<>NR_ST) then
  589. a_loadfpu_reg_reg(list,size,NR_ST,reg);
  590. end;
  591. procedure tcgx86.a_loadfpu_reg_ref(list: taasmoutput; size: tcgsize; reg: tregister; const ref: treference);
  592. begin
  593. if reg<>NR_ST then
  594. a_loadfpu_reg_reg(list,size,reg,NR_ST);
  595. floatstore(list,size,ref);
  596. end;
  597. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  598. const
  599. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  600. (A_MOVSS,A_CVTSS2SD,A_NONE,A_NONE,A_NONE),
  601. (A_CVTSD2SS,A_MOVSD,A_NONE,A_NONE,A_NONE),
  602. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  603. (A_NONE,A_NONE,A_NONE,A_MOVQ,A_NONE),
  604. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  605. begin
  606. result:=convertop[fromsize,tosize];
  607. if result=A_NONE then
  608. internalerror(200312205);
  609. end;
  610. procedure tcgx86.a_loadmm_reg_reg(list: taasmoutput; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle);
  611. var
  612. instr : taicpu;
  613. begin
  614. if shuffle=nil then
  615. begin
  616. if fromsize=tosize then
  617. instr:=taicpu.op_reg_reg(A_MOVAPS,S_NO,reg1,reg2)
  618. else
  619. internalerror(200312202);
  620. end
  621. else if shufflescalar(shuffle) then
  622. instr:=taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg1,reg2)
  623. else
  624. internalerror(200312201);
  625. case get_scalar_mm_op(fromsize,tosize) of
  626. A_MOVSS,
  627. A_MOVSD,
  628. A_MOVQ:
  629. add_move_instruction(instr);
  630. end;
  631. list.concat(instr);
  632. end;
  633. procedure tcgx86.a_loadmm_ref_reg(list: taasmoutput; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  634. var
  635. tmpref : treference;
  636. begin
  637. tmpref:=ref;
  638. make_simple_ref(list,tmpref);
  639. if shuffle=nil then
  640. list.concat(taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,reg))
  641. else if shufflescalar(shuffle) then
  642. list.concat(taicpu.op_ref_reg(get_scalar_mm_op(fromsize,tosize),S_NO,tmpref,reg))
  643. else
  644. internalerror(200312252);
  645. end;
  646. procedure tcgx86.a_loadmm_reg_ref(list: taasmoutput; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle);
  647. var
  648. hreg : tregister;
  649. tmpref : treference;
  650. begin
  651. tmpref:=ref;
  652. make_simple_ref(list,tmpref);
  653. if shuffle=nil then
  654. list.concat(taicpu.op_reg_ref(A_MOVQ,S_NO,reg,tmpref))
  655. else if shufflescalar(shuffle) then
  656. begin
  657. if tosize<>fromsize then
  658. begin
  659. hreg:=getmmregister(list,tosize);
  660. list.concat(taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg,hreg));
  661. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(tosize,tosize),S_NO,hreg,tmpref));
  662. end
  663. else
  664. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(fromsize,tosize),S_NO,reg,tmpref));
  665. end
  666. else
  667. internalerror(200312252);
  668. end;
  669. procedure tcgx86.a_opmm_ref_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  670. var
  671. l : tlocation;
  672. begin
  673. l.loc:=LOC_REFERENCE;
  674. l.reference:=ref;
  675. l.size:=size;
  676. opmm_loc_reg(list,op,size,l,reg,shuffle);
  677. end;
  678. procedure tcgx86.a_opmm_reg_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);
  679. var
  680. l : tlocation;
  681. begin
  682. l.loc:=LOC_MMREGISTER;
  683. l.register:=src;
  684. l.size:=size;
  685. opmm_loc_reg(list,op,size,l,dst,shuffle);
  686. end;
  687. procedure tcgx86.opmm_loc_reg(list: taasmoutput; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  688. const
  689. opmm2asmop : array[0..1,OS_F32..OS_F64,topcg] of tasmop = (
  690. ( { scalar }
  691. ( { OS_F32 }
  692. A_NOP,A_ADDSS,A_NOP,A_DIVSS,A_NOP,A_NOP,A_MULSS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSS,A_NOP
  693. ),
  694. ( { OS_F64 }
  695. A_NOP,A_ADDSD,A_NOP,A_DIVSD,A_NOP,A_NOP,A_MULSD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSD,A_NOP
  696. )
  697. ),
  698. ( { vectorized/packed }
  699. { because the logical packed single instructions have shorter op codes, we use always
  700. these
  701. }
  702. ( { OS_F32 }
  703. A_NOP,A_ADDPS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPS
  704. ),
  705. ( { OS_F64 }
  706. A_NOP,A_ADDPD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_XORPD
  707. )
  708. )
  709. );
  710. var
  711. resultreg : tregister;
  712. asmop : tasmop;
  713. begin
  714. { this is an internally used procedure so the parameters have
  715. some constrains
  716. }
  717. if loc.size<>size then
  718. internalerror(200312213);
  719. resultreg:=dst;
  720. { deshuffle }
  721. //!!!
  722. if (shuffle<>nil) and not(shufflescalar(shuffle)) then
  723. begin
  724. end
  725. else if (shuffle=nil) then
  726. asmop:=opmm2asmop[1,size,op]
  727. else if shufflescalar(shuffle) then
  728. begin
  729. asmop:=opmm2asmop[0,size,op];
  730. { no scalar operation available? }
  731. if asmop=A_NOP then
  732. begin
  733. { do vectorized and shuffle finally }
  734. //!!!
  735. end;
  736. end
  737. else
  738. internalerror(200312211);
  739. if asmop=A_NOP then
  740. internalerror(200312215);
  741. case loc.loc of
  742. LOC_CREFERENCE,LOC_REFERENCE:
  743. list.concat(taicpu.op_ref_reg(asmop,S_NO,loc.reference,resultreg));
  744. LOC_CMMREGISTER,LOC_MMREGISTER:
  745. list.concat(taicpu.op_reg_reg(asmop,S_NO,loc.register,resultreg));
  746. else
  747. internalerror(200312214);
  748. end;
  749. { shuffle }
  750. if resultreg<>dst then
  751. begin
  752. internalerror(200312212);
  753. end;
  754. end;
  755. procedure tcgx86.a_op_const_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  756. var
  757. opcode : tasmop;
  758. power : longint;
  759. {$ifdef x86_64}
  760. tmpreg : tregister;
  761. {$endif x86_64}
  762. begin
  763. {$ifdef x86_64}
  764. { x86_64 only supports signed 32 bits constants directly }
  765. if (size in [OS_S64,OS_64]) and
  766. ((a<low(longint)) or (a>high(longint))) then
  767. begin
  768. tmpreg:=getintregister(list,size);
  769. a_load_const_reg(list,size,a,tmpreg);
  770. a_op_reg_reg(list,op,size,tmpreg,reg);
  771. exit;
  772. end;
  773. {$endif x86_64}
  774. check_register_size(size,reg);
  775. case op of
  776. OP_DIV, OP_IDIV:
  777. begin
  778. if ispowerof2(int64(a),power) then
  779. begin
  780. case op of
  781. OP_DIV:
  782. opcode := A_SHR;
  783. OP_IDIV:
  784. opcode := A_SAR;
  785. end;
  786. list.concat(taicpu.op_const_reg(opcode,TCgSize2OpSize[size],power,reg));
  787. exit;
  788. end;
  789. { the rest should be handled specifically in the code }
  790. { generator because of the silly register usage restraints }
  791. internalerror(200109224);
  792. end;
  793. OP_MUL,OP_IMUL:
  794. begin
  795. if not(cs_check_overflow in aktlocalswitches) and
  796. ispowerof2(int64(a),power) then
  797. begin
  798. list.concat(taicpu.op_const_reg(A_SHL,TCgSize2OpSize[size],power,reg));
  799. exit;
  800. end;
  801. if op = OP_IMUL then
  802. list.concat(taicpu.op_const_reg(A_IMUL,TCgSize2OpSize[size],a,reg))
  803. else
  804. { OP_MUL should be handled specifically in the code }
  805. { generator because of the silly register usage restraints }
  806. internalerror(200109225);
  807. end;
  808. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  809. if not(cs_check_overflow in aktlocalswitches) and
  810. (a = 1) and
  811. (op in [OP_ADD,OP_SUB]) then
  812. if op = OP_ADD then
  813. list.concat(taicpu.op_reg(A_INC,TCgSize2OpSize[size],reg))
  814. else
  815. list.concat(taicpu.op_reg(A_DEC,TCgSize2OpSize[size],reg))
  816. else if (a = 0) then
  817. if (op <> OP_AND) then
  818. exit
  819. else
  820. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],0,reg))
  821. else if (aword(a) = high(aword)) and
  822. (op in [OP_AND,OP_OR,OP_XOR]) then
  823. begin
  824. case op of
  825. OP_AND:
  826. exit;
  827. OP_OR:
  828. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],aint(high(aword)),reg));
  829. OP_XOR:
  830. list.concat(taicpu.op_reg(A_NOT,TCgSize2OpSize[size],reg));
  831. end
  832. end
  833. else
  834. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a,reg));
  835. OP_SHL,OP_SHR,OP_SAR:
  836. begin
  837. if (a and 31) <> 0 Then
  838. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,reg));
  839. if (a shr 5) <> 0 Then
  840. internalerror(68991);
  841. end
  842. else internalerror(68992);
  843. end;
  844. end;
  845. procedure tcgx86.a_op_const_ref(list : taasmoutput; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  846. var
  847. opcode: tasmop;
  848. power: longint;
  849. {$ifdef x86_64}
  850. tmpreg : tregister;
  851. {$endif x86_64}
  852. tmpref : treference;
  853. begin
  854. tmpref:=ref;
  855. make_simple_ref(list,tmpref);
  856. {$ifdef x86_64}
  857. { x86_64 only supports signed 32 bits constants directly }
  858. if (size in [OS_S64,OS_64]) and
  859. ((a<low(longint)) or (a>high(longint))) then
  860. begin
  861. tmpreg:=getintregister(list,size);
  862. a_load_const_reg(list,size,a,tmpreg);
  863. a_op_reg_ref(list,op,size,tmpreg,tmpref);
  864. exit;
  865. end;
  866. {$endif x86_64}
  867. Case Op of
  868. OP_DIV, OP_IDIV:
  869. Begin
  870. if ispowerof2(int64(a),power) then
  871. begin
  872. case op of
  873. OP_DIV:
  874. opcode := A_SHR;
  875. OP_IDIV:
  876. opcode := A_SAR;
  877. end;
  878. list.concat(taicpu.op_const_ref(opcode,
  879. TCgSize2OpSize[size],power,tmpref));
  880. exit;
  881. end;
  882. { the rest should be handled specifically in the code }
  883. { generator because of the silly register usage restraints }
  884. internalerror(200109231);
  885. End;
  886. OP_MUL,OP_IMUL:
  887. begin
  888. if not(cs_check_overflow in aktlocalswitches) and
  889. ispowerof2(int64(a),power) then
  890. begin
  891. list.concat(taicpu.op_const_ref(A_SHL,TCgSize2OpSize[size],
  892. power,tmpref));
  893. exit;
  894. end;
  895. { can't multiply a memory location directly with a constant }
  896. if op = OP_IMUL then
  897. inherited a_op_const_ref(list,op,size,a,tmpref)
  898. else
  899. { OP_MUL should be handled specifically in the code }
  900. { generator because of the silly register usage restraints }
  901. internalerror(200109232);
  902. end;
  903. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  904. if not(cs_check_overflow in aktlocalswitches) and
  905. (a = 1) and
  906. (op in [OP_ADD,OP_SUB]) then
  907. if op = OP_ADD then
  908. list.concat(taicpu.op_ref(A_INC,TCgSize2OpSize[size],tmpref))
  909. else
  910. list.concat(taicpu.op_ref(A_DEC,TCgSize2OpSize[size],tmpref))
  911. else if (a = 0) then
  912. if (op <> OP_AND) then
  913. exit
  914. else
  915. a_load_const_ref(list,size,0,tmpref)
  916. else if (aword(a) = high(aword)) and
  917. (op in [OP_AND,OP_OR,OP_XOR]) then
  918. begin
  919. case op of
  920. OP_AND:
  921. exit;
  922. OP_OR:
  923. list.concat(taicpu.op_const_ref(A_MOV,TCgSize2OpSize[size],aint(high(aword)),tmpref));
  924. OP_XOR:
  925. list.concat(taicpu.op_ref(A_NOT,TCgSize2OpSize[size],tmpref));
  926. end
  927. end
  928. else
  929. list.concat(taicpu.op_const_ref(TOpCG2AsmOp[op],
  930. TCgSize2OpSize[size],a,tmpref));
  931. OP_SHL,OP_SHR,OP_SAR:
  932. begin
  933. if (a and 31) <> 0 then
  934. list.concat(taicpu.op_const_ref(
  935. TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,tmpref));
  936. if (a shr 5) <> 0 Then
  937. internalerror(68991);
  938. end
  939. else internalerror(68992);
  940. end;
  941. end;
  942. procedure tcgx86.a_op_reg_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  943. var
  944. dstsize: topsize;
  945. instr:Taicpu;
  946. begin
  947. check_register_size(size,src);
  948. check_register_size(size,dst);
  949. dstsize := tcgsize2opsize[size];
  950. case op of
  951. OP_NEG,OP_NOT:
  952. begin
  953. if src<>dst then
  954. a_load_reg_reg(list,size,size,src,dst);
  955. list.concat(taicpu.op_reg(TOpCG2AsmOp[op],dstsize,dst));
  956. end;
  957. OP_MUL,OP_DIV,OP_IDIV:
  958. { special stuff, needs separate handling inside code }
  959. { generator }
  960. internalerror(200109233);
  961. OP_SHR,OP_SHL,OP_SAR:
  962. begin
  963. getcpuregister(list,NR_CL);
  964. a_load_reg_reg(list,OS_8,OS_8,makeregsize(list,src,OS_8),NR_CL);
  965. list.concat(taicpu.op_reg_reg(Topcg2asmop[op],tcgsize2opsize[size],NR_CL,src));
  966. ungetcpuregister(list,NR_CL);
  967. end;
  968. else
  969. begin
  970. if reg2opsize(src) <> dstsize then
  971. internalerror(200109226);
  972. instr:=taicpu.op_reg_reg(TOpCG2AsmOp[op],dstsize,src,dst);
  973. list.concat(instr);
  974. end;
  975. end;
  976. end;
  977. procedure tcgx86.a_op_ref_reg(list : taasmoutput; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  978. var
  979. tmpref : treference;
  980. begin
  981. tmpref:=ref;
  982. make_simple_ref(list,tmpref);
  983. check_register_size(size,reg);
  984. case op of
  985. OP_NEG,OP_NOT,OP_IMUL:
  986. begin
  987. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  988. end;
  989. OP_MUL,OP_DIV,OP_IDIV:
  990. { special stuff, needs separate handling inside code }
  991. { generator }
  992. internalerror(200109239);
  993. else
  994. begin
  995. reg := makeregsize(list,reg,size);
  996. list.concat(taicpu.op_ref_reg(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref,reg));
  997. end;
  998. end;
  999. end;
  1000. procedure tcgx86.a_op_reg_ref(list : taasmoutput; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1001. var
  1002. tmpref : treference;
  1003. begin
  1004. tmpref:=ref;
  1005. make_simple_ref(list,tmpref);
  1006. check_register_size(size,reg);
  1007. case op of
  1008. OP_NEG,OP_NOT:
  1009. begin
  1010. if reg<>NR_NO then
  1011. internalerror(200109237);
  1012. list.concat(taicpu.op_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref));
  1013. end;
  1014. OP_IMUL:
  1015. begin
  1016. { this one needs a load/imul/store, which is the default }
  1017. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1018. end;
  1019. OP_MUL,OP_DIV,OP_IDIV:
  1020. { special stuff, needs separate handling inside code }
  1021. { generator }
  1022. internalerror(200109238);
  1023. else
  1024. begin
  1025. list.concat(taicpu.op_reg_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],reg,tmpref));
  1026. end;
  1027. end;
  1028. end;
  1029. procedure tcgx86.a_op_const_reg_reg(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister);
  1030. var
  1031. tmpref: treference;
  1032. power: longint;
  1033. {$ifdef x86_64}
  1034. tmpreg : tregister;
  1035. {$endif x86_64}
  1036. begin
  1037. {$ifdef x86_64}
  1038. { x86_64 only supports signed 32 bits constants directly }
  1039. if (size in [OS_S64,OS_64]) and
  1040. ((a<low(longint)) or (a>high(longint))) then
  1041. begin
  1042. tmpreg:=getintregister(list,size);
  1043. a_load_const_reg(list,size,a,tmpreg);
  1044. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  1045. exit;
  1046. end;
  1047. {$endif x86_64}
  1048. check_register_size(size,src);
  1049. check_register_size(size,dst);
  1050. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1051. begin
  1052. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1053. exit;
  1054. end;
  1055. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1056. case op of
  1057. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1058. OP_SAR:
  1059. { can't do anything special for these }
  1060. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1061. OP_IMUL:
  1062. begin
  1063. if not(cs_check_overflow in aktlocalswitches) and
  1064. ispowerof2(int64(a),power) then
  1065. { can be done with a shift }
  1066. begin
  1067. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  1068. exit;
  1069. end;
  1070. list.concat(taicpu.op_const_reg_reg(A_IMUL,tcgsize2opsize[size],a,src,dst));
  1071. end;
  1072. OP_ADD, OP_SUB:
  1073. if (a = 0) then
  1074. a_load_reg_reg(list,size,size,src,dst)
  1075. else
  1076. begin
  1077. reference_reset(tmpref);
  1078. tmpref.base := src;
  1079. tmpref.offset := longint(a);
  1080. if op = OP_SUB then
  1081. tmpref.offset := -tmpref.offset;
  1082. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1083. end
  1084. else internalerror(200112302);
  1085. end;
  1086. end;
  1087. procedure tcgx86.a_op_reg_reg_reg(list: taasmoutput; op: TOpCg;size: tcgsize; src1, src2, dst: tregister);
  1088. var
  1089. tmpref: treference;
  1090. begin
  1091. check_register_size(size,src1);
  1092. check_register_size(size,src2);
  1093. check_register_size(size,dst);
  1094. if tcgsize2size[size]<>tcgsize2size[OS_INT] then
  1095. begin
  1096. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1097. exit;
  1098. end;
  1099. { if we get here, we have to do a 32 bit calculation, guaranteed }
  1100. Case Op of
  1101. OP_DIV, OP_IDIV, OP_MUL, OP_AND, OP_OR, OP_XOR, OP_SHL, OP_SHR,
  1102. OP_SAR,OP_SUB,OP_NOT,OP_NEG:
  1103. { can't do anything special for these }
  1104. inherited a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1105. OP_IMUL:
  1106. list.concat(taicpu.op_reg_reg_reg(A_IMUL,tcgsize2opsize[size],src1,src2,dst));
  1107. OP_ADD:
  1108. begin
  1109. reference_reset(tmpref);
  1110. tmpref.base := src1;
  1111. tmpref.index := src2;
  1112. tmpref.scalefactor := 1;
  1113. list.concat(taicpu.op_ref_reg(A_LEA,tcgsize2opsize[size],tmpref,dst));
  1114. end
  1115. else internalerror(200112303);
  1116. end;
  1117. end;
  1118. {*************** compare instructructions ****************}
  1119. procedure tcgx86.a_cmp_const_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  1120. l : tasmlabel);
  1121. {$ifdef x86_64}
  1122. var
  1123. tmpreg : tregister;
  1124. {$endif x86_64}
  1125. begin
  1126. {$ifdef x86_64}
  1127. { x86_64 only supports signed 32 bits constants directly }
  1128. if (size in [OS_S64,OS_64]) and
  1129. ((a<low(longint)) or (a>high(longint))) then
  1130. begin
  1131. tmpreg:=getintregister(list,size);
  1132. a_load_const_reg(list,size,a,tmpreg);
  1133. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1134. exit;
  1135. end;
  1136. {$endif x86_64}
  1137. if (a = 0) then
  1138. list.concat(taicpu.op_reg_reg(A_TEST,tcgsize2opsize[size],reg,reg))
  1139. else
  1140. list.concat(taicpu.op_const_reg(A_CMP,tcgsize2opsize[size],a,reg));
  1141. a_jmp_cond(list,cmp_op,l);
  1142. end;
  1143. procedure tcgx86.a_cmp_const_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  1144. l : tasmlabel);
  1145. var
  1146. {$ifdef x86_64}
  1147. tmpreg : tregister;
  1148. {$endif x86_64}
  1149. tmpref : treference;
  1150. begin
  1151. tmpref:=ref;
  1152. make_simple_ref(list,tmpref);
  1153. {$ifdef x86_64}
  1154. { x86_64 only supports signed 32 bits constants directly }
  1155. if (size in [OS_S64,OS_64]) and
  1156. ((a<low(longint)) or (a>high(longint))) then
  1157. begin
  1158. tmpreg:=getintregister(list,size);
  1159. a_load_const_reg(list,size,a,tmpreg);
  1160. a_cmp_reg_ref_label(list,size,cmp_op,tmpreg,tmpref,l);
  1161. exit;
  1162. end;
  1163. {$endif x86_64}
  1164. list.concat(taicpu.op_const_ref(A_CMP,TCgSize2OpSize[size],a,tmpref));
  1165. a_jmp_cond(list,cmp_op,l);
  1166. end;
  1167. procedure tcgx86.a_cmp_reg_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;
  1168. reg1,reg2 : tregister;l : tasmlabel);
  1169. begin
  1170. check_register_size(size,reg1);
  1171. check_register_size(size,reg2);
  1172. list.concat(taicpu.op_reg_reg(A_CMP,TCgSize2OpSize[size],reg1,reg2));
  1173. a_jmp_cond(list,cmp_op,l);
  1174. end;
  1175. procedure tcgx86.a_cmp_ref_reg_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister;l : tasmlabel);
  1176. var
  1177. tmpref : treference;
  1178. begin
  1179. tmpref:=ref;
  1180. make_simple_ref(list,tmpref);
  1181. check_register_size(size,reg);
  1182. list.concat(taicpu.op_ref_reg(A_CMP,TCgSize2OpSize[size],tmpref,reg));
  1183. a_jmp_cond(list,cmp_op,l);
  1184. end;
  1185. procedure tcgx86.a_cmp_reg_ref_label(list : taasmoutput;size : tcgsize;cmp_op : topcmp;reg : tregister;const ref: treference; l : tasmlabel);
  1186. var
  1187. tmpref : treference;
  1188. begin
  1189. tmpref:=ref;
  1190. make_simple_ref(list,tmpref);
  1191. check_register_size(size,reg);
  1192. list.concat(taicpu.op_reg_ref(A_CMP,TCgSize2OpSize[size],reg,tmpref));
  1193. a_jmp_cond(list,cmp_op,l);
  1194. end;
  1195. procedure tcgx86.a_jmp_cond(list : taasmoutput;cond : TOpCmp;l: tasmlabel);
  1196. var
  1197. ai : taicpu;
  1198. begin
  1199. if cond=OC_None then
  1200. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1201. else
  1202. begin
  1203. ai:=Taicpu.Op_sym(A_Jcc,S_NO,l);
  1204. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1205. end;
  1206. ai.is_jmp:=true;
  1207. list.concat(ai);
  1208. end;
  1209. procedure tcgx86.a_jmp_flags(list : taasmoutput;const f : TResFlags;l: tasmlabel);
  1210. var
  1211. ai : taicpu;
  1212. begin
  1213. ai := Taicpu.op_sym(A_Jcc,S_NO,l);
  1214. ai.SetCondition(flags_to_cond(f));
  1215. ai.is_jmp := true;
  1216. list.concat(ai);
  1217. end;
  1218. procedure tcgx86.g_flags2reg(list: taasmoutput; size: TCgSize; const f: tresflags; reg: TRegister);
  1219. var
  1220. ai : taicpu;
  1221. hreg : tregister;
  1222. begin
  1223. hreg:=makeregsize(list,reg,OS_8);
  1224. ai:=Taicpu.op_reg(A_SETcc,S_B,hreg);
  1225. ai.setcondition(flags_to_cond(f));
  1226. list.concat(ai);
  1227. if (reg<>hreg) then
  1228. a_load_reg_reg(list,OS_8,size,hreg,reg);
  1229. end;
  1230. procedure tcgx86.g_flags2ref(list: taasmoutput; size: TCgSize; const f: tresflags; const ref: TReference);
  1231. var
  1232. ai : taicpu;
  1233. tmpref : treference;
  1234. begin
  1235. tmpref:=ref;
  1236. make_simple_ref(list,tmpref);
  1237. if not(size in [OS_8,OS_S8]) then
  1238. a_load_const_ref(list,size,0,tmpref);
  1239. ai:=Taicpu.op_ref(A_SETcc,S_B,tmpref);
  1240. ai.setcondition(flags_to_cond(f));
  1241. list.concat(ai);
  1242. end;
  1243. { ************* concatcopy ************ }
  1244. procedure Tcgx86.g_concatcopy(list:Taasmoutput;const source,dest:Treference;len:aint);
  1245. const
  1246. {$ifdef cpu64bit}
  1247. REGCX=NR_RCX;
  1248. REGSI=NR_RSI;
  1249. REGDI=NR_RDI;
  1250. {$else cpu64bit}
  1251. REGCX=NR_ECX;
  1252. REGSI=NR_ESI;
  1253. REGDI=NR_EDI;
  1254. {$endif cpu64bit}
  1255. type copymode=(copy_move,copy_mmx,copy_string);
  1256. var srcref,dstref:Treference;
  1257. r,r0,r1,r2,r3:Tregister;
  1258. helpsize:aint;
  1259. copysize:byte;
  1260. cgsize:Tcgsize;
  1261. cm:copymode;
  1262. begin
  1263. cm:=copy_move;
  1264. helpsize:=12;
  1265. if cs_littlesize in aktglobalswitches then
  1266. helpsize:=8;
  1267. if (cs_mmx in aktlocalswitches) and
  1268. not(pi_uses_fpu in current_procinfo.flags) and
  1269. ((len=8) or (len=16) or (len=24) or (len=32)) then
  1270. cm:=copy_mmx;
  1271. if (len>helpsize) then
  1272. cm:=copy_string;
  1273. if (cs_littlesize in aktglobalswitches) and
  1274. not((len<=16) and (cm=copy_mmx)) then
  1275. cm:=copy_string;
  1276. case cm of
  1277. copy_move:
  1278. begin
  1279. dstref:=dest;
  1280. srcref:=source;
  1281. copysize:=sizeof(aint);
  1282. cgsize:=int_cgsize(copysize);
  1283. while len<>0 do
  1284. begin
  1285. if len<2 then
  1286. begin
  1287. copysize:=1;
  1288. cgsize:=OS_8;
  1289. end
  1290. else if len<4 then
  1291. begin
  1292. copysize:=2;
  1293. cgsize:=OS_16;
  1294. end
  1295. else if len<8 then
  1296. begin
  1297. copysize:=4;
  1298. cgsize:=OS_32;
  1299. end;
  1300. dec(len,copysize);
  1301. r:=getintregister(list,cgsize);
  1302. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1303. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1304. inc(srcref.offset,copysize);
  1305. inc(dstref.offset,copysize);
  1306. end;
  1307. end;
  1308. copy_mmx:
  1309. begin
  1310. dstref:=dest;
  1311. srcref:=source;
  1312. r0:=getmmxregister(list);
  1313. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r0,nil);
  1314. if len>=16 then
  1315. begin
  1316. inc(srcref.offset,8);
  1317. r1:=getmmxregister(list);
  1318. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r1,nil);
  1319. end;
  1320. if len>=24 then
  1321. begin
  1322. inc(srcref.offset,8);
  1323. r2:=getmmxregister(list);
  1324. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r2,nil);
  1325. end;
  1326. if len>=32 then
  1327. begin
  1328. inc(srcref.offset,8);
  1329. r3:=getmmxregister(list);
  1330. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r3,nil);
  1331. end;
  1332. a_loadmm_reg_ref(list,OS_M64,OS_M64,r0,dstref,nil);
  1333. if len>=16 then
  1334. begin
  1335. inc(dstref.offset,8);
  1336. a_loadmm_reg_ref(list,OS_M64,OS_M64,r1,dstref,nil);
  1337. end;
  1338. if len>=24 then
  1339. begin
  1340. inc(dstref.offset,8);
  1341. a_loadmm_reg_ref(list,OS_M64,OS_M64,r2,dstref,nil);
  1342. end;
  1343. if len>=32 then
  1344. begin
  1345. inc(dstref.offset,8);
  1346. a_loadmm_reg_ref(list,OS_M64,OS_M64,r3,dstref,nil);
  1347. end;
  1348. end
  1349. else {copy_string, should be a good fallback in case of unhandled}
  1350. begin
  1351. getcpuregister(list,REGDI);
  1352. a_loadaddr_ref_reg(list,dest,REGDI);
  1353. getcpuregister(list,REGSI);
  1354. a_loadaddr_ref_reg(list,source,REGSI);
  1355. getcpuregister(list,REGCX);
  1356. list.concat(Taicpu.op_none(A_CLD,S_NO));
  1357. if cs_littlesize in aktglobalswitches then
  1358. begin
  1359. a_load_const_reg(list,OS_INT,len,REGCX);
  1360. list.concat(Taicpu.op_none(A_REP,S_NO));
  1361. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1362. end
  1363. else
  1364. begin
  1365. helpsize:=len div sizeof(aint);
  1366. len:=len mod sizeof(aint);
  1367. if helpsize>1 then
  1368. begin
  1369. a_load_const_reg(list,OS_INT,helpsize,REGCX);
  1370. list.concat(Taicpu.op_none(A_REP,S_NO));
  1371. end;
  1372. if helpsize>0 then
  1373. begin
  1374. {$ifdef cpu64bit}
  1375. if sizeof(aint)=8 then
  1376. list.concat(Taicpu.op_none(A_MOVSQ,S_NO))
  1377. else
  1378. {$endif cpu64bit}
  1379. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1380. end;
  1381. if len>=4 then
  1382. begin
  1383. dec(len,4);
  1384. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1385. end;
  1386. if len>=2 then
  1387. begin
  1388. dec(len,2);
  1389. list.concat(Taicpu.op_none(A_MOVSW,S_NO));
  1390. end;
  1391. if len=1 then
  1392. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1393. end;
  1394. ungetcpuregister(list,REGCX);
  1395. ungetcpuregister(list,REGSI);
  1396. ungetcpuregister(list,REGDI);
  1397. end;
  1398. end;
  1399. end;
  1400. {****************************************************************************
  1401. Entry/Exit Code Helpers
  1402. ****************************************************************************}
  1403. procedure tcgx86.g_releasevaluepara_openarray(list : taasmoutput;const l:tlocation);
  1404. begin
  1405. { Nothing to release }
  1406. end;
  1407. procedure tcgx86.g_profilecode(list : taasmoutput);
  1408. var
  1409. pl : tasmlabel;
  1410. mcountprefix : String[4];
  1411. begin
  1412. case target_info.system of
  1413. {$ifndef NOTARGETWIN32}
  1414. system_i386_win32,
  1415. {$endif}
  1416. system_i386_freebsd,
  1417. system_i386_netbsd,
  1418. // system_i386_openbsd,
  1419. system_i386_wdosx :
  1420. begin
  1421. Case target_info.system Of
  1422. system_i386_freebsd : mcountprefix:='.';
  1423. system_i386_netbsd : mcountprefix:='__';
  1424. // system_i386_openbsd : mcountprefix:='.';
  1425. else
  1426. mcountPrefix:='';
  1427. end;
  1428. objectlibrary.getaddrlabel(pl);
  1429. new_section(list,sec_data,lower(current_procinfo.procdef.mangledname),sizeof(aint));
  1430. list.concat(Tai_label.Create(pl));
  1431. list.concat(Tai_const.Create_32bit(0));
  1432. new_section(list,sec_code,lower(current_procinfo.procdef.mangledname),0);
  1433. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1434. list.concat(Taicpu.Op_sym_ofs_reg(A_MOV,S_L,pl,0,NR_EDX));
  1435. a_call_name(list,target_info.Cprefix+mcountprefix+'mcount');
  1436. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  1437. end;
  1438. system_i386_linux:
  1439. a_call_name(list,target_info.Cprefix+'mcount');
  1440. system_i386_go32v2,system_i386_watcom:
  1441. begin
  1442. a_call_name(list,'MCOUNT');
  1443. end;
  1444. system_x86_64_linux:
  1445. begin
  1446. a_call_name(list,'mcount');
  1447. end;
  1448. end;
  1449. end;
  1450. procedure tcgx86.g_stackpointer_alloc(list : taasmoutput;localsize : longint);
  1451. {$ifdef i386}
  1452. {$ifndef NOTARGETWIN32}
  1453. var
  1454. href : treference;
  1455. i : integer;
  1456. again : tasmlabel;
  1457. {$endif NOTARGETWIN32}
  1458. {$endif i386}
  1459. begin
  1460. if localsize>0 then
  1461. begin
  1462. {$ifdef i386}
  1463. {$ifndef NOTARGETWIN32}
  1464. { windows guards only a few pages for stack growing, }
  1465. { so we have to access every page first }
  1466. if (target_info.system=system_i386_win32) and
  1467. (localsize>=winstackpagesize) then
  1468. begin
  1469. if localsize div winstackpagesize<=5 then
  1470. begin
  1471. list.concat(Taicpu.Op_const_reg(A_SUB,S_L,localsize-4,NR_ESP));
  1472. for i:=1 to localsize div winstackpagesize do
  1473. begin
  1474. reference_reset_base(href,NR_ESP,localsize-i*winstackpagesize);
  1475. list.concat(Taicpu.op_const_ref(A_MOV,S_L,0,href));
  1476. end;
  1477. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1478. end
  1479. else
  1480. begin
  1481. objectlibrary.getlabel(again);
  1482. getcpuregister(list,NR_EDI);
  1483. list.concat(Taicpu.op_const_reg(A_MOV,S_L,localsize div winstackpagesize,NR_EDI));
  1484. a_label(list,again);
  1485. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  1486. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1487. list.concat(Taicpu.op_reg(A_DEC,S_L,NR_EDI));
  1488. a_jmp_cond(list,OC_NE,again);
  1489. ungetcpuregister(list,NR_EDI);
  1490. list.concat(Taicpu.op_const_reg(A_SUB,S_L,localsize mod winstackpagesize,NR_ESP));
  1491. end
  1492. end
  1493. else
  1494. {$endif NOTARGETWIN32}
  1495. {$endif i386}
  1496. list.concat(Taicpu.Op_const_reg(A_SUB,tcgsize2opsize[OS_ADDR],localsize,NR_STACK_POINTER_REG));
  1497. end;
  1498. end;
  1499. procedure tcgx86.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  1500. begin
  1501. {$ifdef i386}
  1502. { interrupt support for i386 }
  1503. if (po_interrupt in current_procinfo.procdef.procoptions) then
  1504. begin
  1505. { .... also the segment registers }
  1506. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_GS));
  1507. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_FS));
  1508. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_ES));
  1509. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_DS));
  1510. { save the registers of an interrupt procedure }
  1511. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDI));
  1512. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ESI));
  1513. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1514. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ECX));
  1515. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EBX));
  1516. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EAX));
  1517. end;
  1518. {$endif i386}
  1519. { save old framepointer }
  1520. if not nostackframe then
  1521. begin
  1522. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  1523. CGmessage(cg_d_stackframe_omited)
  1524. else
  1525. begin
  1526. list.concat(tai_regalloc.alloc(NR_FRAME_POINTER_REG,nil));
  1527. include(rg[R_INTREGISTER].preserved_by_proc,RS_FRAME_POINTER_REG);
  1528. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  1529. { Return address and FP are both on stack }
  1530. dwarfcfi.cfa_def_cfa_offset(list,2*sizeof(aint));
  1531. dwarfcfi.cfa_offset(list,NR_FRAME_POINTER_REG,-(2*sizeof(aint)));
  1532. list.concat(Taicpu.op_reg_reg(A_MOV,tcgsize2opsize[OS_ADDR],NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG));
  1533. dwarfcfi.cfa_def_cfa_register(list,NR_FRAME_POINTER_REG);
  1534. end;
  1535. { allocate stackframe space }
  1536. if localsize<>0 then
  1537. begin
  1538. cg.g_stackpointer_alloc(list,localsize);
  1539. end;
  1540. end;
  1541. { allocate PIC register }
  1542. if (cs_create_pic in aktmoduleswitches) and
  1543. (tf_pic_uses_got in target_info.flags) then
  1544. begin
  1545. a_call_name(list,'FPC_GETEIPINEBX');
  1546. list.concat(taicpu.op_sym_ofs_reg(A_ADD,tcgsize2opsize[OS_ADDR],objectlibrary.newasmsymbol('_GLOBAL_OFFSET_TABLE_',AB_EXTERNAL,AT_DATA),0,NR_PIC_OFFSET_REG));
  1547. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  1548. end;
  1549. end;
  1550. { produces if necessary overflowcode }
  1551. procedure tcgx86.g_overflowcheck(list: taasmoutput; const l:tlocation;def:tdef);
  1552. var
  1553. hl : tasmlabel;
  1554. ai : taicpu;
  1555. cond : TAsmCond;
  1556. begin
  1557. if not(cs_check_overflow in aktlocalswitches) then
  1558. exit;
  1559. objectlibrary.getlabel(hl);
  1560. if not ((def.deftype=pointerdef) or
  1561. ((def.deftype=orddef) and
  1562. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,
  1563. bool8bit,bool16bit,bool32bit]))) then
  1564. cond:=C_NO
  1565. else
  1566. cond:=C_NB;
  1567. ai:=Taicpu.Op_Sym(A_Jcc,S_NO,hl);
  1568. ai.SetCondition(cond);
  1569. ai.is_jmp:=true;
  1570. list.concat(ai);
  1571. a_call_name(list,'FPC_OVERFLOW');
  1572. a_label(list,hl);
  1573. end;
  1574. end.
  1575. {
  1576. $Log$
  1577. Revision 1.143 2005-02-05 18:08:48 florian
  1578. * fixed dword -> qword/int64 type cast on x86_64
  1579. Revision 1.142 2005/01/25 18:48:15 peter
  1580. * tf_pic_uses_got added
  1581. Revision 1.141 2005/01/08 16:00:55 florian
  1582. * fixed loadaddr; I wonder how it ever worked
  1583. Revision 1.140 2004/12/12 10:50:35 florian
  1584. * fixed operand size calculation for sse operands
  1585. + all nasm assembler targets to help page output added
  1586. Revision 1.139 2004/11/08 20:23:29 florian
  1587. * fixed open arrays when using register variables
  1588. Revision 1.138 2004/11/02 20:50:54 florian
  1589. + added profiler call for x86_64
  1590. Revision 1.137 2004/11/02 18:23:16 florian
  1591. * fixed -<sse register>
  1592. * information about simple moves for sse is given to the register allocator
  1593. Revision 1.136 2004/11/01 23:30:11 peter
  1594. * support > 32bit accesses for x86_64
  1595. * rewrote array size checking to support 64bit
  1596. Revision 1.135 2004/11/01 15:42:47 florian
  1597. * cvt*2* can't write to memory location, fixed
  1598. Revision 1.134 2004/11/01 10:30:06 peter
  1599. * fixed uninited var in a_load_reg_ref
  1600. Revision 1.133 2004/10/31 21:45:04 peter
  1601. * generic tlocation
  1602. * move tlocation to cgutils
  1603. Revision 1.132 2004/10/25 15:36:47 peter
  1604. * save standard registers moved to tcgobj
  1605. Revision 1.131 2004/10/24 20:10:08 peter
  1606. * -Or fixes
  1607. Revision 1.130 2004/10/24 11:44:28 peter
  1608. * small regvar fixes
  1609. * loadref parameter removed from concatcopy,incrrefcount,etc
  1610. Revision 1.129 2004/10/06 19:27:35 jonas
  1611. * regvar fixes from Peter
  1612. Revision 1.128 2004/10/05 20:41:02 peter
  1613. * more spilling rewrites
  1614. Revision 1.127 2004/10/04 20:46:22 peter
  1615. * spilling code rewritten for x86. It now used the generic
  1616. spilling routines. Special x86 optimization still needs
  1617. to be added.
  1618. * Spilling fixed when both operands needed to be spilled
  1619. * Cleanup of spilling routine, do_spill_readwritten removed
  1620. Revision 1.126 2004/10/03 12:42:22 florian
  1621. * made sqrt, sqr and abs internal for the sparc
  1622. Revision 1.125 2004/09/25 14:23:55 peter
  1623. * ungetregister is now only used for cpuregisters, renamed to
  1624. ungetcpuregister
  1625. * renamed (get|unget)explicitregister(s) to ..cpuregister
  1626. * removed location-release/reference_release
  1627. Revision 1.124 2004/06/20 08:55:32 florian
  1628. * logs truncated
  1629. Revision 1.123 2004/06/16 20:07:11 florian
  1630. * dwarf branch merged
  1631. Revision 1.122 2004/05/22 23:34:28 peter
  1632. tai_regalloc.allocation changed to ratype to notify rgobj of register size changes
  1633. Revision 1.121 2004/04/28 15:19:03 florian
  1634. + syscall directive support for MorphOS added
  1635. Revision 1.120 2004/04/09 14:36:05 peter
  1636. * A_MOVSL renamed to A_MOVSD
  1637. Revision 1.119.2.22 2004/05/28 20:29:50 florian
  1638. * fixed currency trouble on x86-64
  1639. }