cpubase.pas 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. {
  2. Copyright (c) 2006 by Florian Klaempfl
  3. Contains the base types for the AVR
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {# Base unit for processor information. This unit contains
  18. enumerations of registers, opcodes, sizes, and other
  19. such things which are processor specific.
  20. }
  21. unit cpubase;
  22. {$i fpcdefs.inc}
  23. interface
  24. uses
  25. cutils,cclasses,
  26. globtype,globals,
  27. cpuinfo,
  28. aasmbase,
  29. cgbase
  30. ;
  31. {*****************************************************************************
  32. Assembler Opcodes
  33. *****************************************************************************}
  34. type
  35. TAsmOp={$i z80op.inc}
  36. { This should define the array of instructions as string }
  37. op2strtable=array[tasmop] of string[4];
  38. const
  39. { First value of opcode enumeration }
  40. firstop = low(tasmop);
  41. { Last value of opcode enumeration }
  42. lastop = high(tasmop);
  43. std_op2str:op2strtable={$i z80stdopnames.inc}
  44. { call/reg instructions are not considered as jmp instructions for the usage cases of
  45. this set }
  46. jmp_instructions = [A_JP,A_JR];
  47. call_jmp_instructions = [A_CALL]+jmp_instructions;
  48. {*****************************************************************************
  49. Registers
  50. *****************************************************************************}
  51. type
  52. { Number of registers used for indexing in tables }
  53. tregisterindex=0..{$i rz80nor.inc}-1;
  54. const
  55. { Available Superregisters }
  56. {$i rz80sup.inc}
  57. { No Subregisters }
  58. R_SUBWHOLE = R_SUBL;
  59. { Available Registers }
  60. {$i rz80con.inc}
  61. { Integer Super registers first and last }
  62. first_int_supreg = RS_A;
  63. first_int_imreg = $20;
  64. { Float Super register first and last }
  65. first_fpu_supreg = RS_INVALID;
  66. first_fpu_imreg = 0;
  67. { MM Super register first and last }
  68. first_mm_supreg = RS_INVALID;
  69. first_mm_imreg = 0;
  70. regnumber_count_bsstart = 32;
  71. regnumber_table : array[tregisterindex] of tregister = (
  72. {$i rz80num.inc}
  73. );
  74. regstabs_table : array[tregisterindex] of shortint = (
  75. {$i rz80sta.inc}
  76. );
  77. regdwarf_table : array[tregisterindex] of shortint = (
  78. {$i rz80dwa.inc}
  79. );
  80. { registers which may be destroyed by calls }
  81. VOLATILE_INTREGISTERS = [RS_A,RS_B,RS_C,RS_D,RS_E,RS_H,RS_L];
  82. VOLATILE_FPUREGISTERS = [];
  83. type
  84. totherregisterset = set of tregisterindex;
  85. {*****************************************************************************
  86. Conditions
  87. *****************************************************************************}
  88. type
  89. TAsmCond=(C_None,
  90. C_NZ,C_Z,C_NC,C_C,C_PO,C_PE,C_P,C_M
  91. );
  92. const
  93. cond2str : array[TAsmCond] of string[2]=('',
  94. 'nz','z','nc','c','po','pe','p','m'
  95. );
  96. uppercond2str : array[TAsmCond] of string[2]=('',
  97. 'NZ','Z','NC','C','PO','PE','P','M'
  98. );
  99. {*****************************************************************************
  100. Flags
  101. *****************************************************************************}
  102. type
  103. TResFlags = (F_NotPossible,F_NE,F_E,F_NC,F_C,F_PO,F_PE,F_P,F_M);
  104. {*****************************************************************************
  105. Operands
  106. *****************************************************************************}
  107. taddressmode = (AM_UNCHANGED,AM_POSTINCREMENT,AM_PREDRECEMENT);
  108. {*****************************************************************************
  109. Constants
  110. *****************************************************************************}
  111. const
  112. max_operands = 4;
  113. maxintregs = 15;
  114. maxfpuregs = 0;
  115. maxaddrregs = 0;
  116. {*****************************************************************************
  117. Operand Sizes
  118. *****************************************************************************}
  119. type
  120. topsize = (S_NO,
  121. S_B,S_W,S_L,S_BW,S_BL,S_WL,
  122. S_IS,S_IL,S_IQ,
  123. S_FS,S_FL,S_FX,S_D,S_Q,S_FV,S_FXX
  124. );
  125. {*****************************************************************************
  126. Constants
  127. *****************************************************************************}
  128. const
  129. firstsaveintreg = RS_INVALID;
  130. lastsaveintreg = RS_INVALID;
  131. firstsavefpureg = RS_INVALID;
  132. lastsavefpureg = RS_INVALID;
  133. firstsavemmreg = RS_INVALID;
  134. lastsavemmreg = RS_INVALID;
  135. {*****************************************************************************
  136. Default generic sizes
  137. *****************************************************************************}
  138. { Defines the default address size for a processor, }
  139. OS_ADDR = OS_16;
  140. { the natural int size for a processor,
  141. has to match osuinttype/ossinttype as initialized in psystem,
  142. initially, this was OS_16/OS_S16 on avr, but experience has
  143. proven that it is better to make it 8 Bit thus having the same
  144. size as a register.
  145. }
  146. OS_INT = OS_8;
  147. OS_SINT = OS_S8;
  148. { the maximum float size for a processor, }
  149. OS_FLOAT = OS_F64;
  150. { the size of a vector register for a processor }
  151. OS_VECTOR = OS_M32;
  152. {*****************************************************************************
  153. Generic Register names
  154. *****************************************************************************}
  155. { Stack pointer register }
  156. NR_STACK_POINTER_REG = NR_SP;
  157. RS_STACK_POINTER_REG = RS_SP;
  158. { Frame pointer register }
  159. RS_FRAME_POINTER_REG = RS_IX;
  160. NR_FRAME_POINTER_REG = NR_IX;
  161. { Register for addressing absolute data in a position independant way,
  162. such as in PIC code. The exact meaning is ABI specific. For
  163. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  164. }
  165. NR_PIC_OFFSET_REG = NR_INVALID;
  166. { Results are returned in this register (32-bit values) }
  167. NR_FUNCTION_RETURN_REG = NR_L;
  168. RS_FUNCTION_RETURN_REG = RS_L;
  169. { Low part of 64bit return value }
  170. NR_FUNCTION_RETURN64_LOW_REG = NR_L;
  171. RS_FUNCTION_RETURN64_LOW_REG = RS_L;
  172. { High part of 64bit return value }
  173. NR_FUNCTION_RETURN64_HIGH_REG = NR_C;
  174. RS_FUNCTION_RETURN64_HIGH_REG = RS_C;
  175. { The value returned from a function is available in this register }
  176. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  177. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  178. { The lowh part of 64bit value returned from a function }
  179. NR_FUNCTION_RESULT64_LOW_REG = NR_FUNCTION_RETURN64_LOW_REG;
  180. RS_FUNCTION_RESULT64_LOW_REG = RS_FUNCTION_RETURN64_LOW_REG;
  181. { The high part of 64bit value returned from a function }
  182. NR_FUNCTION_RESULT64_HIGH_REG = NR_FUNCTION_RETURN64_HIGH_REG;
  183. RS_FUNCTION_RESULT64_HIGH_REG = RS_FUNCTION_RETURN64_HIGH_REG;
  184. NR_FPU_RESULT_REG = NR_NO;
  185. NR_MM_RESULT_REG = NR_NO;
  186. NR_RETURN_ADDRESS_REG = NR_FUNCTION_RETURN_REG;
  187. { Offset where the parent framepointer is pushed }
  188. PARENT_FRAMEPOINTER_OFFSET = 0;
  189. NR_DEFAULTFLAGS = NR_F;
  190. RS_DEFAULTFLAGS = RS_F;
  191. {*****************************************************************************
  192. GCC /ABI linking information
  193. *****************************************************************************}
  194. const
  195. { Registers which must be saved when calling a routine declared as
  196. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  197. saved should be the ones as defined in the target ABI and / or GCC.
  198. This value can be deduced from the CALLED_USED_REGISTERS array in the
  199. GCC source.
  200. }
  201. { on avr, gen_entry/gen_exit code saves/restores registers, so
  202. we don't need this array }
  203. saved_standard_registers : array[0..0] of tsuperregister =
  204. (RS_INVALID);
  205. { Required parameter alignment when calling a routine declared as
  206. stdcall and cdecl. The alignment value should be the one defined
  207. by GCC or the target ABI.
  208. The value of this constant is equal to the constant
  209. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  210. }
  211. std_param_align = 4;
  212. saved_address_registers : array[0..0] of tsuperregister = (RS_INVALID);
  213. saved_mm_registers : array[0..0] of tsuperregister = (RS_INVALID);
  214. {*****************************************************************************
  215. Helpers
  216. *****************************************************************************}
  217. { Returns the tcgsize corresponding with the size of reg.}
  218. function reg_cgsize(const reg: tregister) : tcgsize;
  219. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  220. procedure inverse_flags(var f: TResFlags);
  221. function flags_to_cond(const f: TResFlags) : TAsmCond;
  222. function findreg_by_number(r:Tregister):tregisterindex;
  223. function std_regnum_search(const s:string):Tregister;
  224. function std_regname(r:Tregister):string;
  225. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  226. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  227. { Checks if Subset is a subset of c (e.g. "less than" is a subset of "less than or equal" }
  228. function condition_in(const Subset, c: TAsmCond): Boolean;
  229. function dwarf_reg(r:tregister):byte;
  230. function dwarf_reg_no_error(r:tregister):shortint;
  231. function eh_return_data_regno(nr: longint): longint;
  232. function GetHigh(const r : TRegister) : TRegister;
  233. { returns the next virtual register }
  234. function GetNextReg(const r : TRegister) : TRegister;
  235. { returns the last virtual register }
  236. function GetLastReg(const r : TRegister) : TRegister;
  237. { returns the register with the offset of ofs of a continuous set of register starting with r }
  238. function GetOffsetReg(const r : TRegister;ofs : shortint) : TRegister;
  239. { returns the register with the offset of ofs of a continuous set of register starting with r and being continued with rhi }
  240. function GetOffsetReg64(const r,rhi: TRegister;ofs : shortint): TRegister;
  241. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  242. implementation
  243. uses
  244. rgBase,verbose;
  245. const
  246. std_regname_table : TRegNameTable = (
  247. {$i rz80std.inc}
  248. );
  249. regnumber_index : array[tregisterindex] of tregisterindex = (
  250. {$i rz80rni.inc}
  251. );
  252. std_regname_index : array[tregisterindex] of tregisterindex = (
  253. {$i rz80sri.inc}
  254. );
  255. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  256. begin
  257. case s of
  258. OS_8,OS_S8:
  259. cgsize2subreg:=R_SUBL;
  260. OS_16,OS_S16:
  261. cgsize2subreg:=R_SUBW;
  262. OS_32,OS_S32:
  263. cgsize2subreg:=R_SUBD;
  264. OS_64,OS_S64:
  265. cgsize2subreg:=R_SUBQ;
  266. OS_NO:
  267. { error message should have been thrown already before, so avoid only
  268. an internal error }
  269. cgsize2subreg:=R_SUBNONE;
  270. else
  271. internalerror(200301231);
  272. end;
  273. end;
  274. function reg_cgsize(const reg: tregister): tcgsize;
  275. begin
  276. case getregtype(reg) of
  277. R_INTREGISTER :
  278. reg_cgsize:=OS_8;
  279. R_ADDRESSREGISTER :
  280. reg_cgsize:=OS_16;
  281. else
  282. internalerror(2011021905);
  283. end;
  284. end;
  285. procedure inverse_flags(var f: TResFlags);
  286. const
  287. inv_flags: array[TResFlags] of TResFlags =
  288. (F_NotPossible,F_E,F_NE,F_C,F_NC,F_PE,F_PO,F_M,F_P);
  289. begin
  290. f:=inv_flags[f];
  291. end;
  292. function flags_to_cond(const f: TResFlags) : TAsmCond;
  293. const
  294. flag_2_cond: array[F_NE..F_M] of TAsmCond =
  295. (C_NZ,C_Z,C_NC,C_C,C_PO,C_PE,C_P,C_M);
  296. begin
  297. if f=F_NotPossible then
  298. internalerror(2011022101);
  299. if f>high(flag_2_cond) then
  300. internalerror(200112301);
  301. result:=flag_2_cond[f];
  302. end;
  303. function findreg_by_number(r:Tregister):tregisterindex;
  304. begin
  305. result:=rgBase.findreg_by_number_table(r,regnumber_index);
  306. end;
  307. function std_regnum_search(const s:string):Tregister;
  308. begin
  309. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  310. end;
  311. function std_regname(r:Tregister):string;
  312. var
  313. p : tregisterindex;
  314. begin
  315. p:=findreg_by_number_table(r,regnumber_index);
  316. if p<>0 then
  317. result:=std_regname_table[p]
  318. else
  319. result:=generic_regname(r);
  320. end;
  321. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  322. const
  323. inverse: array[TAsmCond] of TAsmCond=(C_None,
  324. C_Z,C_NZ,C_C,C_NC,C_PE,C_PO,C_M,C_P);
  325. begin
  326. result := inverse[c];
  327. end;
  328. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  329. begin
  330. result := c1 = c2;
  331. end;
  332. { Checks if Subset is a subset of c (e.g. "less than" is a subset of "less than or equal" }
  333. function condition_in(const Subset, c: TAsmCond): Boolean;
  334. begin
  335. Result := {(c.cond = C_None) or} conditions_equal(Subset, c);
  336. { TODO: Can a PowerPC programmer please update this procedure to
  337. actually detect subsets? Thanks. [Kit] }
  338. end;
  339. function rotl(d : dword;b : byte) : dword;
  340. begin
  341. result:=(d shr (32-b)) or (d shl b);
  342. end;
  343. function dwarf_reg(r:tregister):byte;
  344. var
  345. reg : shortint;
  346. begin
  347. reg:=regdwarf_table[findreg_by_number(r)];
  348. if reg=-1 then
  349. internalerror(200603251);
  350. result:=reg;
  351. end;
  352. function dwarf_reg_no_error(r:tregister):shortint;
  353. begin
  354. result:=regdwarf_table[findreg_by_number(r)];
  355. end;
  356. function eh_return_data_regno(nr: longint): longint;
  357. begin
  358. result:=-1;
  359. end;
  360. function GetHigh(const r : TRegister) : TRegister;
  361. begin
  362. result:=TRegister(longint(r)+1)
  363. end;
  364. function GetNextReg(const r: TRegister): TRegister;
  365. begin
  366. result:=TRegister(longint(r)+1);
  367. end;
  368. function GetLastReg(const r: TRegister): TRegister;
  369. begin
  370. result:=TRegister(longint(r)-1);
  371. end;
  372. function GetOffsetReg(const r: TRegister;ofs : shortint): TRegister;
  373. begin
  374. result:=TRegister(longint(r)+ofs);
  375. end;
  376. function GetOffsetReg64(const r,rhi: TRegister;ofs : shortint): TRegister;
  377. begin
  378. if ofs>3 then
  379. result:=TRegister(longint(rhi)+ofs-4)
  380. else
  381. result:=TRegister(longint(r)+ofs);
  382. end;
  383. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  384. begin
  385. is_calljmp:= o in call_jmp_instructions;
  386. end;
  387. end.