cgcpu.pas 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. procedure do_register_allocation(list:TAsmList;headertai:tai);override;
  31. { passing parameter using push instead of mov }
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  37. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  38. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  39. procedure g_exception_reason_save(list : TAsmList; const href : treference);override;
  40. procedure g_exception_reason_save_const(list : TAsmList; const href : treference; a: tcgint);override;
  41. procedure g_exception_reason_load(list : TAsmList; const href : treference);override;
  42. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  43. procedure g_maybe_got_init(list: TAsmList); override;
  44. end;
  45. tcg64f386 = class(tcg64f32)
  46. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  47. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  48. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  49. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  50. private
  51. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  52. end;
  53. procedure create_codegen;
  54. implementation
  55. uses
  56. globals,verbose,systems,cutils,
  57. paramgr,procinfo,fmodule,
  58. rgcpu,rgx86,cpuinfo;
  59. function use_push(const cgpara:tcgpara):boolean;
  60. begin
  61. result:=(not paramanager.use_fixed_stack) and
  62. assigned(cgpara.location) and
  63. (cgpara.location^.loc=LOC_REFERENCE) and
  64. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  65. end;
  66. procedure tcg386.init_register_allocators;
  67. begin
  68. inherited init_register_allocators;
  69. if not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  70. (cs_create_pic in current_settings.moduleswitches) then
  71. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP])
  72. else
  73. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  74. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  75. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  76. rgfpu:=Trgx86fpu.create;
  77. end;
  78. procedure tcg386.do_register_allocation(list:TAsmList;headertai:tai);
  79. begin
  80. if (pi_needs_got in current_procinfo.flags) then
  81. begin
  82. if getsupreg(current_procinfo.got) < first_int_imreg then
  83. include(rg[R_INTREGISTER].used_in_proc,getsupreg(current_procinfo.got));
  84. end;
  85. inherited do_register_allocation(list,headertai);
  86. end;
  87. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  88. var
  89. pushsize : tcgsize;
  90. begin
  91. check_register_size(size,r);
  92. if use_push(cgpara) then
  93. begin
  94. cgpara.check_simple_location;
  95. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  96. pushsize:=cgpara.location^.size
  97. else
  98. pushsize:=int_cgsize(cgpara.alignment);
  99. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  100. end
  101. else
  102. inherited a_load_reg_cgpara(list,size,r,cgpara);
  103. end;
  104. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  105. var
  106. pushsize : tcgsize;
  107. begin
  108. if use_push(cgpara) then
  109. begin
  110. cgpara.check_simple_location;
  111. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  112. pushsize:=cgpara.location^.size
  113. else
  114. pushsize:=int_cgsize(cgpara.alignment);
  115. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  116. end
  117. else
  118. inherited a_load_const_cgpara(list,size,a,cgpara);
  119. end;
  120. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  121. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  122. var
  123. pushsize : tcgsize;
  124. opsize : topsize;
  125. tmpreg : tregister;
  126. href : treference;
  127. begin
  128. if not assigned(paraloc) then
  129. exit;
  130. if (paraloc^.loc<>LOC_REFERENCE) or
  131. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  132. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  133. internalerror(200501162);
  134. { Pushes are needed in reverse order, add the size of the
  135. current location to the offset where to load from. This
  136. prevents wrong calculations for the last location when
  137. the size is not a power of 2 }
  138. if assigned(paraloc^.next) then
  139. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  140. { Push the data starting at ofs }
  141. href:=r;
  142. inc(href.offset,ofs);
  143. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  144. pushsize:=paraloc^.size
  145. else
  146. pushsize:=int_cgsize(cgpara.alignment);
  147. opsize:=TCgsize2opsize[pushsize];
  148. { for go32v2 we obtain OS_F32,
  149. but pushs is not valid, we need pushl }
  150. if opsize=S_FS then
  151. opsize:=S_L;
  152. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  153. begin
  154. tmpreg:=getintregister(list,pushsize);
  155. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  156. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  157. end
  158. else
  159. begin
  160. make_simple_ref(list,href);
  161. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  162. end;
  163. end;
  164. var
  165. len : tcgint;
  166. href : treference;
  167. begin
  168. { cgpara.size=OS_NO requires a copy on the stack }
  169. if use_push(cgpara) then
  170. begin
  171. { Record copy? }
  172. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  173. begin
  174. cgpara.check_simple_location;
  175. len:=align(cgpara.intsize,cgpara.alignment);
  176. g_stackpointer_alloc(list,len);
  177. reference_reset_base(href,NR_STACK_POINTER_REG,0,4);
  178. g_concatcopy(list,r,href,len);
  179. end
  180. else
  181. begin
  182. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  183. internalerror(200501161);
  184. { We need to push the data in reverse order,
  185. therefor we use a recursive algorithm }
  186. pushdata(cgpara.location,0);
  187. end
  188. end
  189. else
  190. inherited a_load_ref_cgpara(list,size,r,cgpara);
  191. end;
  192. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  193. var
  194. tmpreg : tregister;
  195. opsize : topsize;
  196. tmpref : treference;
  197. begin
  198. with r do
  199. begin
  200. if use_push(cgpara) then
  201. begin
  202. cgpara.check_simple_location;
  203. opsize:=tcgsize2opsize[OS_ADDR];
  204. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  205. begin
  206. if assigned(symbol) then
  207. begin
  208. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  209. ((r.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  210. (cs_create_pic in current_settings.moduleswitches)) then
  211. begin
  212. tmpreg:=getaddressregister(list);
  213. a_loadaddr_ref_reg(list,r,tmpreg);
  214. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  215. end
  216. else if cs_create_pic in current_settings.moduleswitches then
  217. begin
  218. if offset<>0 then
  219. begin
  220. tmpreg:=getaddressregister(list);
  221. a_loadaddr_ref_reg(list,r,tmpreg);
  222. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  223. end
  224. else
  225. begin
  226. reference_reset_symbol(tmpref,r.symbol,0,r.alignment);
  227. tmpref.refaddr:=addr_pic;
  228. tmpref.base:=current_procinfo.got;
  229. include(current_procinfo.flags,pi_needs_got);
  230. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  231. end
  232. end
  233. else
  234. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  235. end
  236. else
  237. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  238. end
  239. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  240. (offset=0) and (scalefactor=0) and (symbol=nil) then
  241. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  242. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  243. (offset=0) and (symbol=nil) then
  244. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  245. else
  246. begin
  247. tmpreg:=getaddressregister(list);
  248. a_loadaddr_ref_reg(list,r,tmpreg);
  249. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  250. end;
  251. end
  252. else
  253. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  254. end;
  255. end;
  256. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  257. var
  258. stacksize : longint;
  259. begin
  260. { MMX needs to call EMMS }
  261. if assigned(rg[R_MMXREGISTER]) and
  262. (rg[R_MMXREGISTER].uses_registers) then
  263. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  264. { remove stackframe }
  265. if not nostackframe then
  266. begin
  267. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  268. begin
  269. stacksize:=current_procinfo.calc_stackframe_size;
  270. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  271. ((stacksize <> 0) or
  272. (pi_do_call in current_procinfo.flags) or
  273. { can't detect if a call in this case -> use nostackframe }
  274. { if you (think you) know what you are doing }
  275. (po_assembler in current_procinfo.procdef.procoptions)) then
  276. stacksize := align(stacksize+sizeof(aint),16) - sizeof(aint);
  277. if (stacksize<>0) then
  278. cg.a_op_const_reg(list,OP_ADD,OS_ADDR,stacksize,current_procinfo.framepointer);
  279. end
  280. else
  281. list.concat(Taicpu.op_none(A_LEAVE,S_NO));
  282. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  283. end;
  284. { return from proc }
  285. if (po_interrupt in current_procinfo.procdef.procoptions) and
  286. { this messes up stack alignment }
  287. not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  288. begin
  289. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  290. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  291. begin
  292. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  293. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  294. else
  295. internalerror(2010053001);
  296. end
  297. else
  298. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  299. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  300. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  301. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  302. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  303. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  304. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  305. begin
  306. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  307. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  308. else
  309. internalerror(2010053002);
  310. end
  311. else
  312. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  313. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  314. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  315. { .... also the segment registers }
  316. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  317. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  318. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  319. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  320. { this restores the flags }
  321. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  322. end
  323. { Routines with the poclearstack flag set use only a ret }
  324. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  325. (not paramanager.use_fixed_stack) then
  326. begin
  327. { complex return values are removed from stack in C code PM }
  328. { but not on win32 }
  329. { and not for safecall with hidden exceptions, because the result }
  330. { wich contains the exception is passed in EAX }
  331. if (target_info.system <> system_i386_win32) and
  332. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  333. (tf_safecall_exceptions in target_info.flags)) and
  334. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  335. current_procinfo.procdef.proccalloption) then
  336. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  337. else
  338. list.concat(Taicpu.Op_none(A_RET,S_NO));
  339. end
  340. { ... also routines with parasize=0 }
  341. else if (parasize=0) then
  342. list.concat(Taicpu.Op_none(A_RET,S_NO))
  343. else
  344. begin
  345. { parameters are limited to 65535 bytes because ret allows only imm16 }
  346. if (parasize>65535) then
  347. CGMessage(cg_e_parasize_too_big);
  348. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  349. end;
  350. end;
  351. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  352. var
  353. power,len : longint;
  354. opsize : topsize;
  355. {$ifndef __NOWINPECOFF__}
  356. again,ok : tasmlabel;
  357. {$endif}
  358. begin
  359. { get stack space }
  360. getcpuregister(list,NR_EDI);
  361. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  362. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  363. { Now EDI contains (high+1). Copy it to ECX for later use. }
  364. getcpuregister(list,NR_ECX);
  365. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  366. if (elesize<>1) then
  367. begin
  368. if ispowerof2(elesize, power) then
  369. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  370. else
  371. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  372. end;
  373. {$ifndef __NOWINPECOFF__}
  374. { windows guards only a few pages for stack growing, }
  375. { so we have to access every page first }
  376. if target_info.system=system_i386_win32 then
  377. begin
  378. current_asmdata.getjumplabel(again);
  379. current_asmdata.getjumplabel(ok);
  380. a_label(list,again);
  381. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  382. a_jmp_cond(list,OC_B,ok);
  383. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  384. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  385. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  386. a_jmp_always(list,again);
  387. a_label(list,ok);
  388. end;
  389. {$endif __NOWINPECOFF__}
  390. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  391. by (size div pagesize)*pagesize, otherwise EDI=size.
  392. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  393. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  394. { align stack on 4 bytes }
  395. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  396. { load destination, don't use a_load_reg_reg, that will add a move instruction
  397. that can confuse the reg allocator }
  398. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  399. { Allocate ESI and load it with source }
  400. getcpuregister(list,NR_ESI);
  401. a_loadaddr_ref_reg(list,ref,NR_ESI);
  402. { calculate size }
  403. len:=elesize;
  404. opsize:=S_B;
  405. if (len and 3)=0 then
  406. begin
  407. opsize:=S_L;
  408. len:=len shr 2;
  409. end
  410. else
  411. if (len and 1)=0 then
  412. begin
  413. opsize:=S_W;
  414. len:=len shr 1;
  415. end;
  416. if len>1 then
  417. begin
  418. if ispowerof2(len, power) then
  419. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_ECX))
  420. else
  421. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,len,NR_ECX));
  422. end;
  423. list.concat(Taicpu.op_none(A_REP,S_NO));
  424. case opsize of
  425. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  426. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  427. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  428. end;
  429. ungetcpuregister(list,NR_EDI);
  430. ungetcpuregister(list,NR_ECX);
  431. ungetcpuregister(list,NR_ESI);
  432. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  433. that can confuse the reg allocator }
  434. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  435. end;
  436. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  437. begin
  438. { Nothing to release }
  439. end;
  440. procedure tcg386.g_exception_reason_save(list : TAsmList; const href : treference);
  441. begin
  442. if not paramanager.use_fixed_stack then
  443. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  444. else
  445. inherited g_exception_reason_save(list,href);
  446. end;
  447. procedure tcg386.g_exception_reason_save_const(list : TAsmList;const href : treference; a: tcgint);
  448. begin
  449. if not paramanager.use_fixed_stack then
  450. list.concat(Taicpu.op_const(A_PUSH,tcgsize2opsize[OS_INT],a))
  451. else
  452. inherited g_exception_reason_save_const(list,href,a);
  453. end;
  454. procedure tcg386.g_exception_reason_load(list : TAsmList; const href : treference);
  455. begin
  456. if not paramanager.use_fixed_stack then
  457. begin
  458. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  459. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  460. end
  461. else
  462. inherited g_exception_reason_load(list,href);
  463. end;
  464. procedure tcg386.g_maybe_got_init(list: TAsmList);
  465. var
  466. notdarwin: boolean;
  467. begin
  468. { allocate PIC register }
  469. if (cs_create_pic in current_settings.moduleswitches) and
  470. (tf_pic_uses_got in target_info.flags) and
  471. (pi_needs_got in current_procinfo.flags) then
  472. begin
  473. notdarwin:=not(target_info.system in [system_i386_darwin,system_i386_iphonesim]);
  474. { on darwin, the got register is virtual (and allocated earlier
  475. already) }
  476. if notdarwin then
  477. { ecx could be used in leaf procedures that don't use ecx to pass
  478. aparameter }
  479. current_procinfo.got:=NR_EBX;
  480. if notdarwin { needs testing before it can be enabled for non-darwin platforms
  481. and
  482. (current_settings.optimizecputype in [cpu_Pentium2,cpu_Pentium3,cpu_Pentium4]) } then
  483. begin
  484. current_module.requires_ebx_pic_helper:=true;
  485. cg.a_call_name_static(list,'fpc_geteipasebx');
  486. end
  487. else
  488. begin
  489. { call/pop is faster than call/ret/mov on Core Solo and later
  490. according to Apple's benchmarking -- and all Intel Macs
  491. have at least a Core Solo (furthermore, the i386 - Pentium 1
  492. don't have a return stack buffer) }
  493. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  494. a_label(list,current_procinfo.CurrGotLabel);
  495. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  496. end;
  497. if notdarwin then
  498. begin
  499. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),0,NR_PIC_OFFSET_REG));
  500. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  501. end;
  502. end;
  503. end;
  504. procedure tcg386.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  505. {
  506. possible calling conventions:
  507. default stdcall cdecl pascal register
  508. default(0): OK OK OK OK OK
  509. virtual(1): OK OK OK OK OK(2)
  510. (0):
  511. set self parameter to correct value
  512. jmp mangledname
  513. (1): The wrapper code use %eax to reach the virtual method address
  514. set self to correct value
  515. move self,%eax
  516. mov 0(%eax),%eax ; load vmt
  517. jmp vmtoffs(%eax) ; method offs
  518. (2): Virtual use values pushed on stack to reach the method address
  519. so the following code be generated:
  520. set self to correct value
  521. push %ebx ; allocate space for function address
  522. push %eax
  523. mov self,%eax
  524. mov 0(%eax),%eax ; load vmt
  525. mov vmtoffs(%eax),eax ; method offs
  526. mov %eax,4(%esp)
  527. pop %eax
  528. ret 0; jmp the address
  529. }
  530. procedure getselftoeax(offs: longint);
  531. var
  532. href : treference;
  533. selfoffsetfromsp : longint;
  534. begin
  535. { mov offset(%esp),%eax }
  536. if (procdef.proccalloption<>pocall_register) then
  537. begin
  538. { framepointer is pushed for nested procs }
  539. if procdef.parast.symtablelevel>normal_function_level then
  540. selfoffsetfromsp:=2*sizeof(aint)
  541. else
  542. selfoffsetfromsp:=sizeof(aint);
  543. reference_reset_base(href,NR_ESP,selfoffsetfromsp+offs,4);
  544. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  545. end;
  546. end;
  547. procedure loadvmttoeax;
  548. var
  549. href : treference;
  550. begin
  551. { mov 0(%eax),%eax ; load vmt}
  552. reference_reset_base(href,NR_EAX,0,4);
  553. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  554. end;
  555. procedure op_oneaxmethodaddr(op: TAsmOp);
  556. var
  557. href : treference;
  558. begin
  559. if (procdef.extnumber=$ffff) then
  560. Internalerror(200006139);
  561. { call/jmp vmtoffs(%eax) ; method offs }
  562. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  563. list.concat(taicpu.op_ref(op,S_L,href));
  564. end;
  565. procedure loadmethodoffstoeax;
  566. var
  567. href : treference;
  568. begin
  569. if (procdef.extnumber=$ffff) then
  570. Internalerror(200006139);
  571. { mov vmtoffs(%eax),%eax ; method offs }
  572. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  573. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  574. end;
  575. var
  576. lab : tasmsymbol;
  577. make_global : boolean;
  578. href : treference;
  579. begin
  580. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  581. Internalerror(200006137);
  582. if not assigned(procdef.struct) or
  583. (procdef.procoptions*[po_classmethod, po_staticmethod,
  584. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  585. Internalerror(200006138);
  586. if procdef.owner.symtabletype<>ObjectSymtable then
  587. Internalerror(200109191);
  588. make_global:=false;
  589. if (not current_module.is_unit) or
  590. create_smartlink or
  591. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  592. make_global:=true;
  593. if make_global then
  594. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  595. else
  596. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  597. { set param1 interface to self }
  598. g_adjust_self_value(list,procdef,ioffset);
  599. if (po_virtualmethod in procdef.procoptions) and
  600. not is_objectpascal_helper(procdef.struct) then
  601. begin
  602. if (procdef.proccalloption=pocall_register) then
  603. begin
  604. { case 2 }
  605. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EBX)); { allocate space for address}
  606. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  607. getselftoeax(8);
  608. loadvmttoeax;
  609. loadmethodoffstoeax;
  610. { mov %eax,4(%esp) }
  611. reference_reset_base(href,NR_ESP,4,4);
  612. list.concat(taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  613. { pop %eax }
  614. list.concat(taicpu.op_reg(A_POP,S_L,NR_EAX));
  615. { ret ; jump to the address }
  616. list.concat(taicpu.op_none(A_RET,S_L));
  617. end
  618. else
  619. begin
  620. { case 1 }
  621. getselftoeax(0);
  622. loadvmttoeax;
  623. op_oneaxmethodaddr(A_JMP);
  624. end;
  625. end
  626. { case 0 }
  627. else
  628. begin
  629. if (target_info.system <> system_i386_darwin) then
  630. begin
  631. lab:=current_asmdata.RefAsmSymbol(procdef.mangledname);
  632. list.concat(taicpu.op_sym(A_JMP,S_NO,lab))
  633. end
  634. else
  635. list.concat(taicpu.op_sym(A_JMP,S_NO,get_darwin_call_stub(procdef.mangledname,false)))
  636. end;
  637. List.concat(Tai_symbol_end.Createname(labelname));
  638. end;
  639. { ************* 64bit operations ************ }
  640. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  641. begin
  642. case op of
  643. OP_ADD :
  644. begin
  645. op1:=A_ADD;
  646. op2:=A_ADC;
  647. end;
  648. OP_SUB :
  649. begin
  650. op1:=A_SUB;
  651. op2:=A_SBB;
  652. end;
  653. OP_XOR :
  654. begin
  655. op1:=A_XOR;
  656. op2:=A_XOR;
  657. end;
  658. OP_OR :
  659. begin
  660. op1:=A_OR;
  661. op2:=A_OR;
  662. end;
  663. OP_AND :
  664. begin
  665. op1:=A_AND;
  666. op2:=A_AND;
  667. end;
  668. else
  669. internalerror(200203241);
  670. end;
  671. end;
  672. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  673. var
  674. op1,op2 : TAsmOp;
  675. tempref : treference;
  676. begin
  677. if not(op in [OP_NEG,OP_NOT]) then
  678. begin
  679. get_64bit_ops(op,op1,op2);
  680. tempref:=ref;
  681. tcgx86(cg).make_simple_ref(list,tempref);
  682. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  683. inc(tempref.offset,4);
  684. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  685. end
  686. else
  687. begin
  688. a_load64_ref_reg(list,ref,reg);
  689. a_op64_reg_reg(list,op,size,reg,reg);
  690. end;
  691. end;
  692. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  693. var
  694. op1,op2 : TAsmOp;
  695. begin
  696. case op of
  697. OP_NEG :
  698. begin
  699. if (regsrc.reglo<>regdst.reglo) then
  700. a_load64_reg_reg(list,regsrc,regdst);
  701. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  702. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  703. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  704. exit;
  705. end;
  706. OP_NOT :
  707. begin
  708. if (regsrc.reglo<>regdst.reglo) then
  709. a_load64_reg_reg(list,regsrc,regdst);
  710. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  711. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  712. exit;
  713. end;
  714. end;
  715. get_64bit_ops(op,op1,op2);
  716. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  717. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  718. end;
  719. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  720. var
  721. op1,op2 : TAsmOp;
  722. begin
  723. case op of
  724. OP_AND,OP_OR,OP_XOR:
  725. begin
  726. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  727. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  728. end;
  729. OP_ADD, OP_SUB:
  730. begin
  731. // can't use a_op_const_ref because this may use dec/inc
  732. get_64bit_ops(op,op1,op2);
  733. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  734. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  735. end;
  736. else
  737. internalerror(200204021);
  738. end;
  739. end;
  740. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  741. var
  742. op1,op2 : TAsmOp;
  743. tempref : treference;
  744. begin
  745. tempref:=ref;
  746. tcgx86(cg).make_simple_ref(list,tempref);
  747. case op of
  748. OP_AND,OP_OR,OP_XOR:
  749. begin
  750. cg.a_op_const_ref(list,op,OS_32,tcgint(lo(value)),tempref);
  751. inc(tempref.offset,4);
  752. cg.a_op_const_ref(list,op,OS_32,tcgint(hi(value)),tempref);
  753. end;
  754. OP_ADD, OP_SUB:
  755. begin
  756. get_64bit_ops(op,op1,op2);
  757. // can't use a_op_const_ref because this may use dec/inc
  758. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  759. inc(tempref.offset,4);
  760. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  761. end;
  762. else
  763. internalerror(200204022);
  764. end;
  765. end;
  766. procedure create_codegen;
  767. begin
  768. cg := tcg386.create;
  769. cg64 := tcg64f386.create;
  770. end;
  771. end.