aasmcpu.pas 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  4. Contains the abstract assembler implementation for the i386
  5. * Portions of this code was inspired by the NASM sources
  6. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  7. Julian Hall. All rights reserved.
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; if not, write to the Free Software
  18. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. ****************************************************************************
  20. }
  21. unit aasmcpu;
  22. {$i fpcdefs.inc}
  23. interface
  24. uses
  25. cclasses,globals,verbose,
  26. cpuinfo,cpubase,
  27. cgbase,
  28. symtype,symsym,
  29. aasmbase,aasmtai;
  30. const
  31. { "mov reg,reg" source operand number }
  32. O_MOV_SOURCE = 0;
  33. { "mov reg,reg" destination operand number }
  34. O_MOV_DEST = 1;
  35. { Operand types }
  36. OT_NONE = $00000000;
  37. OT_BITS8 = $00000001; { size, and other attributes, of the operand }
  38. OT_BITS16 = $00000002;
  39. OT_BITS32 = $00000004;
  40. OT_BITS64 = $00000008; { FPU only }
  41. OT_BITS80 = $00000010;
  42. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  43. OT_NEAR = $00000040;
  44. OT_SHORT = $00000080;
  45. OT_SIZE_MASK = $000000FF; { all the size attributes }
  46. OT_NON_SIZE = longint(not OT_SIZE_MASK);
  47. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  48. OT_TO = $00000200; { operand is followed by a colon }
  49. { reverse effect in FADD, FSUB &c }
  50. OT_COLON = $00000400;
  51. OT_REGISTER = $00001000;
  52. OT_IMMEDIATE = $00002000;
  53. OT_IMM8 = $00002001;
  54. OT_IMM16 = $00002002;
  55. OT_IMM32 = $00002004;
  56. OT_IMM64 = $00002008;
  57. OT_IMM80 = $00002010;
  58. OT_REGMEM = $00200000; { for r/m, ie EA, operands }
  59. OT_REGNORM = $00201000; { 'normal' reg, qualifies as EA }
  60. OT_REG8 = $00201001;
  61. OT_REG16 = $00201002;
  62. OT_REG32 = $00201004;
  63. OT_REG64 = $00201008;
  64. OT_MMXREG = $00201008; { MMX registers }
  65. OT_XMMREG = $00201010; { Katmai registers }
  66. OT_MEMORY = $00204000; { register number in 'basereg' }
  67. OT_MEM8 = $00204001;
  68. OT_MEM16 = $00204002;
  69. OT_MEM32 = $00204004;
  70. OT_MEM64 = $00204008;
  71. OT_MEM80 = $00204010;
  72. OT_FPUREG = $01000000; { floating point stack registers }
  73. OT_FPU0 = $01000800; { FPU stack register zero }
  74. OT_REG_SMASK = $00070000; { special register operands: these may be treated differently }
  75. { a mask for the following }
  76. OT_REG_ACCUM = $00211000; { FUNCTION_RETURN_REG: AL, AX or EAX }
  77. OT_REG_AL = $00211001; { REG_ACCUM | BITSxx }
  78. OT_REG_AX = $00211002; { ditto }
  79. OT_REG_EAX = $00211004; { and again }
  80. {$ifdef x86_64}
  81. OT_REG_RAX = $00211008;
  82. {$endif x86_64}
  83. OT_REG_COUNT = $00221000; { counter: CL, CX or ECX }
  84. OT_REG_CL = $00221001; { REG_COUNT | BITSxx }
  85. OT_REG_CX = $00221002; { ditto }
  86. OT_REG_ECX = $00221004; { another one }
  87. {$ifdef x86_64}
  88. OT_REG_RCX = $00221008;
  89. {$endif x86_64}
  90. OT_REG_DX = $00241002;
  91. OT_REG_EDX = $00241004;
  92. OT_REG_SREG = $00081002; { any segment register }
  93. OT_REG_CS = $01081002; { CS }
  94. OT_REG_DESS = $02081002; { DS, ES, SS (non-CS 86 registers) }
  95. OT_REG_FSGS = $04081002; { FS, GS (386 extended registers) }
  96. OT_REG_CDT = $00101004; { CRn, DRn and TRn }
  97. OT_REG_CREG = $08101004; { CRn }
  98. OT_REG_CR4 = $08101404; { CR4 (Pentium only) }
  99. OT_REG_DREG = $10101004; { DRn }
  100. OT_REG_TREG = $20101004; { TRn }
  101. OT_MEM_OFFS = $00604000; { special type of EA }
  102. { simple [address] offset }
  103. OT_ONENESS = $00800000; { special type of immediate operand }
  104. { so UNITY == IMMEDIATE | ONENESS }
  105. OT_UNITY = $00802000; { for shift/rotate instructions }
  106. { Size of the instruction table converted by nasmconv.pas }
  107. {$ifdef x86_64}
  108. instabentries = {$i x8664nop.inc}
  109. {$else x86_64}
  110. instabentries = {$i i386nop.inc}
  111. {$endif x86_64}
  112. maxinfolen = 8;
  113. type
  114. TOperandOrder = (op_intel,op_att);
  115. tinsentry=packed record
  116. opcode : tasmop;
  117. ops : byte;
  118. optypes : array[0..2] of longint;
  119. code : array[0..maxinfolen] of char;
  120. flags : longint;
  121. end;
  122. pinsentry=^tinsentry;
  123. { alignment for operator }
  124. tai_align = class(tai_align_abstract)
  125. reg : tregister;
  126. constructor create(b:byte);
  127. constructor create_op(b: byte; _op: byte);
  128. function calculatefillbuf(var buf : tfillbuffer):pchar;override;
  129. end;
  130. taicpu = class(taicpu_abstract)
  131. opsize : topsize;
  132. constructor op_none(op : tasmop);
  133. constructor op_none(op : tasmop;_size : topsize);
  134. constructor op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  135. constructor op_const(op : tasmop;_size : topsize;_op1 : aword);
  136. constructor op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  137. constructor op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  138. constructor op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  139. constructor op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aword);
  140. constructor op_const_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister);
  141. constructor op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aword);
  142. constructor op_const_ref(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference);
  143. constructor op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  144. constructor op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  145. constructor op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;_op3 : tregister);
  146. constructor op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference;_op3 : tregister);
  147. constructor op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister; const _op3 : treference);
  148. constructor op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;const _op3 : treference);
  149. { this is for Jmp instructions }
  150. constructor op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  151. constructor op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  152. constructor op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  153. constructor op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  154. constructor op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  155. procedure changeopsize(siz:topsize);
  156. function GetString:string;
  157. procedure CheckNonCommutativeOpcodes;
  158. private
  159. FOperandOrder : TOperandOrder;
  160. procedure init(_size : topsize); { this need to be called by all constructor }
  161. {$ifndef NOAG386BIN}
  162. public
  163. { the next will reset all instructions that can change in pass 2 }
  164. procedure ResetPass1;
  165. procedure ResetPass2;
  166. function CheckIfValid:boolean;
  167. function Pass1(offset:longint):longint;virtual;
  168. procedure Pass2(sec:TAsmObjectdata);virtual;
  169. procedure SetOperandOrder(order:TOperandOrder);
  170. function is_same_reg_move:boolean;override;
  171. function is_reg_move:boolean;override;
  172. protected
  173. procedure ppuloadoper(ppufile:tcompilerppufile;var o:toper);override;
  174. procedure ppuwriteoper(ppufile:tcompilerppufile;const o:toper);override;
  175. procedure ppubuildderefimploper(var o:toper);override;
  176. procedure ppuderefoper(var o:toper);override;
  177. private
  178. { next fields are filled in pass1, so pass2 is faster }
  179. inssize : shortint;
  180. insoffset : longint;
  181. LastInsOffset : longint; { need to be public to be reset }
  182. insentry : PInsEntry;
  183. function InsEnd:longint;
  184. procedure create_ot;
  185. function Matches(p:PInsEntry):longint;
  186. function calcsize(p:PInsEntry):longint;
  187. procedure gencode(sec:TAsmObjectData);
  188. function NeedAddrPrefix(opidx:byte):boolean;
  189. procedure Swapoperands;
  190. function FindInsentry:boolean;
  191. {$endif NOAG386BIN}
  192. end;
  193. procedure InitAsm;
  194. procedure DoneAsm;
  195. implementation
  196. uses
  197. cutils,
  198. itcpugas;
  199. {*****************************************************************************
  200. Instruction table
  201. *****************************************************************************}
  202. const
  203. {Instruction flags }
  204. IF_NONE = $00000000;
  205. IF_SM = $00000001; { size match first two operands }
  206. IF_SM2 = $00000002;
  207. IF_SB = $00000004; { unsized operands can't be non-byte }
  208. IF_SW = $00000008; { unsized operands can't be non-word }
  209. IF_SD = $00000010; { unsized operands can't be nondword }
  210. IF_AR0 = $00000020; { SB, SW, SD applies to argument 0 }
  211. IF_AR1 = $00000040; { SB, SW, SD applies to argument 1 }
  212. IF_AR2 = $00000060; { SB, SW, SD applies to argument 2 }
  213. IF_ARMASK = $00000060; { mask for unsized argument spec }
  214. IF_PRIV = $00000100; { it's a privileged instruction }
  215. IF_SMM = $00000200; { it's only valid in SMM }
  216. IF_PROT = $00000400; { it's protected mode only }
  217. IF_UNDOC = $00001000; { it's an undocumented instruction }
  218. IF_FPU = $00002000; { it's an FPU instruction }
  219. IF_MMX = $00004000; { it's an MMX instruction }
  220. { it's a 3DNow! instruction }
  221. IF_3DNOW = $00008000;
  222. { it's a SSE (KNI, MMX2) instruction }
  223. IF_SSE = $00010000;
  224. { SSE2 instructions }
  225. IF_SSE2 = $00020000;
  226. { SSE3 instructions }
  227. IF_SSE3 = $00040000;
  228. { SSE64 instructions }
  229. IF_SSE64 = $00040000;
  230. { the mask for processor types }
  231. {IF_PMASK = longint($FF000000);}
  232. { the mask for disassembly "prefer" }
  233. {IF_PFMASK = longint($F001FF00);}
  234. IF_8086 = $00000000; { 8086 instruction }
  235. IF_186 = $01000000; { 186+ instruction }
  236. IF_286 = $02000000; { 286+ instruction }
  237. IF_386 = $03000000; { 386+ instruction }
  238. IF_486 = $04000000; { 486+ instruction }
  239. IF_PENT = $05000000; { Pentium instruction }
  240. IF_P6 = $06000000; { P6 instruction }
  241. IF_KATMAI = $07000000; { Katmai instructions }
  242. { Willamette instructions }
  243. IF_WILLAMETTE = $08000000;
  244. { Prescott instructions }
  245. IF_PRESCOTT = $09000000;
  246. IF_X86_64 = $0a000000;
  247. IF_CYRIX = $10000000; { Cyrix-specific instruction }
  248. IF_AMD = $20000000; { AMD-specific instruction }
  249. { added flags }
  250. IF_PRE = $40000000; { it's a prefix instruction }
  251. IF_PASS2 = longint($80000000); { if the instruction can change in a second pass }
  252. type
  253. TInsTabCache=array[TasmOp] of longint;
  254. PInsTabCache=^TInsTabCache;
  255. const
  256. {$ifdef x86_64}
  257. InsTab:array[0..instabentries-1] of TInsEntry={$i x8664tab.inc}
  258. {$else x86_64}
  259. InsTab:array[0..instabentries-1] of TInsEntry={$i i386tab.inc}
  260. {$endif x86_64}
  261. var
  262. InsTabCache : PInsTabCache;
  263. const
  264. {$ifdef x86_64}
  265. { Intel style operands ! }
  266. opsize_2_type:array[0..2,topsize] of longint=(
  267. (OT_NONE,
  268. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,OT_BITS64,OT_BITS64,OT_BITS64,
  269. OT_BITS16,OT_BITS32,OT_BITS64,
  270. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  271. OT_BITS64,
  272. OT_NEAR,OT_FAR,OT_SHORT
  273. ),
  274. (OT_NONE,
  275. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,OT_BITS8,OT_BITS16,OT_BITS32,
  276. OT_BITS16,OT_BITS32,OT_BITS64,
  277. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  278. OT_BITS64,
  279. OT_NEAR,OT_FAR,OT_SHORT
  280. ),
  281. (OT_NONE,
  282. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,
  283. OT_BITS16,OT_BITS32,OT_BITS64,
  284. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  285. OT_BITS64,
  286. OT_NEAR,OT_FAR,OT_SHORT
  287. )
  288. );
  289. reg_ot_table : array[tregisterindex] of longint = (
  290. {$i r8664ot.inc}
  291. );
  292. {$else x86_64}
  293. { Intel style operands ! }
  294. opsize_2_type:array[0..2,topsize] of longint=(
  295. (OT_NONE,
  296. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,
  297. OT_BITS16,OT_BITS32,OT_BITS64,
  298. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  299. OT_BITS64,
  300. OT_NEAR,OT_FAR,OT_SHORT
  301. ),
  302. (OT_NONE,
  303. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,
  304. OT_BITS16,OT_BITS32,OT_BITS64,
  305. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  306. OT_BITS64,
  307. OT_NEAR,OT_FAR,OT_SHORT
  308. ),
  309. (OT_NONE,
  310. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,
  311. OT_BITS16,OT_BITS32,OT_BITS64,
  312. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  313. OT_BITS64,
  314. OT_NEAR,OT_FAR,OT_SHORT
  315. )
  316. );
  317. reg_ot_table : array[tregisterindex] of longint = (
  318. {$i r386ot.inc}
  319. );
  320. {$endif x86_64}
  321. {****************************************************************************
  322. TAI_ALIGN
  323. ****************************************************************************}
  324. constructor tai_align.create(b: byte);
  325. begin
  326. inherited create(b);
  327. reg:=NR_ECX;
  328. end;
  329. constructor tai_align.create_op(b: byte; _op: byte);
  330. begin
  331. inherited create_op(b,_op);
  332. reg:=NR_NO;
  333. end;
  334. function tai_align.calculatefillbuf(var buf : tfillbuffer):pchar;
  335. const
  336. alignarray:array[0..5] of string[8]=(
  337. #$8D#$B4#$26#$00#$00#$00#$00,
  338. #$8D#$B6#$00#$00#$00#$00,
  339. #$8D#$74#$26#$00,
  340. #$8D#$76#$00,
  341. #$89#$F6,
  342. #$90
  343. );
  344. var
  345. bufptr : pchar;
  346. j : longint;
  347. begin
  348. inherited calculatefillbuf(buf);
  349. if not use_op then
  350. begin
  351. bufptr:=pchar(@buf);
  352. while (fillsize>0) do
  353. begin
  354. for j:=0 to 5 do
  355. if (fillsize>=length(alignarray[j])) then
  356. break;
  357. move(alignarray[j][1],bufptr^,length(alignarray[j]));
  358. inc(bufptr,length(alignarray[j]));
  359. dec(fillsize,length(alignarray[j]));
  360. end;
  361. end;
  362. calculatefillbuf:=pchar(@buf);
  363. end;
  364. {*****************************************************************************
  365. Taicpu Constructors
  366. *****************************************************************************}
  367. procedure taicpu.changeopsize(siz:topsize);
  368. begin
  369. opsize:=siz;
  370. end;
  371. procedure taicpu.init(_size : topsize);
  372. begin
  373. { default order is att }
  374. FOperandOrder:=op_att;
  375. segprefix:=NR_NO;
  376. opsize:=_size;
  377. {$ifndef NOAG386BIN}
  378. insentry:=nil;
  379. LastInsOffset:=-1;
  380. InsOffset:=0;
  381. InsSize:=0;
  382. {$endif}
  383. end;
  384. constructor taicpu.op_none(op : tasmop);
  385. begin
  386. inherited create(op);
  387. init(S_NO);
  388. end;
  389. constructor taicpu.op_none(op : tasmop;_size : topsize);
  390. begin
  391. inherited create(op);
  392. init(_size);
  393. end;
  394. constructor taicpu.op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  395. begin
  396. inherited create(op);
  397. init(_size);
  398. ops:=1;
  399. loadreg(0,_op1);
  400. end;
  401. constructor taicpu.op_const(op : tasmop;_size : topsize;_op1 : aword);
  402. begin
  403. inherited create(op);
  404. init(_size);
  405. ops:=1;
  406. loadconst(0,_op1);
  407. end;
  408. constructor taicpu.op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  409. begin
  410. inherited create(op);
  411. init(_size);
  412. ops:=1;
  413. loadref(0,_op1);
  414. end;
  415. constructor taicpu.op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  416. begin
  417. inherited create(op);
  418. init(_size);
  419. ops:=2;
  420. loadreg(0,_op1);
  421. loadreg(1,_op2);
  422. end;
  423. constructor taicpu.op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aword);
  424. begin
  425. inherited create(op);
  426. init(_size);
  427. ops:=2;
  428. loadreg(0,_op1);
  429. loadconst(1,_op2);
  430. end;
  431. constructor taicpu.op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  432. begin
  433. inherited create(op);
  434. init(_size);
  435. ops:=2;
  436. loadreg(0,_op1);
  437. loadref(1,_op2);
  438. end;
  439. constructor taicpu.op_const_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister);
  440. begin
  441. inherited create(op);
  442. init(_size);
  443. ops:=2;
  444. loadconst(0,_op1);
  445. loadreg(1,_op2);
  446. end;
  447. constructor taicpu.op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aword);
  448. begin
  449. inherited create(op);
  450. init(_size);
  451. ops:=2;
  452. loadconst(0,_op1);
  453. loadconst(1,_op2);
  454. end;
  455. constructor taicpu.op_const_ref(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference);
  456. begin
  457. inherited create(op);
  458. init(_size);
  459. ops:=2;
  460. loadconst(0,_op1);
  461. loadref(1,_op2);
  462. end;
  463. constructor taicpu.op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  464. begin
  465. inherited create(op);
  466. init(_size);
  467. ops:=2;
  468. loadref(0,_op1);
  469. loadreg(1,_op2);
  470. end;
  471. constructor taicpu.op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  472. begin
  473. inherited create(op);
  474. init(_size);
  475. ops:=3;
  476. loadreg(0,_op1);
  477. loadreg(1,_op2);
  478. loadreg(2,_op3);
  479. end;
  480. constructor taicpu.op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;_op3 : tregister);
  481. begin
  482. inherited create(op);
  483. init(_size);
  484. ops:=3;
  485. loadconst(0,_op1);
  486. loadreg(1,_op2);
  487. loadreg(2,_op3);
  488. end;
  489. constructor taicpu.op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister;const _op3 : treference);
  490. begin
  491. inherited create(op);
  492. init(_size);
  493. ops:=3;
  494. loadreg(0,_op1);
  495. loadreg(1,_op2);
  496. loadref(2,_op3);
  497. end;
  498. constructor taicpu.op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference;_op3 : tregister);
  499. begin
  500. inherited create(op);
  501. init(_size);
  502. ops:=3;
  503. loadconst(0,_op1);
  504. loadref(1,_op2);
  505. loadreg(2,_op3);
  506. end;
  507. constructor taicpu.op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;const _op3 : treference);
  508. begin
  509. inherited create(op);
  510. init(_size);
  511. ops:=3;
  512. loadconst(0,_op1);
  513. loadreg(1,_op2);
  514. loadref(2,_op3);
  515. end;
  516. constructor taicpu.op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  517. begin
  518. inherited create(op);
  519. init(_size);
  520. condition:=cond;
  521. ops:=1;
  522. loadsymbol(0,_op1,0);
  523. end;
  524. constructor taicpu.op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  525. begin
  526. inherited create(op);
  527. init(_size);
  528. ops:=1;
  529. loadsymbol(0,_op1,0);
  530. end;
  531. constructor taicpu.op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  532. begin
  533. inherited create(op);
  534. init(_size);
  535. ops:=1;
  536. loadsymbol(0,_op1,_op1ofs);
  537. end;
  538. constructor taicpu.op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  539. begin
  540. inherited create(op);
  541. init(_size);
  542. ops:=2;
  543. loadsymbol(0,_op1,_op1ofs);
  544. loadreg(1,_op2);
  545. end;
  546. constructor taicpu.op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  547. begin
  548. inherited create(op);
  549. init(_size);
  550. ops:=2;
  551. loadsymbol(0,_op1,_op1ofs);
  552. loadref(1,_op2);
  553. end;
  554. function taicpu.GetString:string;
  555. var
  556. i : longint;
  557. s : string;
  558. addsize : boolean;
  559. begin
  560. s:='['+std_op2str[opcode];
  561. for i:=0 to ops-1 do
  562. begin
  563. with oper[i]^ do
  564. begin
  565. if i=0 then
  566. s:=s+' '
  567. else
  568. s:=s+',';
  569. { type }
  570. addsize:=false;
  571. if (ot and OT_XMMREG)=OT_XMMREG then
  572. s:=s+'xmmreg'
  573. else
  574. if (ot and OT_MMXREG)=OT_MMXREG then
  575. s:=s+'mmxreg'
  576. else
  577. if (ot and OT_FPUREG)=OT_FPUREG then
  578. s:=s+'fpureg'
  579. else
  580. if (ot and OT_REGISTER)=OT_REGISTER then
  581. begin
  582. s:=s+'reg';
  583. addsize:=true;
  584. end
  585. else
  586. if (ot and OT_IMMEDIATE)=OT_IMMEDIATE then
  587. begin
  588. s:=s+'imm';
  589. addsize:=true;
  590. end
  591. else
  592. if (ot and OT_MEMORY)=OT_MEMORY then
  593. begin
  594. s:=s+'mem';
  595. addsize:=true;
  596. end
  597. else
  598. s:=s+'???';
  599. { size }
  600. if addsize then
  601. begin
  602. if (ot and OT_BITS8)<>0 then
  603. s:=s+'8'
  604. else
  605. if (ot and OT_BITS16)<>0 then
  606. s:=s+'16'
  607. else
  608. if (ot and OT_BITS32)<>0 then
  609. s:=s+'32'
  610. else
  611. s:=s+'??';
  612. { signed }
  613. if (ot and OT_SIGNED)<>0 then
  614. s:=s+'s';
  615. end;
  616. end;
  617. end;
  618. GetString:=s+']';
  619. end;
  620. procedure taicpu.Swapoperands;
  621. var
  622. p : POper;
  623. begin
  624. { Fix the operands which are in AT&T style and we need them in Intel style }
  625. case ops of
  626. 2 : begin
  627. { 0,1 -> 1,0 }
  628. p:=oper[0];
  629. oper[0]:=oper[1];
  630. oper[1]:=p;
  631. end;
  632. 3 : begin
  633. { 0,1,2 -> 2,1,0 }
  634. p:=oper[0];
  635. oper[0]:=oper[2];
  636. oper[2]:=p;
  637. end;
  638. end;
  639. end;
  640. procedure taicpu.SetOperandOrder(order:TOperandOrder);
  641. begin
  642. if FOperandOrder<>order then
  643. begin
  644. Swapoperands;
  645. FOperandOrder:=order;
  646. end;
  647. end;
  648. procedure taicpu.ppuloadoper(ppufile:tcompilerppufile;var o:toper);
  649. begin
  650. o.typ:=toptype(ppufile.getbyte);
  651. o.ot:=ppufile.getlongint;
  652. case o.typ of
  653. top_reg :
  654. ppufile.getdata(o.reg,sizeof(Tregister));
  655. top_ref :
  656. begin
  657. new(o.ref);
  658. ppufile.getdata(o.ref^.segment,sizeof(Tregister));
  659. ppufile.getdata(o.ref^.base,sizeof(Tregister));
  660. ppufile.getdata(o.ref^.index,sizeof(Tregister));
  661. o.ref^.scalefactor:=ppufile.getbyte;
  662. o.ref^.offset:=ppufile.getlongint;
  663. o.ref^.symbol:=ppufile.getasmsymbol;
  664. end;
  665. top_const :
  666. o.val:=aword(ppufile.getlongint);
  667. top_symbol :
  668. begin
  669. o.sym:=ppufile.getasmsymbol;
  670. o.symofs:=ppufile.getlongint;
  671. end;
  672. top_local :
  673. begin
  674. ppufile.getderef(o.localsymderef);
  675. o.localsymofs:=ppufile.getlongint;
  676. o.localindexreg:=tregister(ppufile.getlongint);
  677. o.localscale:=ppufile.getbyte;
  678. o.localgetoffset:=(ppufile.getbyte<>0);
  679. end;
  680. end;
  681. end;
  682. procedure taicpu.ppuwriteoper(ppufile:tcompilerppufile;const o:toper);
  683. begin
  684. ppufile.putbyte(byte(o.typ));
  685. ppufile.putlongint(o.ot);
  686. case o.typ of
  687. top_reg :
  688. ppufile.putdata(o.reg,sizeof(Tregister));
  689. top_ref :
  690. begin
  691. ppufile.putdata(o.ref^.segment,sizeof(Tregister));
  692. ppufile.putdata(o.ref^.base,sizeof(Tregister));
  693. ppufile.putdata(o.ref^.index,sizeof(Tregister));
  694. ppufile.putbyte(o.ref^.scalefactor);
  695. ppufile.putlongint(o.ref^.offset);
  696. ppufile.putasmsymbol(o.ref^.symbol);
  697. end;
  698. top_const :
  699. ppufile.putlongint(longint(o.val));
  700. top_symbol :
  701. begin
  702. ppufile.putasmsymbol(o.sym);
  703. ppufile.putlongint(longint(o.symofs));
  704. end;
  705. top_local :
  706. begin
  707. ppufile.putderef(o.localsymderef);
  708. ppufile.putlongint(longint(o.localsymofs));
  709. ppufile.putlongint(longint(o.localindexreg));
  710. ppufile.putbyte(o.localscale);
  711. ppufile.putbyte(byte(o.localgetoffset));
  712. end;
  713. end;
  714. end;
  715. procedure taicpu.ppubuildderefimploper(var o:toper);
  716. begin
  717. case o.typ of
  718. top_local :
  719. o.localsymderef.build(tvarsym(o.localsym));
  720. end;
  721. end;
  722. procedure taicpu.ppuderefoper(var o:toper);
  723. begin
  724. case o.typ of
  725. top_ref :
  726. begin
  727. if assigned(o.ref^.symbol) then
  728. objectlibrary.derefasmsymbol(o.ref^.symbol);
  729. end;
  730. top_symbol :
  731. objectlibrary.derefasmsymbol(o.sym);
  732. top_local :
  733. o.localsym:=tvarsym(o.localsymderef.resolve);
  734. end;
  735. end;
  736. procedure taicpu.CheckNonCommutativeOpcodes;
  737. begin
  738. { we need ATT order }
  739. SetOperandOrder(op_att);
  740. if (
  741. (ops=2) and
  742. (oper[0]^.typ=top_reg) and
  743. (oper[1]^.typ=top_reg) and
  744. { if the first is ST and the second is also a register
  745. it is necessarily ST1 .. ST7 }
  746. ((oper[0]^.reg=NR_ST) or
  747. (oper[0]^.reg=NR_ST0))
  748. ) or
  749. { ((ops=1) and
  750. (oper[0]^.typ=top_reg) and
  751. (oper[0]^.reg in [R_ST1..R_ST7])) or}
  752. (ops=0) then
  753. begin
  754. if opcode=A_FSUBR then
  755. opcode:=A_FSUB
  756. else if opcode=A_FSUB then
  757. opcode:=A_FSUBR
  758. else if opcode=A_FDIVR then
  759. opcode:=A_FDIV
  760. else if opcode=A_FDIV then
  761. opcode:=A_FDIVR
  762. else if opcode=A_FSUBRP then
  763. opcode:=A_FSUBP
  764. else if opcode=A_FSUBP then
  765. opcode:=A_FSUBRP
  766. else if opcode=A_FDIVRP then
  767. opcode:=A_FDIVP
  768. else if opcode=A_FDIVP then
  769. opcode:=A_FDIVRP;
  770. end;
  771. if (
  772. (ops=1) and
  773. (oper[0]^.typ=top_reg) and
  774. (getregtype(oper[0]^.reg)=R_FPUREGISTER) and
  775. (oper[0]^.reg<>NR_ST)
  776. ) then
  777. begin
  778. if opcode=A_FSUBRP then
  779. opcode:=A_FSUBP
  780. else if opcode=A_FSUBP then
  781. opcode:=A_FSUBRP
  782. else if opcode=A_FDIVRP then
  783. opcode:=A_FDIVP
  784. else if opcode=A_FDIVP then
  785. opcode:=A_FDIVRP;
  786. end;
  787. end;
  788. {*****************************************************************************
  789. Assembler
  790. *****************************************************************************}
  791. {$ifndef NOAG386BIN}
  792. type
  793. ea=packed record
  794. sib_present : boolean;
  795. bytes : byte;
  796. size : byte;
  797. modrm : byte;
  798. sib : byte;
  799. end;
  800. procedure taicpu.create_ot;
  801. {
  802. this function will also fix some other fields which only needs to be once
  803. }
  804. var
  805. i,l,relsize : longint;
  806. begin
  807. if ops=0 then
  808. exit;
  809. { update oper[].ot field }
  810. for i:=0 to ops-1 do
  811. with oper[i]^ do
  812. begin
  813. case typ of
  814. top_reg :
  815. begin
  816. ot:=reg_ot_table[findreg_by_number(reg)];
  817. end;
  818. top_ref :
  819. begin
  820. { create ot field }
  821. if (ot and OT_SIZE_MASK)=0 then
  822. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  823. else
  824. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  825. if (ref^.base=NR_NO) and (ref^.index=NR_NO) then
  826. ot:=ot or OT_MEM_OFFS;
  827. { fix scalefactor }
  828. if (ref^.index=NR_NO) then
  829. ref^.scalefactor:=0
  830. else
  831. if (ref^.scalefactor=0) then
  832. ref^.scalefactor:=1;
  833. end;
  834. top_local :
  835. begin
  836. if (ot and OT_SIZE_MASK)=0 then
  837. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  838. else
  839. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  840. end;
  841. top_const :
  842. begin
  843. if (opsize<>S_W) and (longint(val)>=-128) and (val<=127) then
  844. ot:=OT_IMM8 or OT_SIGNED
  845. else
  846. ot:=OT_IMMEDIATE or opsize_2_type[i,opsize];
  847. end;
  848. top_symbol :
  849. begin
  850. l:=symofs;
  851. if assigned(sym) then
  852. inc(l,sym.address);
  853. { when it is a forward jump we need to compensate the
  854. offset of the instruction since the previous time,
  855. because the symbol address is then still using the
  856. 'old-style' addressing.
  857. For backwards jumps this is not required because the
  858. address of the symbol is already adjusted to the
  859. new offset }
  860. if (l>InsOffset) and (LastInsOffset<>-1) then
  861. inc(l,InsOffset-LastInsOffset);
  862. { instruction size will then always become 2 (PFV) }
  863. relsize:=(InsOffset+2)-l;
  864. if (not assigned(sym) or
  865. ((sym.currbind<>AB_EXTERNAL) and (sym.address<>0))) and
  866. (relsize>=-128) and (relsize<=127) then
  867. ot:=OT_IMM32 or OT_SHORT
  868. else
  869. ot:=OT_IMM32 or OT_NEAR;
  870. end;
  871. end;
  872. end;
  873. end;
  874. function taicpu.InsEnd:longint;
  875. begin
  876. InsEnd:=InsOffset+InsSize;
  877. end;
  878. function taicpu.Matches(p:PInsEntry):longint;
  879. { * IF_SM stands for Size Match: any operand whose size is not
  880. * explicitly specified by the template is `really' intended to be
  881. * the same size as the first size-specified operand.
  882. * Non-specification is tolerated in the input instruction, but
  883. * _wrong_ specification is not.
  884. *
  885. * IF_SM2 invokes Size Match on only the first _two_ operands, for
  886. * three-operand instructions such as SHLD: it implies that the
  887. * first two operands must match in size, but that the third is
  888. * required to be _unspecified_.
  889. *
  890. * IF_SB invokes Size Byte: operands with unspecified size in the
  891. * template are really bytes, and so no non-byte specification in
  892. * the input instruction will be tolerated. IF_SW similarly invokes
  893. * Size Word, and IF_SD invokes Size Doubleword.
  894. *
  895. * (The default state if neither IF_SM nor IF_SM2 is specified is
  896. * that any operand with unspecified size in the template is
  897. * required to have unspecified size in the instruction too...)
  898. }
  899. var
  900. i,j,asize,oprs : longint;
  901. siz : array[0..2] of longint;
  902. begin
  903. Matches:=100;
  904. { Check the opcode and operands }
  905. if (p^.opcode<>opcode) or (p^.ops<>ops) then
  906. begin
  907. Matches:=0;
  908. exit;
  909. end;
  910. { Check that no spurious colons or TOs are present }
  911. for i:=0 to p^.ops-1 do
  912. if (oper[i]^.ot and (not p^.optypes[i]) and (OT_COLON or OT_TO))<>0 then
  913. begin
  914. Matches:=0;
  915. exit;
  916. end;
  917. { Check that the operand flags all match up }
  918. for i:=0 to p^.ops-1 do
  919. begin
  920. if ((p^.optypes[i] and (not oper[i]^.ot)) or
  921. ((p^.optypes[i] and OT_SIZE_MASK) and
  922. ((p^.optypes[i] xor oper[i]^.ot) and OT_SIZE_MASK)))<>0 then
  923. begin
  924. if ((p^.optypes[i] and (not oper[i]^.ot) and OT_NON_SIZE) or
  925. (oper[i]^.ot and OT_SIZE_MASK))<>0 then
  926. begin
  927. Matches:=0;
  928. exit;
  929. end
  930. else
  931. Matches:=1;
  932. end;
  933. end;
  934. { Check operand sizes }
  935. { as default an untyped size can get all the sizes, this is different
  936. from nasm, but else we need to do a lot checking which opcodes want
  937. size or not with the automatic size generation }
  938. asize:=longint($ffffffff);
  939. if (p^.flags and IF_SB)<>0 then
  940. asize:=OT_BITS8
  941. else if (p^.flags and IF_SW)<>0 then
  942. asize:=OT_BITS16
  943. else if (p^.flags and IF_SD)<>0 then
  944. asize:=OT_BITS32;
  945. if (p^.flags and IF_ARMASK)<>0 then
  946. begin
  947. siz[0]:=0;
  948. siz[1]:=0;
  949. siz[2]:=0;
  950. if (p^.flags and IF_AR0)<>0 then
  951. siz[0]:=asize
  952. else if (p^.flags and IF_AR1)<>0 then
  953. siz[1]:=asize
  954. else if (p^.flags and IF_AR2)<>0 then
  955. siz[2]:=asize;
  956. end
  957. else
  958. begin
  959. { we can leave because the size for all operands is forced to be
  960. the same
  961. but not if IF_SB IF_SW or IF_SD is set PM }
  962. if asize=-1 then
  963. exit;
  964. siz[0]:=asize;
  965. siz[1]:=asize;
  966. siz[2]:=asize;
  967. end;
  968. if (p^.flags and (IF_SM or IF_SM2))<>0 then
  969. begin
  970. if (p^.flags and IF_SM2)<>0 then
  971. oprs:=2
  972. else
  973. oprs:=p^.ops;
  974. for i:=0 to oprs-1 do
  975. if ((p^.optypes[i] and OT_SIZE_MASK) <> 0) then
  976. begin
  977. for j:=0 to oprs-1 do
  978. siz[j]:=p^.optypes[i] and OT_SIZE_MASK;
  979. break;
  980. end;
  981. end
  982. else
  983. oprs:=2;
  984. { Check operand sizes }
  985. for i:=0 to p^.ops-1 do
  986. begin
  987. if ((p^.optypes[i] and OT_SIZE_MASK)=0) and
  988. ((oper[i]^.ot and OT_SIZE_MASK and (not siz[i]))<>0) and
  989. { Immediates can always include smaller size }
  990. ((oper[i]^.ot and OT_IMMEDIATE)=0) and
  991. (((p^.optypes[i] and OT_SIZE_MASK) or siz[i])<(oper[i]^.ot and OT_SIZE_MASK)) then
  992. Matches:=2;
  993. end;
  994. end;
  995. procedure taicpu.ResetPass1;
  996. begin
  997. { we need to reset everything here, because the choosen insentry
  998. can be invalid for a new situation where the previously optimized
  999. insentry is not correct }
  1000. InsEntry:=nil;
  1001. InsSize:=0;
  1002. LastInsOffset:=-1;
  1003. end;
  1004. procedure taicpu.ResetPass2;
  1005. begin
  1006. { we are here in a second pass, check if the instruction can be optimized }
  1007. if assigned(InsEntry) and
  1008. ((InsEntry^.flags and IF_PASS2)<>0) then
  1009. begin
  1010. InsEntry:=nil;
  1011. InsSize:=0;
  1012. end;
  1013. LastInsOffset:=-1;
  1014. end;
  1015. function taicpu.CheckIfValid:boolean;
  1016. begin
  1017. result:=FindInsEntry;
  1018. end;
  1019. function taicpu.FindInsentry:boolean;
  1020. var
  1021. i : longint;
  1022. begin
  1023. result:=false;
  1024. { Things which may only be done once, not when a second pass is done to
  1025. optimize }
  1026. if (Insentry=nil) or ((InsEntry^.flags and IF_PASS2)<>0) then
  1027. begin
  1028. { We need intel style operands }
  1029. SetOperandOrder(op_intel);
  1030. { create the .ot fields }
  1031. create_ot;
  1032. { set the file postion }
  1033. aktfilepos:=fileinfo;
  1034. end
  1035. else
  1036. begin
  1037. { we've already an insentry so it's valid }
  1038. result:=true;
  1039. exit;
  1040. end;
  1041. { Lookup opcode in the table }
  1042. InsSize:=-1;
  1043. i:=instabcache^[opcode];
  1044. if i=-1 then
  1045. begin
  1046. Message1(asmw_e_opcode_not_in_table,gas_op2str[opcode]);
  1047. exit;
  1048. end;
  1049. insentry:=@instab[i];
  1050. while (insentry^.opcode=opcode) do
  1051. begin
  1052. if matches(insentry)=100 then
  1053. begin
  1054. result:=true;
  1055. exit;
  1056. end;
  1057. inc(i);
  1058. insentry:=@instab[i];
  1059. end;
  1060. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  1061. { No instruction found, set insentry to nil and inssize to -1 }
  1062. insentry:=nil;
  1063. inssize:=-1;
  1064. end;
  1065. function taicpu.Pass1(offset:longint):longint;
  1066. begin
  1067. Pass1:=0;
  1068. { Save the old offset and set the new offset }
  1069. InsOffset:=Offset;
  1070. { Error? }
  1071. if (Insentry=nil) and (InsSize=-1) then
  1072. exit;
  1073. { set the file postion }
  1074. aktfilepos:=fileinfo;
  1075. { Get InsEntry }
  1076. if FindInsEntry then
  1077. begin
  1078. { Calculate instruction size }
  1079. InsSize:=calcsize(insentry);
  1080. if segprefix<>NR_NO then
  1081. inc(InsSize);
  1082. { Fix opsize if size if forced }
  1083. if (insentry^.flags and (IF_SB or IF_SW or IF_SD))<>0 then
  1084. begin
  1085. if (insentry^.flags and IF_ARMASK)=0 then
  1086. begin
  1087. if (insentry^.flags and IF_SB)<>0 then
  1088. begin
  1089. if opsize=S_NO then
  1090. opsize:=S_B;
  1091. end
  1092. else if (insentry^.flags and IF_SW)<>0 then
  1093. begin
  1094. if opsize=S_NO then
  1095. opsize:=S_W;
  1096. end
  1097. else if (insentry^.flags and IF_SD)<>0 then
  1098. begin
  1099. if opsize=S_NO then
  1100. opsize:=S_L;
  1101. end;
  1102. end;
  1103. end;
  1104. LastInsOffset:=InsOffset;
  1105. Pass1:=InsSize;
  1106. exit;
  1107. end;
  1108. LastInsOffset:=-1;
  1109. end;
  1110. procedure taicpu.Pass2(sec:TAsmObjectData);
  1111. var
  1112. c : longint;
  1113. begin
  1114. { error in pass1 ? }
  1115. if insentry=nil then
  1116. exit;
  1117. aktfilepos:=fileinfo;
  1118. { Segment override }
  1119. if (segprefix<>NR_NO) then
  1120. begin
  1121. case segprefix of
  1122. NR_CS : c:=$2e;
  1123. NR_DS : c:=$3e;
  1124. NR_ES : c:=$26;
  1125. NR_FS : c:=$64;
  1126. NR_GS : c:=$65;
  1127. NR_SS : c:=$36;
  1128. end;
  1129. sec.writebytes(c,1);
  1130. { fix the offset for GenNode }
  1131. inc(InsOffset);
  1132. end;
  1133. { Generate the instruction }
  1134. GenCode(sec);
  1135. end;
  1136. function taicpu.needaddrprefix(opidx:byte):boolean;
  1137. begin
  1138. needaddrprefix:=false;
  1139. if (OT_MEMORY and (not oper[opidx]^.ot))=0 then
  1140. begin
  1141. if (
  1142. (oper[opidx]^.ref^.index<>NR_NO) and
  1143. (getsubreg(oper[opidx]^.ref^.index)<>R_SUBD)
  1144. ) or
  1145. (
  1146. (oper[opidx]^.ref^.base<>NR_NO) and
  1147. (getsubreg(oper[opidx]^.ref^.base)<>R_SUBD)
  1148. ) then
  1149. needaddrprefix:=true;
  1150. end;
  1151. end;
  1152. function regval(r:Tregister):byte;
  1153. const
  1154. {$ifdef x86_64}
  1155. opcode_table:array[tregisterindex] of tregisterindex = (
  1156. {$i r8664op.inc}
  1157. );
  1158. {$else x86_64}
  1159. opcode_table:array[tregisterindex] of tregisterindex = (
  1160. {$i r386op.inc}
  1161. );
  1162. {$endif x86_64}
  1163. var
  1164. regidx : tregisterindex;
  1165. begin
  1166. regidx:=findreg_by_number(r);
  1167. if regidx<>0 then
  1168. result:=opcode_table[regidx]
  1169. else
  1170. begin
  1171. Message1(asmw_e_invalid_register,generic_regname(r));
  1172. result:=0;
  1173. end;
  1174. end;
  1175. function process_ea(const input:toper;var output:ea;rfield:longint):boolean;
  1176. var
  1177. sym : tasmsymbol;
  1178. md,s,rv : byte;
  1179. base,index,scalefactor,
  1180. o : longint;
  1181. ir,br : Tregister;
  1182. isub,bsub : tsubregister;
  1183. begin
  1184. process_ea:=false;
  1185. {Register ?}
  1186. if (input.typ=top_reg) then
  1187. begin
  1188. rv:=regval(input.reg);
  1189. output.sib_present:=false;
  1190. output.bytes:=0;
  1191. output.modrm:=$c0 or (rfield shl 3) or rv;
  1192. output.size:=1;
  1193. process_ea:=true;
  1194. exit;
  1195. end;
  1196. {No register, so memory reference.}
  1197. if ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)<>R_INTREGISTER)) or
  1198. ((input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) then
  1199. internalerror(200301081);
  1200. ir:=input.ref^.index;
  1201. br:=input.ref^.base;
  1202. isub:=getsubreg(ir);
  1203. bsub:=getsubreg(br);
  1204. s:=input.ref^.scalefactor;
  1205. o:=input.ref^.offset;
  1206. sym:=input.ref^.symbol;
  1207. { it's direct address }
  1208. if (br=NR_NO) and (ir=NR_NO) then
  1209. begin
  1210. { it's a pure offset }
  1211. output.sib_present:=false;
  1212. output.bytes:=4;
  1213. output.modrm:=5 or (rfield shl 3);
  1214. end
  1215. else
  1216. { it's an indirection }
  1217. begin
  1218. { 16 bit address? }
  1219. if ((ir<>NR_NO) and (isub<>R_SUBD)) or
  1220. ((br<>NR_NO) and (bsub<>R_SUBD)) then
  1221. message(asmw_e_16bit_not_supported);
  1222. {$ifdef OPTEA}
  1223. { make single reg base }
  1224. if (br=NR_NO) and (s=1) then
  1225. begin
  1226. br:=ir;
  1227. ir:=NR_NO;
  1228. end;
  1229. { convert [3,5,9]*EAX to EAX+[2,4,8]*EAX }
  1230. if (br=NR_NO) and
  1231. (((s=2) and (ir<>NR_ESP)) or
  1232. (s=3) or (s=5) or (s=9)) then
  1233. begin
  1234. br:=ir;
  1235. dec(s);
  1236. end;
  1237. { swap ESP into base if scalefactor is 1 }
  1238. if (s=1) and (ir=NR_ESP) then
  1239. begin
  1240. ir:=br;
  1241. br:=NR_ESP;
  1242. end;
  1243. {$endif OPTEA}
  1244. { wrong, for various reasons }
  1245. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  1246. exit;
  1247. { base }
  1248. case br of
  1249. NR_EAX : base:=0;
  1250. NR_ECX : base:=1;
  1251. NR_EDX : base:=2;
  1252. NR_EBX : base:=3;
  1253. NR_ESP : base:=4;
  1254. NR_NO,
  1255. NR_EBP : base:=5;
  1256. NR_ESI : base:=6;
  1257. NR_EDI : base:=7;
  1258. else
  1259. exit;
  1260. end;
  1261. { index }
  1262. case ir of
  1263. NR_EAX : index:=0;
  1264. NR_ECX : index:=1;
  1265. NR_EDX : index:=2;
  1266. NR_EBX : index:=3;
  1267. NR_NO : index:=4;
  1268. NR_EBP : index:=5;
  1269. NR_ESI : index:=6;
  1270. NR_EDI : index:=7;
  1271. else
  1272. exit;
  1273. end;
  1274. case s of
  1275. 0,
  1276. 1 : scalefactor:=0;
  1277. 2 : scalefactor:=1;
  1278. 4 : scalefactor:=2;
  1279. 8 : scalefactor:=3;
  1280. else
  1281. exit;
  1282. end;
  1283. if (br=NR_NO) or
  1284. ((br<>NR_EBP) and (o=0) and (sym=nil)) then
  1285. md:=0
  1286. else
  1287. if ((o>=-128) and (o<=127) and (sym=nil)) then
  1288. md:=1
  1289. else
  1290. md:=2;
  1291. if (br=NR_NO) or (md=2) then
  1292. output.bytes:=4
  1293. else
  1294. output.bytes:=md;
  1295. { SIB needed ? }
  1296. if (ir=NR_NO) and (br<>NR_ESP) then
  1297. begin
  1298. output.sib_present:=false;
  1299. output.modrm:=(md shl 6) or (rfield shl 3) or base;
  1300. end
  1301. else
  1302. begin
  1303. output.sib_present:=true;
  1304. output.modrm:=(md shl 6) or (rfield shl 3) or 4;
  1305. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  1306. end;
  1307. end;
  1308. if output.sib_present then
  1309. output.size:=2+output.bytes
  1310. else
  1311. output.size:=1+output.bytes;
  1312. process_ea:=true;
  1313. end;
  1314. function taicpu.calcsize(p:PInsEntry):longint;
  1315. var
  1316. codes : pchar;
  1317. c : byte;
  1318. len : longint;
  1319. ea_data : ea;
  1320. begin
  1321. len:=0;
  1322. codes:=@p^.code;
  1323. repeat
  1324. c:=ord(codes^);
  1325. inc(codes);
  1326. case c of
  1327. 0 :
  1328. break;
  1329. 1,2,3 :
  1330. begin
  1331. inc(codes,c);
  1332. inc(len,c);
  1333. end;
  1334. 8,9,10 :
  1335. begin
  1336. inc(codes);
  1337. inc(len);
  1338. end;
  1339. 4,5,6,7 :
  1340. begin
  1341. if opsize=S_W then
  1342. inc(len,2)
  1343. else
  1344. inc(len);
  1345. end;
  1346. 15,
  1347. 12,13,14,
  1348. 16,17,18,
  1349. 20,21,22,
  1350. 40,41,42 :
  1351. inc(len);
  1352. 24,25,26,
  1353. 31,
  1354. 48,49,50 :
  1355. inc(len,2);
  1356. 28,29,30, { we don't have 16 bit immediates code }
  1357. 32,33,34,
  1358. 52,53,54,
  1359. 56,57,58 :
  1360. inc(len,4);
  1361. 192,193,194 :
  1362. if NeedAddrPrefix(c-192) then
  1363. inc(len);
  1364. 208 :
  1365. inc(len);
  1366. 200,
  1367. 201,
  1368. 202,
  1369. 209,
  1370. 210,
  1371. 217,218: ;
  1372. 219,220 :
  1373. inc(len);
  1374. 216 :
  1375. begin
  1376. inc(codes);
  1377. inc(len);
  1378. end;
  1379. 224,225,226 :
  1380. begin
  1381. InternalError(777002);
  1382. end;
  1383. else
  1384. begin
  1385. if (c>=64) and (c<=191) then
  1386. begin
  1387. if not process_ea(oper[(c shr 3) and 7]^, ea_data, 0) then
  1388. Message(asmw_e_invalid_effective_address)
  1389. else
  1390. inc(len,ea_data.size);
  1391. end
  1392. else
  1393. InternalError(777003);
  1394. end;
  1395. end;
  1396. until false;
  1397. calcsize:=len;
  1398. end;
  1399. procedure taicpu.GenCode(sec:TAsmObjectData);
  1400. {
  1401. * the actual codes (C syntax, i.e. octal):
  1402. * \0 - terminates the code. (Unless it's a literal of course.)
  1403. * \1, \2, \3 - that many literal bytes follow in the code stream
  1404. * \4, \6 - the POP/PUSH (respectively) codes for CS, DS, ES, SS
  1405. * (POP is never used for CS) depending on operand 0
  1406. * \5, \7 - the second byte of POP/PUSH codes for FS, GS, depending
  1407. * on operand 0
  1408. * \10, \11, \12 - a literal byte follows in the code stream, to be added
  1409. * to the register value of operand 0, 1 or 2
  1410. * \17 - encodes the literal byte 0. (Some compilers don't take
  1411. * kindly to a zero byte in the _middle_ of a compile time
  1412. * string constant, so I had to put this hack in.)
  1413. * \14, \15, \16 - a signed byte immediate operand, from operand 0, 1 or 2
  1414. * \20, \21, \22 - a byte immediate operand, from operand 0, 1 or 2
  1415. * \24, \25, \26 - an unsigned byte immediate operand, from operand 0, 1 or 2
  1416. * \30, \31, \32 - a word immediate operand, from operand 0, 1 or 2
  1417. * \34, \35, \36 - select between \3[012] and \4[012] depending on 16/32 bit
  1418. * assembly mode or the address-size override on the operand
  1419. * \37 - a word constant, from the _segment_ part of operand 0
  1420. * \40, \41, \42 - a long immediate operand, from operand 0, 1 or 2
  1421. * \50, \51, \52 - a byte relative operand, from operand 0, 1 or 2
  1422. * \60, \61, \62 - a word relative operand, from operand 0, 1 or 2
  1423. * \64, \65, \66 - select between \6[012] and \7[012] depending on 16/32 bit
  1424. * assembly mode or the address-size override on the operand
  1425. * \70, \71, \72 - a long relative operand, from operand 0, 1 or 2
  1426. * \1ab - a ModRM, calculated on EA in operand a, with the spare
  1427. * field the register value of operand b.
  1428. * \2ab - a ModRM, calculated on EA in operand a, with the spare
  1429. * field equal to digit b.
  1430. * \30x - might be an 0x67 byte, depending on the address size of
  1431. * the memory reference in operand x.
  1432. * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
  1433. * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
  1434. * \320 - indicates fixed 16-bit operand size, i.e. optional 0x66.
  1435. * \321 - indicates fixed 32-bit operand size, i.e. optional 0x66.
  1436. * \322 - indicates that this instruction is only valid when the
  1437. * operand size is the default (instruction to disassembler,
  1438. * generates no code in the assembler)
  1439. * \330 - a literal byte follows in the code stream, to be added
  1440. * to the condition code value of the instruction.
  1441. * \340 - reserve <operand 0> bytes of uninitialised storage.
  1442. * Operand 0 had better be a segmentless constant.
  1443. }
  1444. var
  1445. currval : longint;
  1446. currsym : tasmsymbol;
  1447. procedure getvalsym(opidx:longint);
  1448. begin
  1449. case oper[opidx]^.typ of
  1450. top_ref :
  1451. begin
  1452. currval:=oper[opidx]^.ref^.offset;
  1453. currsym:=oper[opidx]^.ref^.symbol;
  1454. end;
  1455. top_const :
  1456. begin
  1457. currval:=longint(oper[opidx]^.val);
  1458. currsym:=nil;
  1459. end;
  1460. top_symbol :
  1461. begin
  1462. currval:=oper[opidx]^.symofs;
  1463. currsym:=oper[opidx]^.sym;
  1464. end;
  1465. else
  1466. Message(asmw_e_immediate_or_reference_expected);
  1467. end;
  1468. end;
  1469. const
  1470. CondVal:array[TAsmCond] of byte=($0,
  1471. $7, $3, $2, $6, $2, $4, $F, $D, $C, $E, $6, $2,
  1472. $3, $7, $3, $5, $E, $C, $D, $F, $1, $B, $9, $5,
  1473. $0, $A, $A, $B, $8, $4);
  1474. var
  1475. c : byte;
  1476. pb,
  1477. codes : pchar;
  1478. bytes : array[0..3] of byte;
  1479. rfield,
  1480. data,s,opidx : longint;
  1481. ea_data : ea;
  1482. begin
  1483. {$ifdef EXTDEBUG}
  1484. { safety check }
  1485. if sec.sects[sec.currsec].datasize<>insoffset then
  1486. internalerror(200130121);
  1487. {$endif EXTDEBUG}
  1488. { load data to write }
  1489. codes:=insentry^.code;
  1490. { Force word push/pop for registers }
  1491. if (opsize=S_W) and ((codes[0]=#4) or (codes[0]=#6) or
  1492. ((codes[0]=#1) and ((codes[2]=#5) or (codes[2]=#7)))) then
  1493. begin
  1494. bytes[0]:=$66;
  1495. sec.writebytes(bytes,1);
  1496. end;
  1497. repeat
  1498. c:=ord(codes^);
  1499. inc(codes);
  1500. case c of
  1501. 0 :
  1502. break;
  1503. 1,2,3 :
  1504. begin
  1505. sec.writebytes(codes^,c);
  1506. inc(codes,c);
  1507. end;
  1508. 4,6 :
  1509. begin
  1510. case oper[0]^.reg of
  1511. NR_CS:
  1512. bytes[0]:=$e;
  1513. NR_NO,
  1514. NR_DS:
  1515. bytes[0]:=$1e;
  1516. NR_ES:
  1517. bytes[0]:=$6;
  1518. NR_SS:
  1519. bytes[0]:=$16;
  1520. else
  1521. internalerror(777004);
  1522. end;
  1523. if c=4 then
  1524. inc(bytes[0]);
  1525. sec.writebytes(bytes,1);
  1526. end;
  1527. 5,7 :
  1528. begin
  1529. case oper[0]^.reg of
  1530. NR_FS:
  1531. bytes[0]:=$a0;
  1532. NR_GS:
  1533. bytes[0]:=$a8;
  1534. else
  1535. internalerror(777005);
  1536. end;
  1537. if c=5 then
  1538. inc(bytes[0]);
  1539. sec.writebytes(bytes,1);
  1540. end;
  1541. 8,9,10 :
  1542. begin
  1543. bytes[0]:=ord(codes^)+regval(oper[c-8]^.reg);
  1544. inc(codes);
  1545. sec.writebytes(bytes,1);
  1546. end;
  1547. 15 :
  1548. begin
  1549. bytes[0]:=0;
  1550. sec.writebytes(bytes,1);
  1551. end;
  1552. 12,13,14 :
  1553. begin
  1554. getvalsym(c-12);
  1555. if (currval<-128) or (currval>127) then
  1556. Message2(asmw_e_value_exceeds_bounds,'signed byte',tostr(currval));
  1557. if assigned(currsym) then
  1558. sec.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1559. else
  1560. sec.writebytes(currval,1);
  1561. end;
  1562. 16,17,18 :
  1563. begin
  1564. getvalsym(c-16);
  1565. if (currval<-256) or (currval>255) then
  1566. Message2(asmw_e_value_exceeds_bounds,'byte',tostr(currval));
  1567. if assigned(currsym) then
  1568. sec.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1569. else
  1570. sec.writebytes(currval,1);
  1571. end;
  1572. 20,21,22 :
  1573. begin
  1574. getvalsym(c-20);
  1575. if (currval<0) or (currval>255) then
  1576. Message2(asmw_e_value_exceeds_bounds,'unsigned byte',tostr(currval));
  1577. if assigned(currsym) then
  1578. sec.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1579. else
  1580. sec.writebytes(currval,1);
  1581. end;
  1582. 24,25,26 :
  1583. begin
  1584. getvalsym(c-24);
  1585. if (currval<-65536) or (currval>65535) then
  1586. Message2(asmw_e_value_exceeds_bounds,'word',tostr(currval));
  1587. if assigned(currsym) then
  1588. sec.writereloc(currval,2,currsym,RELOC_ABSOLUTE)
  1589. else
  1590. sec.writebytes(currval,2);
  1591. end;
  1592. 28,29,30 :
  1593. begin
  1594. getvalsym(c-28);
  1595. if assigned(currsym) then
  1596. sec.writereloc(currval,4,currsym,RELOC_ABSOLUTE)
  1597. else
  1598. sec.writebytes(currval,4);
  1599. end;
  1600. 32,33,34 :
  1601. begin
  1602. getvalsym(c-32);
  1603. if assigned(currsym) then
  1604. sec.writereloc(currval,4,currsym,RELOC_ABSOLUTE)
  1605. else
  1606. sec.writebytes(currval,4);
  1607. end;
  1608. 40,41,42 :
  1609. begin
  1610. getvalsym(c-40);
  1611. data:=currval-insend;
  1612. if assigned(currsym) then
  1613. inc(data,currsym.address);
  1614. if (data>127) or (data<-128) then
  1615. Message1(asmw_e_short_jmp_out_of_range,tostr(data));
  1616. sec.writebytes(data,1);
  1617. end;
  1618. 52,53,54 :
  1619. begin
  1620. getvalsym(c-52);
  1621. if assigned(currsym) then
  1622. sec.writereloc(currval,4,currsym,RELOC_RELATIVE)
  1623. else
  1624. sec.writereloc(currval-insend,4,nil,RELOC_ABSOLUTE)
  1625. end;
  1626. 56,57,58 :
  1627. begin
  1628. getvalsym(c-56);
  1629. if assigned(currsym) then
  1630. sec.writereloc(currval,4,currsym,RELOC_RELATIVE)
  1631. else
  1632. sec.writereloc(currval-insend,4,nil,RELOC_ABSOLUTE)
  1633. end;
  1634. 192,193,194 :
  1635. begin
  1636. if NeedAddrPrefix(c-192) then
  1637. begin
  1638. bytes[0]:=$67;
  1639. sec.writebytes(bytes,1);
  1640. end;
  1641. end;
  1642. 200 :
  1643. begin
  1644. bytes[0]:=$67;
  1645. sec.writebytes(bytes,1);
  1646. end;
  1647. 208 :
  1648. begin
  1649. bytes[0]:=$66;
  1650. sec.writebytes(bytes,1);
  1651. end;
  1652. 216 :
  1653. begin
  1654. bytes[0]:=ord(codes^)+condval[condition];
  1655. inc(codes);
  1656. sec.writebytes(bytes,1);
  1657. end;
  1658. 201,
  1659. 202,
  1660. 209,
  1661. 210,
  1662. 217,218 :
  1663. begin
  1664. { these are dissambler hints or 32 bit prefixes which
  1665. are not needed }
  1666. end;
  1667. 219 :
  1668. begin
  1669. bytes[0]:=$f3;
  1670. sec.writebytes(bytes,1);
  1671. end;
  1672. 220 :
  1673. begin
  1674. bytes[0]:=$f2;
  1675. sec.writebytes(bytes,1);
  1676. end;
  1677. 31,
  1678. 48,49,50,
  1679. 224,225,226 :
  1680. begin
  1681. InternalError(777006);
  1682. end
  1683. else
  1684. begin
  1685. if (c>=64) and (c<=191) then
  1686. begin
  1687. if (c<127) then
  1688. begin
  1689. if (oper[c and 7]^.typ=top_reg) then
  1690. rfield:=regval(oper[c and 7]^.reg)
  1691. else
  1692. rfield:=regval(oper[c and 7]^.ref^.base);
  1693. end
  1694. else
  1695. rfield:=c and 7;
  1696. opidx:=(c shr 3) and 7;
  1697. if not process_ea(oper[opidx]^,ea_data,rfield) then
  1698. Message(asmw_e_invalid_effective_address);
  1699. pb:=@bytes;
  1700. pb^:=chr(ea_data.modrm);
  1701. inc(pb);
  1702. if ea_data.sib_present then
  1703. begin
  1704. pb^:=chr(ea_data.sib);
  1705. inc(pb);
  1706. end;
  1707. s:=pb-pchar(@bytes);
  1708. sec.writebytes(bytes,s);
  1709. case ea_data.bytes of
  1710. 0 : ;
  1711. 1 :
  1712. begin
  1713. if (oper[opidx]^.ot and OT_MEMORY)=OT_MEMORY then
  1714. sec.writereloc(oper[opidx]^.ref^.offset,1,oper[opidx]^.ref^.symbol,RELOC_ABSOLUTE)
  1715. else
  1716. begin
  1717. bytes[0]:=oper[opidx]^.ref^.offset;
  1718. sec.writebytes(bytes,1);
  1719. end;
  1720. inc(s);
  1721. end;
  1722. 2,4 :
  1723. begin
  1724. sec.writereloc(oper[opidx]^.ref^.offset,ea_data.bytes,
  1725. oper[opidx]^.ref^.symbol,RELOC_ABSOLUTE);
  1726. inc(s,ea_data.bytes);
  1727. end;
  1728. end;
  1729. end
  1730. else
  1731. InternalError(777007);
  1732. end;
  1733. end;
  1734. until false;
  1735. end;
  1736. {$endif NOAG386BIN}
  1737. function Taicpu.is_same_reg_move:boolean;
  1738. begin
  1739. result:=(ops=2) and
  1740. (oper[0]^.typ=top_reg) and
  1741. (oper[1]^.typ=top_reg) and
  1742. (oper[0]^.reg=oper[1]^.reg) and
  1743. ((opcode=A_MOV) or (opcode=A_XCHG));
  1744. end;
  1745. function Taicpu.is_reg_move:boolean;
  1746. begin
  1747. result:=(ops=2) and
  1748. (oper[0]^.typ=top_reg) and
  1749. (oper[1]^.typ=top_reg) and
  1750. ((opcode=A_MOV) or (opcode=A_MOVZX) or (opcode=A_MOVSX));
  1751. end;
  1752. {*****************************************************************************
  1753. Instruction table
  1754. *****************************************************************************}
  1755. procedure BuildInsTabCache;
  1756. {$ifndef NOAG386BIN}
  1757. var
  1758. i : longint;
  1759. {$endif}
  1760. begin
  1761. {$ifndef NOAG386BIN}
  1762. new(instabcache);
  1763. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  1764. i:=0;
  1765. while (i<InsTabEntries) do
  1766. begin
  1767. if InsTabCache^[InsTab[i].OPcode]=-1 then
  1768. InsTabCache^[InsTab[i].OPcode]:=i;
  1769. inc(i);
  1770. end;
  1771. {$endif NOAG386BIN}
  1772. end;
  1773. procedure InitAsm;
  1774. begin
  1775. {$ifndef NOAG386BIN}
  1776. if not assigned(instabcache) then
  1777. BuildInsTabCache;
  1778. {$endif NOAG386BIN}
  1779. end;
  1780. procedure DoneAsm;
  1781. begin
  1782. {$ifndef NOAG386BIN}
  1783. if assigned(instabcache) then
  1784. begin
  1785. dispose(instabcache);
  1786. instabcache:=nil;
  1787. end;
  1788. {$endif NOAG386BIN}
  1789. end;
  1790. end.
  1791. {
  1792. $Log$
  1793. Revision 1.48 2004-02-05 18:28:37 peter
  1794. * x86_64 fixes for opsize
  1795. Revision 1.47 2004/02/03 21:21:23 peter
  1796. * real fix for the short jmp out of range problem. Only forward jumps
  1797. needs an offset correction. For backward jumps both the address of
  1798. the symbol and the instruction are already updated so no correction
  1799. is required.
  1800. Revision 1.46 2004/01/26 16:12:28 daniel
  1801. * reginfo now also only allocated during register allocation
  1802. * third round of gdb cleanups: kick out most of concatstabto
  1803. Revision 1.45 2004/01/15 14:01:32 florian
  1804. + x86 instruction tables for x86-64 extended
  1805. Revision 1.44 2004/01/12 16:37:59 peter
  1806. * moved spilling code from taicpu to rg
  1807. Revision 1.43 2003/12/26 14:02:30 peter
  1808. * sparc updates
  1809. * use registertype in spill_register
  1810. Revision 1.42 2003/12/25 12:01:35 florian
  1811. + possible sse2 unit usage for double calculations
  1812. * some sse2 assembler issues fixed
  1813. Revision 1.41 2003/12/25 01:07:09 florian
  1814. + $fputype directive support
  1815. + single data type operations with sse unit
  1816. * fixed more x86-64 stuff
  1817. Revision 1.40 2003/12/15 21:25:49 peter
  1818. * reg allocations for imaginary register are now inserted just
  1819. before reg allocation
  1820. * tregister changed to enum to allow compile time check
  1821. * fixed several tregister-tsuperregister errors
  1822. Revision 1.39 2003/12/14 20:24:28 daniel
  1823. * Register allocator speed optimizations
  1824. - Worklist no longer a ringbuffer
  1825. - No find operations are left
  1826. - Simplify now done in constant time
  1827. - unusedregs is now a Tsuperregisterworklist
  1828. - Microoptimizations
  1829. Revision 1.38 2003/11/12 16:05:40 florian
  1830. * assembler readers OOPed
  1831. + typed currency constants
  1832. + typed 128 bit float constants if the CPU supports it
  1833. Revision 1.37 2003/10/30 19:59:00 peter
  1834. * support scalefactor for opr_local
  1835. * support reference with opr_local set, fixes tw2631
  1836. Revision 1.36 2003/10/29 15:40:20 peter
  1837. * support indexing and offset retrieval for locals
  1838. Revision 1.35 2003/10/23 14:44:07 peter
  1839. * splitted buildderef and buildderefimpl to fix interface crc
  1840. calculation
  1841. Revision 1.34 2003/10/22 20:40:00 peter
  1842. * write derefdata in a separate ppu entry
  1843. Revision 1.33 2003/10/21 15:15:36 peter
  1844. * taicpu_abstract.oper[] changed to pointers
  1845. Revision 1.32 2003/10/17 14:38:32 peter
  1846. * 64k registers supported
  1847. * fixed some memory leaks
  1848. Revision 1.31 2003/10/09 21:31:37 daniel
  1849. * Register allocator splitted, ans abstract now
  1850. Revision 1.30 2003/10/01 20:34:50 peter
  1851. * procinfo unit contains tprocinfo
  1852. * cginfo renamed to cgbase
  1853. * moved cgmessage to verbose
  1854. * fixed ppc and sparc compiles
  1855. Revision 1.29 2003/09/29 20:58:56 peter
  1856. * optimized releasing of registers
  1857. Revision 1.28 2003/09/28 21:49:30 peter
  1858. * fixed invalid opcode handling in spill registers
  1859. Revision 1.27 2003/09/28 13:37:07 peter
  1860. * give error for wrong register number
  1861. Revision 1.26 2003/09/24 21:15:49 florian
  1862. * fixed make cycle
  1863. Revision 1.25 2003/09/24 17:12:36 florian
  1864. * x86-64 adaptions
  1865. Revision 1.24 2003/09/23 17:56:06 peter
  1866. * locals and paras are allocated in the code generation
  1867. * tvarsym.localloc contains the location of para/local when
  1868. generating code for the current procedure
  1869. Revision 1.23 2003/09/14 14:22:51 daniel
  1870. * Fixed incorrect movzx spilling
  1871. Revision 1.22 2003/09/12 20:25:17 daniel
  1872. * Add BTR to destination memory location check in spilling
  1873. Revision 1.21 2003/09/10 19:14:31 daniel
  1874. * Failed attempt to restore broken fastspill functionality
  1875. Revision 1.20 2003/09/10 11:23:09 marco
  1876. * fix from peter for bts reg32,mem32 problem
  1877. Revision 1.19 2003/09/09 12:54:45 florian
  1878. * x86 instruction table updated to nasm 0.98.37:
  1879. - sse3 aka prescott support
  1880. - small fixes
  1881. Revision 1.18 2003/09/07 22:09:35 peter
  1882. * preparations for different default calling conventions
  1883. * various RA fixes
  1884. Revision 1.17 2003/09/03 15:55:02 peter
  1885. * NEWRA branch merged
  1886. Revision 1.16.2.4 2003/08/31 15:46:26 peter
  1887. * more updates for tregister
  1888. Revision 1.16.2.3 2003/08/29 17:29:00 peter
  1889. * next batch of updates
  1890. Revision 1.16.2.2 2003/08/28 18:35:08 peter
  1891. * tregister changed to cardinal
  1892. Revision 1.16.2.1 2003/08/27 19:55:54 peter
  1893. * first tregister patch
  1894. Revision 1.16 2003/08/21 17:20:19 peter
  1895. * first spill the registers of top_ref before spilling top_reg
  1896. Revision 1.15 2003/08/21 14:48:36 peter
  1897. * fix reg-supreg range check error
  1898. Revision 1.14 2003/08/20 16:52:01 daniel
  1899. * Some old register convention code removed
  1900. * A few changes to eliminate a few lines of code
  1901. Revision 1.13 2003/08/20 09:07:00 daniel
  1902. * New register coding now mandatory, some more convert_registers calls
  1903. removed.
  1904. Revision 1.12 2003/08/20 07:48:04 daniel
  1905. * Made internal assembler use new register coding
  1906. Revision 1.11 2003/08/19 13:58:33 daniel
  1907. * Corrected a comment.
  1908. Revision 1.10 2003/08/15 14:44:20 daniel
  1909. * Fixed newra compilation
  1910. Revision 1.9 2003/08/11 21:18:20 peter
  1911. * start of sparc support for newra
  1912. Revision 1.8 2003/08/09 18:56:54 daniel
  1913. * cs_regalloc renamed to cs_regvars to avoid confusion with register
  1914. allocator
  1915. * Some preventive changes to i386 spillinh code
  1916. Revision 1.7 2003/07/06 15:31:21 daniel
  1917. * Fixed register allocator. *Lots* of fixes.
  1918. Revision 1.6 2003/06/14 14:53:50 jonas
  1919. * fixed newra cycle for x86
  1920. * added constants for indicating source and destination operands of the
  1921. "move reg,reg" instruction to aasmcpu (and use those in rgobj)
  1922. Revision 1.5 2003/06/03 13:01:59 daniel
  1923. * Register allocator finished
  1924. Revision 1.4 2003/05/30 23:57:08 peter
  1925. * more sparc cleanup
  1926. * accumulator removed, splitted in function_return_reg (called) and
  1927. function_result_reg (caller)
  1928. Revision 1.3 2003/05/22 21:33:31 peter
  1929. * removed some unit dependencies
  1930. Revision 1.2 2002/04/25 16:12:09 florian
  1931. * fixed more problems with cpubase and x86-64
  1932. Revision 1.1 2003/04/25 12:43:40 florian
  1933. * merged i386/aasmcpu and x86_64/aasmcpu to x86/aasmcpu
  1934. Revision 1.18 2003/04/25 12:04:31 florian
  1935. * merged agx64att and ag386att to x86/agx86att
  1936. Revision 1.17 2003/04/22 14:33:38 peter
  1937. * removed some notes/hints
  1938. Revision 1.16 2003/04/22 10:09:35 daniel
  1939. + Implemented the actual register allocator
  1940. + Scratch registers unavailable when new register allocator used
  1941. + maybe_save/maybe_restore unavailable when new register allocator used
  1942. Revision 1.15 2003/03/26 12:50:54 armin
  1943. * avoid problems with the ide in init/dome
  1944. Revision 1.14 2003/03/08 08:59:07 daniel
  1945. + $define newra will enable new register allocator
  1946. + getregisterint will return imaginary registers with $newra
  1947. + -sr switch added, will skip register allocation so you can see
  1948. the direct output of the code generator before register allocation
  1949. Revision 1.13 2003/02/25 07:41:54 daniel
  1950. * Properly fixed reversed operands bug
  1951. Revision 1.12 2003/02/19 22:00:15 daniel
  1952. * Code generator converted to new register notation
  1953. - Horribily outdated todo.txt removed
  1954. Revision 1.11 2003/01/09 20:40:59 daniel
  1955. * Converted some code in cgx86.pas to new register numbering
  1956. Revision 1.10 2003/01/08 18:43:57 daniel
  1957. * Tregister changed into a record
  1958. Revision 1.9 2003/01/05 13:36:53 florian
  1959. * x86-64 compiles
  1960. + very basic support for float128 type (x86-64 only)
  1961. Revision 1.8 2002/11/17 16:31:58 carl
  1962. * memory optimization (3-4%) : cleanup of tai fields,
  1963. cleanup of tdef and tsym fields.
  1964. * make it work for m68k
  1965. Revision 1.7 2002/11/15 01:58:54 peter
  1966. * merged changes from 1.0.7 up to 04-11
  1967. - -V option for generating bug report tracing
  1968. - more tracing for option parsing
  1969. - errors for cdecl and high()
  1970. - win32 import stabs
  1971. - win32 records<=8 are returned in eax:edx (turned off by default)
  1972. - heaptrc update
  1973. - more info for temp management in .s file with EXTDEBUG
  1974. Revision 1.6 2002/10/31 13:28:32 pierre
  1975. * correct last wrong fix for tw2158
  1976. Revision 1.5 2002/10/30 17:10:00 pierre
  1977. * merge of fix for tw2158 bug
  1978. Revision 1.4 2002/08/15 19:10:36 peter
  1979. * first things tai,tnode storing in ppu
  1980. Revision 1.3 2002/08/13 18:01:52 carl
  1981. * rename swatoperands to swapoperands
  1982. + m68k first compilable version (still needs a lot of testing):
  1983. assembler generator, system information , inline
  1984. assembler reader.
  1985. Revision 1.2 2002/07/20 11:57:59 florian
  1986. * types.pas renamed to defbase.pas because D6 contains a types
  1987. unit so this would conflicts if D6 programms are compiled
  1988. + Willamette/SSE2 instructions to assembler added
  1989. Revision 1.1 2002/07/01 18:46:29 peter
  1990. * internal linker
  1991. * reorganized aasm layer
  1992. }