agarmgas.pas 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. This unit implements an asm for the ARM
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the GNU Assembler writer for the ARM
  18. }
  19. unit agarmgas;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. aasmtai,
  25. aggas,
  26. cpubase,cpuinfo;
  27. type
  28. TARMGNUAssembler=class(TGNUassembler)
  29. constructor create(smart: boolean); override;
  30. function MakeCmdLine: TCmdStr; override;
  31. procedure WriteExtraHeader; override;
  32. end;
  33. TArmInstrWriter=class(TCPUInstrWriter)
  34. unified_syntax: boolean;
  35. procedure WriteInstruction(hp : tai);override;
  36. end;
  37. TArmAppleGNUAssembler=class(TAppleGNUassembler)
  38. constructor create(smart: boolean); override;
  39. procedure WriteExtraHeader; override;
  40. end;
  41. const
  42. gas_shiftmode2str : array[tshiftmode] of string[3] = (
  43. '','lsl','lsr','asr','ror','rrx');
  44. const
  45. cputype_to_gas_march : array[tcputype] of string = (
  46. '', // cpu_none
  47. 'armv3',
  48. 'armv4',
  49. 'armv4t',
  50. 'armv5',
  51. 'armv5t',
  52. 'armv5te',
  53. 'armv5tej',
  54. 'armv6',
  55. 'armv6k',
  56. 'armv6t2',
  57. 'armv6z',
  58. 'armv6-m',
  59. 'armv7',
  60. 'armv7-a',
  61. 'armv7-r',
  62. 'armv7-m',
  63. 'armv7e-m');
  64. implementation
  65. uses
  66. cutils,globals,verbose,
  67. systems,
  68. assemble,
  69. aasmcpu,
  70. itcpugas,
  71. cgbase,cgutils;
  72. {****************************************************************************}
  73. { GNU Arm Assembler writer }
  74. {****************************************************************************}
  75. constructor TArmGNUAssembler.create(smart: boolean);
  76. begin
  77. inherited create(smart);
  78. InstrWriter := TArmInstrWriter.create(self);
  79. if GenerateThumb2Code then
  80. TArmInstrWriter(InstrWriter).unified_syntax:=true;
  81. end;
  82. function TArmGNUAssembler.MakeCmdLine: TCmdStr;
  83. begin
  84. result:=inherited MakeCmdLine;
  85. if (current_settings.fputype = fpu_soft) then
  86. result:='-mfpu=softvfp '+result;
  87. if (current_settings.fputype = fpu_vfpv2) then
  88. result:='-mfpu=vfpv2 '+result;
  89. if (current_settings.fputype = fpu_vfpv3) then
  90. result:='-mfpu=vfpv3 '+result;
  91. if (current_settings.fputype = fpu_vfpv3_d16) then
  92. result:='-mfpu=vfpv3-d16 '+result;
  93. if (current_settings.fputype = fpu_fpv4_s16) then
  94. result:='-mfpu=fpv4-sp-d16 '+result;
  95. if (current_settings.fputype = fpu_vfpv4) then
  96. result:='-mfpu=vfpv4 '+result;
  97. if GenerateThumb2Code then
  98. result:='-march='+cputype_to_gas_march[current_settings.cputype]+' -mthumb -mthumb-interwork '+result
  99. else if GenerateThumbCode then
  100. result:='-march='+cputype_to_gas_march[current_settings.cputype]+' -mthumb -mthumb-interwork '+result
  101. // EDSP instructions in RTL require armv5te at least to not generate error
  102. else if current_settings.cputype >= cpu_armv5te then
  103. result:='-march='+cputype_to_gas_march[current_settings.cputype]+' '+result;
  104. if target_info.abi = abi_eabihf then
  105. { options based on what gcc uses on debian armhf }
  106. result:='-mfloat-abi=hard -meabi=5 '+result;
  107. end;
  108. procedure TArmGNUAssembler.WriteExtraHeader;
  109. begin
  110. inherited WriteExtraHeader;
  111. if TArmInstrWriter(InstrWriter).unified_syntax then
  112. AsmWriteLn(#9'.syntax unified');
  113. end;
  114. {****************************************************************************}
  115. { GNU/Apple ARM Assembler writer }
  116. {****************************************************************************}
  117. constructor TArmAppleGNUAssembler.create(smart: boolean);
  118. begin
  119. inherited create(smart);
  120. InstrWriter := TArmInstrWriter.create(self);
  121. TArmInstrWriter(InstrWriter).unified_syntax:=true;
  122. end;
  123. procedure TArmAppleGNUAssembler.WriteExtraHeader;
  124. begin
  125. inherited WriteExtraHeader;
  126. if TArmInstrWriter(InstrWriter).unified_syntax then
  127. AsmWriteLn(#9'.syntax unified');
  128. end;
  129. {****************************************************************************}
  130. { Helper routines for Instruction Writer }
  131. {****************************************************************************}
  132. function getreferencestring(var ref : treference) : string;
  133. var
  134. s : string;
  135. begin
  136. with ref do
  137. begin
  138. {$ifdef extdebug}
  139. // if base=NR_NO then
  140. // internalerror(200308292);
  141. // if ((index<>NR_NO) or (shiftmode<>SM_None)) and ((offset<>0) or (symbol<>nil)) then
  142. // internalerror(200308293);
  143. {$endif extdebug}
  144. if assigned(symbol) then
  145. begin
  146. if (base<>NR_NO) and not(is_pc(base)) then
  147. internalerror(200309011);
  148. s:=symbol.name;
  149. if offset<>0 then
  150. s:=s+tostr_with_plus(offset);
  151. if refaddr=addr_pic then
  152. s:=s+'(PLT)';
  153. end
  154. else
  155. begin
  156. s:='['+gas_regname(base);
  157. if addressmode=AM_POSTINDEXED then
  158. s:=s+']';
  159. if index<>NR_NO then
  160. begin
  161. if signindex<0 then
  162. s:=s+', -'
  163. else
  164. s:=s+', ';
  165. s:=s+gas_regname(index);
  166. {RRX always rotates by 1 bit and does not take an imm}
  167. if shiftmode = SM_RRX then
  168. s:=s+', rrx'
  169. else if shiftmode <> SM_None then
  170. s:=s+', '+gas_shiftmode2str[shiftmode]+' #'+tostr(shiftimm);
  171. end
  172. else if offset<>0 then
  173. s:=s+', #'+tostr(offset);
  174. case addressmode of
  175. AM_OFFSET:
  176. s:=s+']';
  177. AM_PREINDEXED:
  178. s:=s+']!';
  179. end;
  180. end;
  181. end;
  182. getreferencestring:=s;
  183. end;
  184. function getopstr(const o:toper) : string;
  185. var
  186. hs : string;
  187. first : boolean;
  188. r, rs : tsuperregister;
  189. begin
  190. case o.typ of
  191. top_reg:
  192. getopstr:=gas_regname(o.reg);
  193. top_shifterop:
  194. begin
  195. {RRX is special, it only rotates by 1 and does not take any shiftervalue}
  196. if o.shifterop^.shiftmode=SM_RRX then
  197. getopstr:='rrx'
  198. else if (o.shifterop^.rs<>NR_NO) and (o.shifterop^.shiftimm=0) then
  199. getopstr:=gas_shiftmode2str[o.shifterop^.shiftmode]+' '+gas_regname(o.shifterop^.rs)
  200. else if (o.shifterop^.rs=NR_NO) then
  201. getopstr:=gas_shiftmode2str[o.shifterop^.shiftmode]+' #'+tostr(o.shifterop^.shiftimm)
  202. else internalerror(200308282);
  203. end;
  204. top_const:
  205. getopstr:='#'+tostr(longint(o.val));
  206. top_regset:
  207. begin
  208. getopstr:='{';
  209. first:=true;
  210. if R_SUBFS=o.subreg then
  211. begin
  212. for r:=0 to 31 do // S0 to S31
  213. if r in o.regset^ then
  214. begin
  215. if not(first) then
  216. getopstr:=getopstr+',';
  217. if odd(r) then
  218. rs:=(r shr 1)+RS_S1
  219. else
  220. rs:=(r shr 1)+RS_S0;
  221. getopstr:=getopstr+gas_regname(newreg(o.regtyp,rs,o.subreg));
  222. first:=false;
  223. end;
  224. end
  225. else if R_SUBFD=o.subreg then
  226. begin
  227. for r:=0 to 31 do
  228. if r in o.regset^ then
  229. begin
  230. if not(first) then
  231. getopstr:=getopstr+',';
  232. rs:=r+RS_D0;
  233. getopstr:=getopstr+gas_regname(newreg(o.regtyp,rs,o.subreg));
  234. first:=false;
  235. end;
  236. end
  237. else
  238. begin
  239. for r:=RS_R0 to RS_R15 do
  240. if r in o.regset^ then
  241. begin
  242. if not(first) then
  243. getopstr:=getopstr+',';
  244. getopstr:=getopstr+gas_regname(newreg(o.regtyp,r,o.subreg));
  245. first:=false;
  246. end;
  247. end;
  248. getopstr:=getopstr+'}';
  249. if o.usermode then
  250. getopstr:=getopstr+'^';
  251. end;
  252. top_conditioncode:
  253. getopstr:=cond2str[o.cc];
  254. top_modeflags:
  255. begin
  256. getopstr:='';
  257. if mfA in o.modeflags then getopstr:=getopstr+'a';
  258. if mfI in o.modeflags then getopstr:=getopstr+'i';
  259. if mfF in o.modeflags then getopstr:=getopstr+'f';
  260. end;
  261. top_ref:
  262. if o.ref^.refaddr=addr_full then
  263. begin
  264. hs:=o.ref^.symbol.name;
  265. if o.ref^.offset>0 then
  266. hs:=hs+'+'+tostr(o.ref^.offset)
  267. else
  268. if o.ref^.offset<0 then
  269. hs:=hs+tostr(o.ref^.offset);
  270. getopstr:=hs;
  271. end
  272. else
  273. getopstr:=getreferencestring(o.ref^);
  274. top_specialreg:
  275. begin
  276. getopstr:=gas_regname(o.specialreg);
  277. if o.specialflags<>[] then
  278. begin
  279. getopstr:=getopstr+'_';
  280. if srC in o.specialflags then getopstr:=getopstr+'c';
  281. if srX in o.specialflags then getopstr:=getopstr+'x';
  282. if srF in o.specialflags then getopstr:=getopstr+'f';
  283. if srS in o.specialflags then getopstr:=getopstr+'s';
  284. end;
  285. end
  286. else
  287. internalerror(2002070604);
  288. end;
  289. end;
  290. Procedure TArmInstrWriter.WriteInstruction(hp : tai);
  291. var op: TAsmOp;
  292. postfix,s: string;
  293. i: byte;
  294. sep: string[3];
  295. begin
  296. op:=taicpu(hp).opcode;
  297. postfix:='';
  298. if GenerateThumb2Code then
  299. begin
  300. if taicpu(hp).wideformat then
  301. postfix:='.w';
  302. end;
  303. if unified_syntax then
  304. begin
  305. if taicpu(hp).ops = 0 then
  306. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix]
  307. else if taicpu(hp).oppostfix in [PF_8..PF_U32F64] then
  308. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix]
  309. else
  310. s:=#9+gas_op2str[op]+oppostfix2str[taicpu(hp).oppostfix]+cond2str[taicpu(hp).condition]+postfix; // Conditional infixes are deprecated in unified syntax
  311. end
  312. else
  313. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix];
  314. if taicpu(hp).ops<>0 then
  315. begin
  316. sep:=#9;
  317. for i:=0 to taicpu(hp).ops-1 do
  318. begin
  319. // debug code
  320. // writeln(s);
  321. // writeln(taicpu(hp).fileinfo.line);
  322. { LDM and STM use references as first operand but they are written like a register }
  323. if (i=0) and (op in [A_LDM,A_STM,A_FSTM,A_FLDM,A_VSTM,A_VLDM]) then
  324. begin
  325. case taicpu(hp).oper[0]^.typ of
  326. top_ref:
  327. begin
  328. s:=s+sep+gas_regname(taicpu(hp).oper[0]^.ref^.index);
  329. if taicpu(hp).oper[0]^.ref^.addressmode=AM_PREINDEXED then
  330. s:=s+'!';
  331. end;
  332. top_reg:
  333. s:=s+sep+gas_regname(taicpu(hp).oper[0]^.reg);
  334. else
  335. internalerror(200311292);
  336. end;
  337. end
  338. { register count of SFM and LFM is written without # }
  339. else if (i=1) and (op in [A_SFM,A_LFM]) then
  340. begin
  341. case taicpu(hp).oper[1]^.typ of
  342. top_const:
  343. s:=s+sep+tostr(taicpu(hp).oper[1]^.val);
  344. else
  345. internalerror(200311292);
  346. end;
  347. end
  348. else
  349. s:=s+sep+getopstr(taicpu(hp).oper[i]^);
  350. sep:=',';
  351. end;
  352. end;
  353. owner.AsmWriteLn(s);
  354. end;
  355. const
  356. as_arm_gas_info : tasminfo =
  357. (
  358. id : as_gas;
  359. idtxt : 'AS';
  360. asmbin : 'as';
  361. asmcmd : '-o $OBJ $EXTRAOPT $ASM';
  362. supported_targets : [system_arm_linux,system_arm_wince,system_arm_gba,system_arm_palmos,system_arm_nds,
  363. system_arm_embedded,system_arm_symbian,system_arm_android];
  364. flags : [af_needar,af_smartlink_sections];
  365. labelprefix : '.L';
  366. comment : '# ';
  367. dollarsign: '$';
  368. );
  369. as_arm_gas_darwin_info : tasminfo =
  370. (
  371. id : as_darwin;
  372. idtxt : 'AS-DARWIN';
  373. asmbin : 'as';
  374. asmcmd : '-o $OBJ $EXTRAOPT $ASM -arch $ARCH';
  375. supported_targets : [system_arm_darwin];
  376. flags : [af_needar,af_smartlink_sections,af_supports_dwarf,af_stabs_use_function_absolute_addresses];
  377. labelprefix : 'L';
  378. comment : '# ';
  379. dollarsign: '$';
  380. );
  381. as_arm_clang_darwin_info : tasminfo =
  382. (
  383. id : as_clang;
  384. idtxt : 'CLANG';
  385. asmbin : 'clang';
  386. asmcmd : '-c -o $OBJ $EXTRAOPT -arch $ARCH $DARWINVERSION -x assembler $ASM';
  387. supported_targets : [system_arm_darwin];
  388. flags : [af_needar,af_smartlink_sections,af_supports_dwarf];
  389. labelprefix : 'L';
  390. comment : '# ';
  391. dollarsign: '$';
  392. );
  393. begin
  394. RegisterAssembler(as_arm_gas_info,TARMGNUAssembler);
  395. RegisterAssembler(as_arm_gas_darwin_info,TArmAppleGNUAssembler);
  396. RegisterAssembler(as_arm_clang_darwin_info,TArmAppleGNUAssembler);
  397. end.