pierre 1f20cfe991 Merge of several commits related to enhancements in PPU writing 5 anni fa
..
aasmcpu.pas e23ed15634 * MIPS: reworked and fixed procedure fixup_jmps: 9 anni fa
aoptcpu.pas 5165497498 * MIPS: fixed TCpuAsmOptimizer.InstructionLoadsFromReg, it now correctly considers instructions that read their first operand. 8 anni fa
aoptcpub.pas 93e0dd9c2f * Patch from Fuxin Zhang: other mips and mipsel CPUs changes 13 anni fa
aoptcpud.pas 0c8546f94c * more MIPS code of David Zhang integrated 15 anni fa
cgcpu.pas d69ad8fa41 * removed temppos field again from parameter locations: they're not allocated 7 anni fa
cpubase.pas 36f9ce1cb2 Merge of trunk commits 39983,39986,40109 6 anni fa
cpuelf.pas 578348817b * MIPS: some progress with linker: 9 anni fa
cpugas.pas 74a49b5f91 * restructured the the TExternalAssembler constructors so that the 8 anni fa
cpuinfo.pas 1f20cfe991 Merge of several commits related to enhancements in PPU writing 5 anni fa
cpunode.pas a0efde8167 * automatically generate necessary indirect symbols when a new assembler 9 anni fa
cpupara.pas 518cdf9674 * replaced the saved_XXX_registers arrays with virtual methods inside 7 anni fa
cpupi.pas 880d438704 * renamed t<cpuname>procinfo to tcpuprocinfo for all targets, so we can 8 anni fa
cputarg.pas b2b26f84cf * partially merged the mips-embedded branch of Michael Ring: 11 anni fa
hlcgcpu.pas 4686f61002 * keep track of the temp position separately from the offset in references, 7 anni fa
itcpugas.pas 11a9ff4a43 * Removed unused vars for mipsel compiler. 10 anni fa
mipsreg.dat f870b0f8fc Fix stabs number for FPU register, which start at 38 instead of 32 8 anni fa
ncpuadd.pas 11a9ff4a43 * Removed unused vars for mipsel compiler. 10 anni fa
ncpucall.pas 4c68ea1000 * use pocalls_cdecl and cstylearrayofconst more consistently instead of 8 anni fa
ncpucnv.pas a25ebbba3e + added volatility information to all memory references 8 anni fa
ncpuinln.pas 4065483a50 * completed thlcgobj.location_force_fpureg(), use it everywhere and removed 11 anni fa
ncpuld.pas 4b820a1ca5 - Removed tcgloadnode.generate_picvaraccess, it is never used and is not necessary because PIC stuff is handled at lower levels. 12 anni fa
ncpumat.pas 7949bebb8d * synchronised with r28168 of trunk 11 anni fa
ncpuset.pas a25ebbba3e + added volatility information to all memory references 8 anni fa
opcode.inc 4e7c908b0d + MIPS: added movn and movz instructions. 11 anni fa
racpugas.pas 1b66995754 * factored out check to determine whether a variable can be subscripted in 7 anni fa
rgcpu.pas 4686f61002 * keep track of the temp position separately from the offset in references, 7 anni fa
rmipscon.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. 11 anni fa
rmipsdwf.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 anni fa
rmipsgas.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 anni fa
rmipsgri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 anni fa
rmipsgss.inc f58fcdf401 + basic mips stuff 20 anni fa
rmipsnor.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 anni fa
rmipsnum.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 anni fa
rmipsrni.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 anni fa
rmipssri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 anni fa
rmipssta.inc fd6d3b4971 Regenerated after change in mipsreg.dat 8 anni fa
rmipsstd.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). 11 anni fa
rmipssup.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. 11 anni fa
strinst.inc 4e7c908b0d + MIPS: added movn and movz instructions. 11 anni fa
symcpu.pas 7dd1d6aa77 o fixes handling of iso i/o parameters/program parameters: 10 anni fa