cgsparc.pas 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgsparc;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,
  23. {$ifndef SPARC64}
  24. cg64f32,
  25. {$endif SPARC64}
  26. aasmbase,aasmtai,aasmdata,aasmcpu,
  27. cpubase,cpuinfo,
  28. node,symconst,SymType,symdef,
  29. rgcpu;
  30. type
  31. TCGSparcGen=class(tcg)
  32. protected
  33. function IsSimpleRef(const ref:treference):boolean;
  34. public
  35. procedure init_register_allocators;override;
  36. procedure done_register_allocators;override;
  37. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  38. { sparc special, needed by cg64 }
  39. procedure make_simple_ref(list:TAsmList;var ref: treference);
  40. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  41. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  42. { parameter }
  43. procedure a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  49. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:tcgint;const ref:TReference);override;
  57. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  58. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  59. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  60. { fpu move instructions }
  61. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  62. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  63. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  64. { comparison operations }
  65. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);override;
  66. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  67. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  68. procedure a_jmp_name(list : TAsmList;const s : string);override;
  69. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  70. {$ifdef SPARC64}
  71. procedure a_jmp_cond64(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  72. {$endif SPARC64}
  73. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  74. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  75. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  76. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  77. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  78. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  79. procedure g_maybe_got_init(list: TAsmList); override;
  80. procedure g_restore_registers(list:TAsmList);override;
  81. procedure g_save_registers(list : TAsmList);override;
  82. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  83. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);override;
  84. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  85. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);override;
  86. protected
  87. use_unlimited_pic_mode : boolean;
  88. end;
  89. const
  90. TOpCG2AsmOp : array[boolean,topcg] of TAsmOp=(
  91. (
  92. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  93. ),
  94. (
  95. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MULX,A_MULX,A_NEG,A_NOT,A_OR,A_SRAX,A_SLLX,A_SRLX,A_SUB,A_XOR,A_NONE,A_NONE
  96. )
  97. );
  98. TOpCG2AsmOpWithFlags : array[boolean,topcg] of TAsmOp=(
  99. (
  100. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc,A_NONE,A_NONE
  101. ),
  102. (
  103. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRAX,A_SLLX,A_SRLX,A_SUBcc,A_XORcc,A_NONE,A_NONE
  104. )
  105. );
  106. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  107. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  108. );
  109. implementation
  110. uses
  111. globals,verbose,systems,cutils,
  112. paramgr,fmodule,
  113. symtable,symsym,
  114. tgobj,
  115. procinfo,cpupi;
  116. function TCGSparcGen.IsSimpleRef(const ref:treference):boolean;
  117. begin
  118. result :=not(assigned(ref.symbol))and
  119. (((ref.index = NR_NO) and
  120. (ref.offset >= simm13lo) and
  121. (ref.offset <= simm13hi)) or
  122. ((ref.index <> NR_NO) and
  123. (ref.offset = 0)));
  124. end;
  125. procedure TCGSparcGen.make_simple_ref(list:TAsmList;var ref: treference);
  126. var
  127. href: treference;
  128. hreg,hreg2: tregister;
  129. begin
  130. if (ref.refaddr<>addr_no) then
  131. InternalError(2013022802);
  132. if (ref.base=NR_NO) then
  133. begin
  134. ref.base:=ref.index;
  135. ref.index:=NR_NO;
  136. end;
  137. if IsSimpleRef(ref) then
  138. exit;
  139. if (ref.symbol=nil) then
  140. begin
  141. hreg:=getintregister(list,OS_ADDR);
  142. if (ref.index=NR_NO) then
  143. a_load_const_reg(list,OS_ADDR,ref.offset,hreg)
  144. else
  145. begin
  146. if (ref.offset<simm13lo) or (ref.offset>simm13hi-sizeof(pint)) then
  147. begin
  148. a_load_const_reg(list,OS_ADDR,ref.offset,hreg);
  149. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,hreg));
  150. end
  151. else
  152. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.index,ref.offset,hreg));
  153. end;
  154. if (ref.base=NR_NO) then
  155. ref.base:=hreg
  156. else
  157. ref.index:=hreg;
  158. ref.offset:=0;
  159. exit;
  160. end;
  161. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment,ref.volatility);
  162. hreg:=getintregister(list,OS_ADDR);
  163. if not (cs_create_pic in current_settings.moduleswitches) then
  164. begin
  165. { absolute loads allow any offset to be encoded into relocation }
  166. href.refaddr:=addr_high;
  167. list.concat(taicpu.op_ref_reg(A_SETHI,href,hreg));
  168. if (ref.base=NR_NO) and (ref.index=NR_NO) then
  169. begin
  170. ref.base:=hreg;
  171. ref.refaddr:=addr_low;
  172. exit;
  173. end;
  174. { base present -> load the entire address and use it as index }
  175. href.refaddr:=addr_low;
  176. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,href,hreg));
  177. ref.symbol:=nil;
  178. ref.offset:=0;
  179. if (ref.index<>NR_NO) then
  180. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.index,hreg,hreg));
  181. ref.index:=hreg;
  182. end
  183. else
  184. begin
  185. include(current_procinfo.flags,pi_needs_got);
  186. href.offset:=0;
  187. if use_unlimited_pic_mode then
  188. begin
  189. href.refaddr:=addr_high;
  190. list.concat(taicpu.op_ref_reg(A_SETHI,href,hreg));
  191. href.refaddr:=addr_low;
  192. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,href,hreg));
  193. reference_reset_base(href,hreg,0,sizeof(pint),[]);
  194. href.index:=current_procinfo.got;
  195. end
  196. else
  197. begin
  198. href.base:=current_procinfo.got;
  199. href.refaddr:=addr_pic;
  200. end;
  201. list.concat(taicpu.op_ref_reg(A_LD,href,hreg));
  202. ref.symbol:=nil;
  203. { hreg now holds symbol address. Add remaining members. }
  204. if (ref.offset>=simm13lo) and (ref.offset<=simm13hi-sizeof(pint)) then
  205. begin
  206. if (ref.base=NR_NO) then
  207. ref.base:=hreg
  208. else
  209. begin
  210. if (ref.offset<>0) then
  211. list.concat(taicpu.op_reg_const_reg(A_ADD,hreg,ref.offset,hreg));
  212. if (ref.index<>NR_NO) then
  213. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,hreg));
  214. ref.index:=hreg;
  215. ref.offset:=0;
  216. end;
  217. end
  218. else { large offset, need another register to deal with it }
  219. begin
  220. hreg2:=getintregister(list,OS_ADDR);
  221. a_load_const_reg(list,OS_ADDR,ref.offset,hreg2);
  222. if (ref.index<>NR_NO) then
  223. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg2,ref.index,hreg2));
  224. if (ref.base<>NR_NO) then
  225. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg2,ref.base,hreg2));
  226. ref.base:=hreg;
  227. ref.index:=hreg2;
  228. ref.offset:=0;
  229. end;
  230. end;
  231. end;
  232. procedure TCGSparcGen.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  233. begin
  234. make_simple_ref(list,ref);
  235. if isstore then
  236. list.concat(taicpu.op_reg_ref(op,reg,ref))
  237. else
  238. list.concat(taicpu.op_ref_reg(op,ref,reg));
  239. end;
  240. procedure TCGSparcGen.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  241. var
  242. tmpreg : tregister;
  243. begin
  244. if (a<simm13lo) or
  245. (a>simm13hi) then
  246. begin
  247. tmpreg:=GetIntRegister(list,OS_INT);
  248. a_load_const_reg(list,OS_INT,a,tmpreg);
  249. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  250. end
  251. else
  252. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  253. end;
  254. {****************************************************************************
  255. Assembler code
  256. ****************************************************************************}
  257. procedure TCGSparcGen.init_register_allocators;
  258. begin
  259. inherited init_register_allocators;
  260. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  261. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,RS_O7,
  262. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7,
  263. RS_I0,RS_I1,RS_I2,RS_I3,RS_I4,RS_I5],
  264. first_int_imreg,[]);
  265. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  266. [RS_F0,{RS_F1,}RS_F2,{RS_F3,}RS_F4,{RS_F5,}RS_F6,{RS_F7,}
  267. RS_F8,{RS_F9,}RS_F10,{RS_F11,}RS_F12,{RS_F13,}RS_F14,{RS_F15,}
  268. RS_F16,{RS_F17,}RS_F18,{RS_F19,}RS_F20,{RS_F21,}RS_F22,{RS_F23,}
  269. RS_F24,{RS_F25,}RS_F26,{RS_F27,}RS_F28,{RS_F29,}RS_F30{,RS_F31}],
  270. first_fpu_imreg,[]);
  271. { needs at least one element for rgobj not to crash }
  272. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  273. [RS_L0],first_mm_imreg,[]);
  274. end;
  275. procedure TCGSparcGen.done_register_allocators;
  276. begin
  277. rg[R_INTREGISTER].free;
  278. rg[R_FPUREGISTER].free;
  279. rg[R_MMREGISTER].free;
  280. inherited done_register_allocators;
  281. end;
  282. function TCGSparcGen.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  283. begin
  284. if size=OS_F64 then
  285. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  286. else
  287. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  288. end;
  289. procedure TCGSparcGen.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  290. var
  291. href,href2 : treference;
  292. hloc : pcgparalocation;
  293. begin
  294. href:=ref;
  295. hloc:=paraloc.location;
  296. while assigned(hloc) do
  297. begin
  298. paramanager.allocparaloc(list,hloc);
  299. case hloc^.loc of
  300. LOC_REGISTER,LOC_CREGISTER :
  301. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  302. LOC_REFERENCE :
  303. begin
  304. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,paraloc.alignment,[]);
  305. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  306. end;
  307. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  308. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  309. else
  310. internalerror(200408241);
  311. end;
  312. inc(href.offset,tcgsize2size[hloc^.size]);
  313. hloc:=hloc^.next;
  314. end;
  315. end;
  316. procedure TCGSparcGen.a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  317. var
  318. href : treference;
  319. begin
  320. { happens for function result loc }
  321. if paraloc.location^.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER] then
  322. begin
  323. paraloc.check_simple_location;
  324. paramanager.allocparaloc(list,paraloc.location);
  325. a_loadfpu_reg_reg(list,size,paraloc.location^.size,r,paraloc.location^.register);
  326. end
  327. else
  328. begin
  329. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,href);
  330. a_loadfpu_reg_ref(list,size,size,r,href);
  331. a_loadfpu_ref_cgpara(list,size,href,paraloc);
  332. tg.Ungettemp(list,href);
  333. end;
  334. end;
  335. procedure TCGSparcGen.a_call_name(list:TAsmList;const s:string; weak: boolean);
  336. begin
  337. if not weak then
  338. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)))
  339. else
  340. list.concat(taicpu.op_sym(A_CALL,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION)));
  341. { Delay slot }
  342. list.concat(taicpu.op_none(A_NOP));
  343. end;
  344. procedure TCGSparcGen.a_call_reg(list:TAsmList;Reg:TRegister);
  345. begin
  346. list.concat(taicpu.op_reg(A_CALL,reg));
  347. { Delay slot }
  348. list.concat(taicpu.op_none(A_NOP));
  349. end;
  350. {********************** load instructions ********************}
  351. procedure TCGSparcGen.a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : TReference);
  352. begin
  353. if a=0 then
  354. a_load_reg_ref(list,size,size,NR_G0,ref)
  355. else
  356. inherited a_load_const_ref(list,size,a,ref);
  357. end;
  358. procedure TCGSparcGen.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  359. var
  360. op : tasmop;
  361. begin
  362. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  363. fromsize := tosize;
  364. if (ref.alignment<>0) and
  365. (ref.alignment<tcgsize2size[tosize]) then
  366. begin
  367. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  368. end
  369. else
  370. begin
  371. case tosize of
  372. { signed integer registers }
  373. OS_8,
  374. OS_S8:
  375. Op:=A_STB;
  376. OS_16,
  377. OS_S16:
  378. Op:=A_STH;
  379. OS_32,
  380. OS_S32:
  381. Op:=A_ST;
  382. {$ifdef SPARC64}
  383. OS_64,
  384. OS_S64:
  385. Op:=A_STX;
  386. {$endif SPARC64}
  387. else
  388. InternalError(2002122100);
  389. end;
  390. handle_load_store(list,true,op,reg,ref);
  391. end;
  392. end;
  393. procedure TCGSparcGen.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  394. var
  395. op : tasmop;
  396. begin
  397. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  398. fromsize := tosize;
  399. if (ref.alignment<>0) and
  400. (ref.alignment<tcgsize2size[fromsize]) then
  401. begin
  402. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  403. end
  404. else
  405. begin
  406. case fromsize of
  407. OS_S8:
  408. Op:=A_LDSB;{Load Signed Byte}
  409. OS_8:
  410. Op:=A_LDUB;{Load Unsigned Byte}
  411. OS_S16:
  412. Op:=A_LDSH;{Load Signed Halfword}
  413. OS_16:
  414. Op:=A_LDUH;{Load Unsigned Halfword}
  415. {$ifdef SPARC64}
  416. OS_S32:
  417. Op:=A_LDSW;{Load Signed Word}
  418. OS_32:
  419. Op:=A_LDUW;{Load Unsigned Word}
  420. OS_64,
  421. OS_S64:
  422. Op:=A_LDX;
  423. {$else SPARC64}
  424. OS_S32,
  425. OS_32:
  426. Op:=A_LD;{Load Word}
  427. OS_S64,
  428. OS_64:
  429. Op:=A_LDD;{Load a Long Word}
  430. {$endif SPARC64}
  431. else
  432. InternalError(2002122101);
  433. end;
  434. handle_load_store(list,false,op,reg,ref);
  435. if (fromsize=OS_S8) and
  436. (tosize=OS_16) then
  437. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  438. end;
  439. end;
  440. procedure TCGSparcGen.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  441. var
  442. href: treference;
  443. hreg: tregister;
  444. begin
  445. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  446. internalerror(200306171);
  447. if (ref.symbol=nil) then
  448. begin
  449. if (ref.base<>NR_NO) then
  450. begin
  451. if (ref.offset<simm13lo) or (ref.offset>simm13hi) then
  452. begin
  453. hreg:=getintregister(list,OS_ADDR);
  454. a_load_const_reg(list,OS_ADDR,ref.offset,hreg);
  455. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,r));
  456. if (ref.index<>NR_NO) then
  457. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  458. end
  459. else if (ref.offset<>0) then
  460. begin
  461. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,r));
  462. if (ref.index<>NR_NO) then
  463. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  464. end
  465. else if (ref.index<>NR_NO) then
  466. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,r))
  467. else
  468. a_load_reg_reg(list,OS_ADDR,OS_INT,ref.base,r); { (try to) emit optimizable move }
  469. end
  470. else
  471. a_load_const_reg(list,OS_ADDR,ref.offset,r);
  472. exit;
  473. end;
  474. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment,ref.volatility);
  475. if (cs_create_pic in current_settings.moduleswitches) then
  476. begin
  477. include(current_procinfo.flags,pi_needs_got);
  478. href.offset:=0;
  479. if use_unlimited_pic_mode then
  480. begin
  481. href.refaddr:=addr_high;
  482. list.concat(taicpu.op_ref_reg(A_SETHI,href,r));
  483. href.refaddr:=addr_low;
  484. list.concat(taicpu.op_reg_ref_reg(A_OR,r,href,r));
  485. reference_reset_base(href,r,0,sizeof(pint),[]);
  486. href.index:=current_procinfo.got;
  487. end
  488. else
  489. begin
  490. href.base:=current_procinfo.got;
  491. href.refaddr:=addr_pic; { should it be done THAT way?? }
  492. end;
  493. { load contents of GOT slot }
  494. list.concat(taicpu.op_ref_reg(A_LD,href,r));
  495. { add original base/index, if any }
  496. if (ref.base<>NR_NO) then
  497. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.base,r));
  498. if (ref.index<>NR_NO) then
  499. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  500. { finally, add offset }
  501. if (ref.offset<simm13lo) or (ref.offset>simm13hi) then
  502. begin
  503. hreg:=getintregister(list,OS_ADDR);
  504. a_load_const_reg(list,OS_ADDR,ref.offset,hreg);
  505. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,r,r));
  506. end
  507. else if (ref.offset<>0) then
  508. list.concat(taicpu.op_reg_const_reg(A_ADD,r,ref.offset,r));
  509. end
  510. else
  511. begin
  512. { load symbol+offset }
  513. href.refaddr:=addr_high;
  514. list.concat(taicpu.op_ref_reg(A_SETHI,href,r));
  515. href.refaddr:=addr_low;
  516. list.concat(taicpu.op_reg_ref_reg(A_OR,r,href,r));
  517. { add original base/index, if any }
  518. if (ref.base<>NR_NO) then
  519. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.base,r));
  520. if (ref.index<>NR_NO) then
  521. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  522. end;
  523. end;
  524. procedure TCGSparcGen.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  525. const
  526. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  527. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  528. var
  529. op: TAsmOp;
  530. instr : taicpu;
  531. begin
  532. op:=fpumovinstr[fromsize,tosize];
  533. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  534. list.Concat(instr);
  535. { Notify the register allocator that we have written a move instruction so
  536. it can try to eliminate it. }
  537. if (op = A_FMOVS) or
  538. (op = A_FMOVD) then
  539. add_move_instruction(instr);
  540. end;
  541. procedure TCGSparcGen.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  542. const
  543. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  544. (A_LDF,A_LDDF);
  545. var
  546. tmpreg: tregister;
  547. begin
  548. tmpreg:=NR_NO;
  549. if (fromsize<>tosize) then
  550. begin
  551. tmpreg:=reg;
  552. reg:=getfpuregister(list,fromsize);
  553. end;
  554. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  555. if (fromsize<>tosize) then
  556. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  557. end;
  558. procedure TCGSparcGen.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  559. const
  560. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  561. (A_STF,A_STDF);
  562. var
  563. tmpreg: tregister;
  564. begin
  565. if (fromsize<>tosize) then
  566. begin
  567. tmpreg:=getfpuregister(list,tosize);
  568. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  569. reg:=tmpreg;
  570. end;
  571. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  572. end;
  573. procedure TCGSparcGen.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  574. const
  575. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  576. begin
  577. if (op in overflowops) and
  578. (size in [OS_8,OS_S8,OS_16,OS_S16{$ifdef SPARC64},OS_32,OS_S32{$endif SPARC64}]) then
  579. a_load_reg_reg(list,OS_INT,size,dst,dst);
  580. end;
  581. procedure TCGSparcGen.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);
  582. begin
  583. optimize_op_const(size,op,a);
  584. case op of
  585. OP_NONE:
  586. exit;
  587. OP_MOVE:
  588. a_load_const_reg(list,size,a,reg);
  589. OP_NEG,OP_NOT:
  590. internalerror(200306011);
  591. else
  592. a_op_const_reg_reg(list,op,size,a,reg,reg);
  593. end;
  594. end;
  595. procedure TCGSparcGen.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  596. begin
  597. Case Op of
  598. OP_NEG :
  599. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[size in [OS_64,OS_S64],op],src,dst));
  600. OP_NOT :
  601. list.concat(taicpu.op_reg_reg_reg(A_XNOR,src,NR_G0,dst));
  602. else
  603. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[size in [OS_64,OS_S64],op],dst,src,dst));
  604. end;
  605. maybeadjustresult(list,op,size,dst);
  606. end;
  607. procedure TCGSparcGen.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);
  608. var
  609. l: TLocation;
  610. begin
  611. a_op_const_reg_reg_checkoverflow(list,op,size,a,src,dst,false,l);
  612. end;
  613. procedure TCGSparcGen.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  614. begin
  615. if (TOpcg2AsmOp[size in [OS_64,OS_S64],op]=A_NONE) then
  616. InternalError(2013070305);
  617. if (op=OP_SAR) then
  618. begin
  619. if (size in [OS_S8,OS_S16]) then
  620. begin
  621. { Sign-extend before shifting }
  622. list.concat(taicpu.op_reg_const_reg(A_SLL,src2,32-(tcgsize2size[size]*8),dst));
  623. list.concat(taicpu.op_reg_const_reg(A_SRA,dst,32-(tcgsize2size[size]*8),dst));
  624. src2:=dst;
  625. end
  626. {$ifdef SPARC64}
  627. { allow 64 bit sar on sparc64 without ie }
  628. else if size in [OS_64,OS_S64] then
  629. {$endif SPARC64}
  630. else if not (size in [OS_32,OS_S32]) then
  631. InternalError(2013070306);
  632. end;
  633. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[size in [OS_64,OS_S64],op],src2,src1,dst));
  634. maybeadjustresult(list,op,size,dst);
  635. end;
  636. procedure TCGSparcGen.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  637. var
  638. tmpreg1,tmpreg2 : tregister;
  639. begin
  640. ovloc.loc:=LOC_VOID;
  641. optimize_op_const(size,op,a);
  642. case op of
  643. OP_NONE:
  644. begin
  645. a_load_reg_reg(list,size,size,src,dst);
  646. exit;
  647. end;
  648. OP_MOVE:
  649. begin
  650. a_load_const_reg(list,size,a,dst);
  651. exit;
  652. end;
  653. OP_SAR:
  654. begin
  655. if (size in [OS_S8,OS_S16]) then
  656. begin
  657. list.concat(taicpu.op_reg_const_reg(A_SLL,src,32-(tcgsize2size[size]*8),dst));
  658. inc(a,32-tcgsize2size[size]*8);
  659. src:=dst;
  660. end
  661. {$ifndef SPARC64}
  662. else if not (size in [OS_32,OS_S32]) then
  663. InternalError(2013070303)
  664. {$endif SPARC64}
  665. ;
  666. end;
  667. end;
  668. if setflags then
  669. begin
  670. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[size in [OS_64,OS_S64],op],src,a,dst);
  671. case op of
  672. OP_MUL:
  673. begin
  674. tmpreg1:=GetIntRegister(list,OS_INT);
  675. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  676. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  677. ovloc.loc:=LOC_FLAGS;
  678. ovloc.resflags.Init(NR_ICC,F_NE);
  679. end;
  680. OP_IMUL:
  681. begin
  682. tmpreg1:=GetIntRegister(list,OS_INT);
  683. tmpreg2:=GetIntRegister(list,OS_INT);
  684. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  685. list.concat(taicpu.op_reg_const_reg(A_SRA,dst,31,tmpreg2));
  686. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  687. ovloc.loc:=LOC_FLAGS;
  688. ovloc.resflags.Init(NR_ICC,F_NE);
  689. end;
  690. end;
  691. end
  692. else
  693. handle_reg_const_reg(list,TOpCG2AsmOp[size in [OS_64,OS_S64],op],src,a,dst);
  694. maybeadjustresult(list,op,size,dst);
  695. end;
  696. procedure TCGSparcGen.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  697. var
  698. tmpreg1,tmpreg2 : tregister;
  699. begin
  700. ovloc.loc:=LOC_VOID;
  701. if setflags then
  702. begin
  703. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[size in [OS_64,OS_S64],op],src2,src1,dst));
  704. case op of
  705. OP_MUL:
  706. begin
  707. tmpreg1:=GetIntRegister(list,OS_INT);
  708. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  709. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  710. ovloc.loc:=LOC_FLAGS;
  711. ovloc.resflags.Init(NR_ICC,F_NE);
  712. end;
  713. OP_IMUL:
  714. begin
  715. tmpreg1:=GetIntRegister(list,OS_INT);
  716. tmpreg2:=GetIntRegister(list,OS_INT);
  717. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  718. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  719. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  720. ovloc.loc:=LOC_FLAGS;
  721. ovloc.resflags.Init(NR_ICC,F_NE);
  722. end;
  723. end;
  724. end
  725. else
  726. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[size in [OS_64,OS_S64],op],src2,src1,dst));
  727. maybeadjustresult(list,op,size,dst);
  728. end;
  729. {*************** compare instructructions ****************}
  730. procedure TCGSparcGen.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);
  731. begin
  732. if (a=0) then
  733. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  734. else
  735. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  736. {$ifdef SPARC64}
  737. if size in [OS_64,OS_S64] then
  738. a_jmp_cond64(list,cmp_op,l)
  739. else
  740. {$endif SPARC64}
  741. a_jmp_cond(list,cmp_op,l);
  742. end;
  743. procedure TCGSparcGen.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  744. begin
  745. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  746. {$ifdef SPARC64}
  747. if size in [OS_64,OS_S64] then
  748. a_jmp_cond64(list,cmp_op,l)
  749. else
  750. {$endif SPARC64}
  751. a_jmp_cond(list,cmp_op,l);
  752. end;
  753. procedure TCGSparcGen.a_jmp_always(List:TAsmList;l:TAsmLabel);
  754. begin
  755. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name,AT_FUNCTION)));
  756. { Delay slot }
  757. list.Concat(TAiCpu.Op_none(A_NOP));
  758. end;
  759. procedure TCGSparcGen.a_jmp_name(list : TAsmList;const s : string);
  760. begin
  761. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)));
  762. { Delay slot }
  763. list.Concat(TAiCpu.Op_none(A_NOP));
  764. end;
  765. procedure TCGSparcGen.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  766. var
  767. ai:TAiCpu;
  768. begin
  769. ai:=TAiCpu.Op_sym(A_Bxx,l);
  770. ai.SetCondition(TOpCmp2AsmCond[cond]);
  771. list.Concat(ai);
  772. { Delay slot }
  773. list.Concat(TAiCpu.Op_none(A_NOP));
  774. end;
  775. {$ifdef SPARC64}
  776. procedure TCGSparcGen.a_jmp_cond64(list : TAsmList; cond : TOpCmp; l : tasmlabel);
  777. var
  778. ai:TAiCpu;
  779. begin
  780. ai:=TAiCpu.Op_reg_sym(A_Bxx,NR_XCC,l);
  781. ai.SetCondition(TOpCmp2AsmCond[cond]);
  782. list.Concat(ai);
  783. { Delay slot }
  784. list.Concat(TAiCpu.Op_none(A_NOP));
  785. end;
  786. {$endif SPARC64}
  787. procedure TCGSparcGen.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  788. var
  789. ai : taicpu;
  790. begin
  791. case f.FlagReg of
  792. {$ifdef SPARC64}
  793. NR_XCC:
  794. ai:=Taicpu.op_reg_sym(A_Bxx,f.FlagReg,l);
  795. {$endif SPARC64}
  796. NR_ICC:
  797. ai:=Taicpu.op_sym(A_Bxx,l);
  798. NR_FCC0:
  799. ai:=Taicpu.op_sym(A_FBxx,l);
  800. NR_FCC1,NR_FCC2,NR_FCC3:
  801. ai:=Taicpu.op_reg_sym(A_FBxx,f.FlagReg,l);
  802. end;
  803. ai.SetCondition(flags_to_cond(f));
  804. list.Concat(ai);
  805. { Delay slot }
  806. list.Concat(TAiCpu.Op_none(A_NOP));
  807. end;
  808. procedure TCGSparcGen.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  809. var
  810. hl : tasmlabel;
  811. ai : taicpu;
  812. begin
  813. if (f.FlagReg=NR_ICC) and (f.Flags in [F_B]) then
  814. list.concat(taicpu.op_reg_reg_reg(A_ADDX,NR_G0,NR_G0,reg))
  815. else if (f.FlagReg=NR_ICC) and (f.Flags in [F_AE]) then
  816. list.concat(taicpu.op_reg_const_reg(A_SUBX,NR_G0,-1,reg))
  817. else
  818. begin
  819. if current_settings.cputype in [cpu_SPARC_V9] then
  820. begin
  821. ai:=Taicpu.op_reg_const_reg(A_MOVcc,f.FlagReg,0,reg);
  822. ai.SetCondition(inverse_cond(flags_to_cond(f)));
  823. list.Concat(ai);
  824. ai:=Taicpu.op_reg_const_reg(A_MOVcc,f.FlagReg,1,reg);
  825. ai.SetCondition(flags_to_cond(f));
  826. list.Concat(ai);
  827. end
  828. else
  829. begin
  830. current_asmdata.getjumplabel(hl);
  831. a_load_const_reg(list,size,1,reg);
  832. a_jmp_flags(list,f,hl);
  833. a_load_const_reg(list,size,0,reg);
  834. a_label(list,hl);
  835. end;
  836. end;
  837. end;
  838. procedure TCGSparcGen.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  839. var
  840. l : tlocation;
  841. begin
  842. l.loc:=LOC_VOID;
  843. g_overflowCheck_loc(list,loc,def,l);
  844. end;
  845. procedure TCGSparcGen.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  846. var
  847. hl : tasmlabel;
  848. ai:TAiCpu;
  849. hflags : tresflags;
  850. begin
  851. if not(cs_check_overflow in current_settings.localswitches) then
  852. exit;
  853. current_asmdata.getjumplabel(hl);
  854. case ovloc.loc of
  855. LOC_VOID:
  856. begin
  857. if not((def.typ=pointerdef) or
  858. ((def.typ=orddef) and
  859. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  860. pasbool8,pasbool16,pasbool32,pasbool64]))) then
  861. begin
  862. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  863. ai.SetCondition(C_VC);
  864. list.Concat(ai);
  865. { Delay slot }
  866. list.Concat(TAiCpu.Op_none(A_NOP));
  867. end
  868. else
  869. a_jmp_cond(list,OC_AE,hl);
  870. end;
  871. LOC_FLAGS:
  872. begin
  873. hflags:=ovloc.resflags;
  874. inverse_flags(hflags);
  875. cg.a_jmp_flags(list,hflags,hl);
  876. end;
  877. else
  878. internalerror(200409281);
  879. end;
  880. a_call_name(list,'FPC_OVERFLOW',false);
  881. a_label(list,hl);
  882. end;
  883. { *********** entry/exit code and address loading ************ }
  884. procedure TCGSparcGen.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  885. begin
  886. if nostackframe then
  887. exit;
  888. { Althogh the SPARC architecture require only word alignment, software
  889. convention and the operating system require every stack frame to be double word
  890. aligned }
  891. LocalSize:=align(LocalSize,8);
  892. { Execute the SAVE instruction to get a new register window and create a new
  893. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  894. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  895. after execution of that instruction is the called function stack pointer}
  896. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  897. if LocalSize>4096 then
  898. begin
  899. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  900. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  901. end
  902. else
  903. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  904. end;
  905. procedure TCGSparcGen.g_maybe_got_init(list : TAsmList);
  906. var
  907. ref : treference;
  908. hl : tasmlabel;
  909. begin
  910. if (cs_create_pic in current_settings.moduleswitches) and
  911. ((pi_needs_got in current_procinfo.flags) or
  912. (current_procinfo.procdef.proctypeoption=potype_unitfinalize)) then
  913. begin
  914. current_asmdata.getjumplabel(hl);
  915. list.concat(taicpu.op_sym(A_CALL,hl));
  916. { ABI recommends the following sequence:
  917. 1: call 2f
  918. sethi %hi(_GLOBAL_OFFSET_TABLE_+(.-1b)), %l7
  919. 2: or %l7, %lo(_GLOBAL_OFFSET_TABLE_+(.-1b)), %l7
  920. add %l7, %o7, %l7 }
  921. reference_reset_symbol(ref,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),4,sizeof(pint),[]);
  922. ref.refaddr:=addr_high;
  923. list.concat(taicpu.op_ref_reg(A_SETHI,ref,NR_L7));
  924. cg.a_label(list,hl);
  925. ref.refaddr:=addr_low;
  926. ref.offset:=8;
  927. list.concat(Taicpu.Op_reg_ref_reg(A_OR,NR_L7,ref,NR_L7));
  928. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_L7,NR_O7,NR_L7));
  929. { allocate NR_L7, so reg.allocator does not see it as available }
  930. list.concat(tai_regalloc.alloc(NR_L7,nil));
  931. end;
  932. end;
  933. procedure TCGSparcGen.g_restore_registers(list:TAsmList);
  934. begin
  935. { The sparc port uses the sparc standard calling convetions so this function has no used }
  936. end;
  937. procedure TCGSparcGen.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  938. var
  939. hr : treference;
  940. begin
  941. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  942. begin
  943. reference_reset(hr,sizeof(pint),[]);
  944. hr.offset:=12;
  945. hr.refaddr:=addr_full;
  946. if nostackframe then
  947. begin
  948. hr.base:=NR_O7;
  949. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  950. list.concat(Taicpu.op_none(A_NOP))
  951. end
  952. else
  953. begin
  954. { We use trivial restore in the delay slot of the JMPL instruction, as we
  955. already set result onto %i0 }
  956. hr.base:=NR_I7;
  957. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  958. list.concat(Taicpu.op_none(A_RESTORE));
  959. end;
  960. end
  961. else
  962. begin
  963. if nostackframe then
  964. begin
  965. { Here we need to use RETL instead of RET so it uses %o7 }
  966. list.concat(Taicpu.op_none(A_RETL));
  967. list.concat(Taicpu.op_none(A_NOP))
  968. end
  969. else
  970. begin
  971. { We use trivial restore in the delay slot of the JMPL instruction, as we
  972. already set result onto %i0 }
  973. list.concat(Taicpu.op_none(A_RET));
  974. list.concat(Taicpu.op_none(A_RESTORE));
  975. end;
  976. end;
  977. end;
  978. procedure TCGSparcGen.g_save_registers(list : TAsmList);
  979. begin
  980. { The sparc port uses the sparc standard calling convetions so this function has no used }
  981. end;
  982. { ************* concatcopy ************ }
  983. procedure TCGSparcGen.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  984. var
  985. paraloc1,paraloc2,paraloc3 : TCGPara;
  986. pd : tprocdef;
  987. begin
  988. pd:=search_system_proc('MOVE');
  989. paraloc1.init;
  990. paraloc2.init;
  991. paraloc3.init;
  992. paramanager.getintparaloc(list,pd,1,paraloc1);
  993. paramanager.getintparaloc(list,pd,2,paraloc2);
  994. paramanager.getintparaloc(list,pd,3,paraloc3);
  995. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  996. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  997. a_loadaddr_ref_cgpara(list,source,paraloc1);
  998. paramanager.freecgpara(list,paraloc3);
  999. paramanager.freecgpara(list,paraloc2);
  1000. paramanager.freecgpara(list,paraloc1);
  1001. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1002. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1003. a_call_name(list,'FPC_MOVE',false);
  1004. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1005. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1006. paraloc3.done;
  1007. paraloc2.done;
  1008. paraloc1.done;
  1009. end;
  1010. procedure TCGSparcGen.g_concatcopy(list:TAsmList;const source,dest:treference;len:tcgint);
  1011. var
  1012. tmpreg1,
  1013. hreg,
  1014. countreg: TRegister;
  1015. src, dst: TReference;
  1016. lab: tasmlabel;
  1017. count, count2: longint;
  1018. function reference_is_reusable(const ref: treference): boolean;
  1019. begin
  1020. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  1021. (ref.symbol=nil) and
  1022. (ref.offset>=simm13lo) and (ref.offset+len<=simm13hi);
  1023. end;
  1024. begin
  1025. if len>high(longint) then
  1026. internalerror(2002072704);
  1027. { anybody wants to determine a good value here :)? }
  1028. if len>100 then
  1029. g_concatcopy_move(list,source,dest,len)
  1030. else
  1031. begin
  1032. count:=len div 4;
  1033. if (count<=4) and reference_is_reusable(source) then
  1034. src:=source
  1035. else
  1036. begin
  1037. reference_reset_base(src,getintregister(list,OS_ADDR),0,sizeof(aint),source.volatility);
  1038. a_loadaddr_ref_reg(list,source,src.base);
  1039. end;
  1040. if (count<=4) and reference_is_reusable(dest) then
  1041. dst:=dest
  1042. else
  1043. begin
  1044. reference_reset_base(dst,getintregister(list,OS_ADDR),0,sizeof(aint),dest.volatility);
  1045. a_loadaddr_ref_reg(list,dest,dst.base);
  1046. end;
  1047. { generate a loop }
  1048. if count>4 then
  1049. begin
  1050. countreg:=GetIntRegister(list,OS_INT);
  1051. tmpreg1:=GetIntRegister(list,OS_INT);
  1052. a_load_const_reg(list,OS_ADDR,count,countreg);
  1053. current_asmdata.getjumplabel(lab);
  1054. a_label(list, lab);
  1055. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1056. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1057. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1058. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1059. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1060. {$ifdef SPARC64}
  1061. a_jmp_cond64(list,OC_NE,lab);
  1062. {$else SPARC64}
  1063. a_jmp_cond(list,OC_NE,lab);
  1064. {$endif SPARC64}
  1065. len := len mod 4;
  1066. end;
  1067. { unrolled loop }
  1068. count:=len div 4;
  1069. if count>0 then
  1070. begin
  1071. tmpreg1:=GetIntRegister(list,OS_INT);
  1072. for count2 := 1 to count do
  1073. begin
  1074. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1075. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1076. inc(src.offset,4);
  1077. inc(dst.offset,4);
  1078. end;
  1079. len := len mod 4;
  1080. end;
  1081. if (len and 4) <> 0 then
  1082. begin
  1083. hreg:=GetIntRegister(list,OS_INT);
  1084. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1085. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1086. inc(src.offset,4);
  1087. inc(dst.offset,4);
  1088. end;
  1089. { copy the leftovers }
  1090. if (len and 2) <> 0 then
  1091. begin
  1092. hreg:=GetIntRegister(list,OS_INT);
  1093. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1094. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1095. inc(src.offset,2);
  1096. inc(dst.offset,2);
  1097. end;
  1098. if (len and 1) <> 0 then
  1099. begin
  1100. hreg:=GetIntRegister(list,OS_INT);
  1101. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1102. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1103. end;
  1104. end;
  1105. end;
  1106. procedure TCGSparcGen.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  1107. var
  1108. src, dst: TReference;
  1109. tmpreg1,
  1110. countreg: TRegister;
  1111. i : longint;
  1112. lab: tasmlabel;
  1113. begin
  1114. if len>31 then
  1115. g_concatcopy_move(list,source,dest,len)
  1116. else
  1117. begin
  1118. reference_reset(src,source.alignment,source.volatility);
  1119. reference_reset(dst,dest.alignment,dest.volatility);
  1120. { load the address of source into src.base }
  1121. src.base:=GetAddressRegister(list);
  1122. a_loadaddr_ref_reg(list,source,src.base);
  1123. { load the address of dest into dst.base }
  1124. dst.base:=GetAddressRegister(list);
  1125. a_loadaddr_ref_reg(list,dest,dst.base);
  1126. { generate a loop }
  1127. if len>4 then
  1128. begin
  1129. countreg:=GetIntRegister(list,OS_ADDR);
  1130. tmpreg1:=GetIntRegister(list,OS_ADDR);
  1131. a_load_const_reg(list,OS_ADDR,len,countreg);
  1132. current_asmdata.getjumplabel(lab);
  1133. a_label(list, lab);
  1134. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1135. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1136. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1137. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1138. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1139. {$ifdef SPARC64}
  1140. a_jmp_cond64(list,OC_NE,lab);
  1141. {$else SPARC64}
  1142. a_jmp_cond(list,OC_NE,lab);
  1143. {$endif SPARC64}
  1144. end
  1145. else
  1146. begin
  1147. { unrolled loop }
  1148. tmpreg1:=GetIntRegister(list,OS_ADDR);
  1149. for i:=1 to len do
  1150. begin
  1151. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1152. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1153. inc(src.offset);
  1154. inc(dst.offset);
  1155. end;
  1156. end;
  1157. end;
  1158. end;
  1159. procedure TCGSparcGen.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1160. begin
  1161. { This method is integrated into g_intf_wrapper and shouldn't be called separately }
  1162. InternalError(2013020102);
  1163. end;
  1164. end.