cgx86.pas 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100
  1. {
  2. Copyright (c) 1998-2005 by Florian Klaempfl
  3. This unit implements the common parts of the code generator for the i386 and the x86-64.
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the common parts of the code generator for the i386 and the x86-64.
  18. }
  19. unit cgx86;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. cgbase,cgutils,cgobj,
  25. aasmbase,aasmtai,aasmdata,aasmcpu,
  26. cpubase,cpuinfo,rgobj,rgx86,rgcpu,
  27. symconst,symtype,symdef;
  28. type
  29. tcgx86 = class(tcg)
  30. rgfpu : Trgx86fpu;
  31. procedure done_register_allocators;override;
  32. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  33. function getmmxregister(list:TAsmList):Tregister;
  34. function getmmregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. procedure getcpuregister(list:TAsmList;r:Tregister);override;
  36. procedure ungetcpuregister(list:TAsmList;r:Tregister);override;
  37. procedure alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);override;
  38. procedure dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);override;
  39. function uses_registers(rt:Tregistertype):boolean;override;
  40. procedure add_reg_instruction(instr:Tai;r:tregister);override;
  41. procedure dec_fpu_stack;
  42. procedure inc_fpu_stack;
  43. procedure a_call_name(list : TAsmList;const s : string);override;
  44. procedure a_call_reg(list : TAsmList;reg : tregister);override;
  45. procedure a_call_ref(list : TAsmList;ref : treference);override;
  46. procedure a_call_name_static(list : TAsmList;const s : string);override;
  47. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  48. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference); override;
  49. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  50. procedure a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); override;
  51. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference); override;
  52. { move instructions }
  53. procedure a_load_const_reg(list : TAsmList; tosize: tcgsize; a : aint;reg : tregister);override;
  54. procedure a_load_const_ref(list : TAsmList; tosize: tcgsize; a : aint;const ref : treference);override;
  55. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize: tcgsize; reg : tregister;const ref : treference);override;
  56. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize: tcgsize;const ref : treference;reg : tregister);override;
  57. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize: tcgsize;reg1,reg2 : tregister);override;
  58. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  59. { fpu move instructions }
  60. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  61. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  62. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  63. { vector register move instructions }
  64. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  65. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  66. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  67. procedure a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  68. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);override;
  69. { comparison operations }
  70. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  71. l : tasmlabel);override;
  72. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  73. l : tasmlabel);override;
  74. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  75. procedure a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister; l : tasmlabel); override;
  76. procedure a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); override;
  77. procedure a_jmp_name(list : TAsmList;const s : string);override;
  78. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  79. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  80. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); override;
  81. procedure g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref: TReference); override;
  82. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  83. { entry/exit code helpers }
  84. procedure g_profilecode(list : TAsmList);override;
  85. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  86. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  87. procedure g_overflowcheck(list: TAsmList; const l:tlocation;def:tdef);override;
  88. procedure g_external_wrapper(list: TAsmList; procdef: tprocdef; const externalname: string); override;
  89. procedure make_simple_ref(list:TAsmList;var ref: treference);
  90. protected
  91. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  92. procedure check_register_size(size:tcgsize;reg:tregister);
  93. procedure opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  94. function get_darwin_call_stub(const s: string): tasmsymbol;
  95. private
  96. procedure sizes2load(s1,s2 : tcgsize;var op: tasmop; var s3: topsize);
  97. procedure floatload(list: TAsmList; t : tcgsize;const ref : treference);
  98. procedure floatstore(list: TAsmList; t : tcgsize;const ref : treference);
  99. procedure floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  100. procedure floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  101. end;
  102. const
  103. {$ifdef x86_64}
  104. TCGSize2OpSize: Array[tcgsize] of topsize =
  105. (S_NO,S_B,S_W,S_L,S_Q,S_T,S_B,S_W,S_L,S_Q,S_Q,
  106. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  107. S_NO,S_NO,S_NO,S_MD,S_T,
  108. S_NO,S_NO,S_NO,S_NO,S_T);
  109. {$else x86_64}
  110. TCGSize2OpSize: Array[tcgsize] of topsize =
  111. (S_NO,S_B,S_W,S_L,S_L,S_T,S_B,S_W,S_L,S_L,S_L,
  112. S_FS,S_FL,S_FX,S_IQ,S_FXX,
  113. S_NO,S_NO,S_NO,S_MD,S_T,
  114. S_NO,S_NO,S_NO,S_NO,S_T);
  115. {$endif x86_64}
  116. {$ifndef NOTARGETWIN}
  117. winstackpagesize = 4096;
  118. {$endif NOTARGETWIN}
  119. implementation
  120. uses
  121. globals,verbose,systems,cutils,
  122. defutil,paramgr,procinfo,
  123. tgobj,ncgutil,
  124. fmodule;
  125. const
  126. TOpCG2AsmOp: Array[topcg] of TAsmOp = (A_NONE,A_MOV,A_ADD,A_AND,A_DIV,
  127. A_IDIV,A_IMUL,A_MUL,A_NEG,A_NOT,A_OR,
  128. A_SAR,A_SHL,A_SHR,A_SUB,A_XOR);
  129. TOpCmp2AsmCond: Array[topcmp] of TAsmCond = (C_NONE,
  130. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A);
  131. procedure Tcgx86.done_register_allocators;
  132. begin
  133. rg[R_INTREGISTER].free;
  134. rg[R_MMREGISTER].free;
  135. rg[R_MMXREGISTER].free;
  136. rgfpu.free;
  137. inherited done_register_allocators;
  138. end;
  139. function Tcgx86.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  140. begin
  141. result:=rgfpu.getregisterfpu(list);
  142. end;
  143. function Tcgx86.getmmxregister(list:TAsmList):Tregister;
  144. begin
  145. if not assigned(rg[R_MMXREGISTER]) then
  146. internalerror(2003121214);
  147. result:=rg[R_MMXREGISTER].getregister(list,R_SUBNONE);
  148. end;
  149. function Tcgx86.getmmregister(list:TAsmList;size:Tcgsize):Tregister;
  150. begin
  151. if not assigned(rg[R_MMREGISTER]) then
  152. internalerror(2003121234);
  153. case size of
  154. OS_F64:
  155. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMD);
  156. OS_F32:
  157. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMS);
  158. OS_M128:
  159. result:=rg[R_MMREGISTER].getregister(list,R_SUBMMWHOLE);
  160. else
  161. internalerror(200506041);
  162. end;
  163. end;
  164. procedure Tcgx86.getcpuregister(list:TAsmList;r:Tregister);
  165. begin
  166. if getregtype(r)=R_FPUREGISTER then
  167. internalerror(2003121210)
  168. else
  169. inherited getcpuregister(list,r);
  170. end;
  171. procedure tcgx86.ungetcpuregister(list:TAsmList;r:Tregister);
  172. begin
  173. if getregtype(r)=R_FPUREGISTER then
  174. rgfpu.ungetregisterfpu(list,r)
  175. else
  176. inherited ungetcpuregister(list,r);
  177. end;
  178. procedure Tcgx86.alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  179. begin
  180. if rt<>R_FPUREGISTER then
  181. inherited alloccpuregisters(list,rt,r);
  182. end;
  183. procedure Tcgx86.dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  184. begin
  185. if rt<>R_FPUREGISTER then
  186. inherited dealloccpuregisters(list,rt,r);
  187. end;
  188. function Tcgx86.uses_registers(rt:Tregistertype):boolean;
  189. begin
  190. if rt=R_FPUREGISTER then
  191. result:=false
  192. else
  193. result:=inherited uses_registers(rt);
  194. end;
  195. procedure tcgx86.add_reg_instruction(instr:Tai;r:tregister);
  196. begin
  197. if getregtype(r)<>R_FPUREGISTER then
  198. inherited add_reg_instruction(instr,r);
  199. end;
  200. procedure tcgx86.dec_fpu_stack;
  201. begin
  202. if rgfpu.fpuvaroffset<=0 then
  203. internalerror(200604201);
  204. dec(rgfpu.fpuvaroffset);
  205. end;
  206. procedure tcgx86.inc_fpu_stack;
  207. begin
  208. inc(rgfpu.fpuvaroffset);
  209. end;
  210. {****************************************************************************
  211. This is private property, keep out! :)
  212. ****************************************************************************}
  213. procedure tcgx86.sizes2load(s1,s2 : tcgsize; var op: tasmop; var s3: topsize);
  214. begin
  215. { ensure to have always valid sizes }
  216. if s1=OS_NO then
  217. s1:=s2;
  218. if s2=OS_NO then
  219. s2:=s1;
  220. case s2 of
  221. OS_8,OS_S8 :
  222. if S1 in [OS_8,OS_S8] then
  223. s3 := S_B
  224. else
  225. internalerror(200109221);
  226. OS_16,OS_S16:
  227. case s1 of
  228. OS_8,OS_S8:
  229. s3 := S_BW;
  230. OS_16,OS_S16:
  231. s3 := S_W;
  232. else
  233. internalerror(200109222);
  234. end;
  235. OS_32,OS_S32:
  236. case s1 of
  237. OS_8,OS_S8:
  238. s3 := S_BL;
  239. OS_16,OS_S16:
  240. s3 := S_WL;
  241. OS_32,OS_S32:
  242. s3 := S_L;
  243. else
  244. internalerror(200109223);
  245. end;
  246. {$ifdef x86_64}
  247. OS_64,OS_S64:
  248. case s1 of
  249. OS_8:
  250. s3 := S_BL;
  251. OS_S8:
  252. s3 := S_BQ;
  253. OS_16:
  254. s3 := S_WL;
  255. OS_S16:
  256. s3 := S_WQ;
  257. OS_32:
  258. s3 := S_L;
  259. OS_S32:
  260. s3 := S_LQ;
  261. OS_64,OS_S64:
  262. s3 := S_Q;
  263. else
  264. internalerror(200304302);
  265. end;
  266. {$endif x86_64}
  267. else
  268. internalerror(200109227);
  269. end;
  270. if s3 in [S_B,S_W,S_L,S_Q] then
  271. op := A_MOV
  272. else if s1 in [OS_8,OS_16,OS_32,OS_64] then
  273. op := A_MOVZX
  274. else
  275. {$ifdef x86_64}
  276. if s3 in [S_LQ] then
  277. op := A_MOVSXD
  278. else
  279. {$endif x86_64}
  280. op := A_MOVSX;
  281. end;
  282. procedure tcgx86.make_simple_ref(list:TAsmList;var ref: treference);
  283. var
  284. hreg : tregister;
  285. href : treference;
  286. {$ifndef x86_64}
  287. add_hreg: boolean;
  288. {$endif not x86_64}
  289. begin
  290. {$ifdef x86_64}
  291. { Only 32bit is allowed }
  292. if ((ref.offset<low(longint)) or (ref.offset>high(longint))) then
  293. begin
  294. { Load constant value to register }
  295. hreg:=GetAddressRegister(list);
  296. list.concat(taicpu.op_const_reg(A_MOV,S_Q,ref.offset,hreg));
  297. ref.offset:=0;
  298. {if assigned(ref.symbol) then
  299. begin
  300. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_Q,ref.symbol,0,hreg));
  301. ref.symbol:=nil;
  302. end;}
  303. { Add register to reference }
  304. if ref.index=NR_NO then
  305. ref.index:=hreg
  306. else
  307. begin
  308. if ref.scalefactor<>0 then
  309. begin
  310. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  311. ref.base:=hreg;
  312. end
  313. else
  314. begin
  315. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.index,hreg));
  316. ref.index:=hreg;
  317. end;
  318. end;
  319. end;
  320. if (cs_create_pic in current_settings.moduleswitches) and
  321. assigned(ref.symbol) and not((ref.symbol.bind=AB_LOCAL) and (ref.symbol.typ in [AT_LABEL,AT_FUNCTION])) then
  322. begin
  323. reference_reset_symbol(href,ref.symbol,0);
  324. hreg:=getaddressregister(list);
  325. href.refaddr:=addr_pic;
  326. href.base:=NR_RIP;
  327. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,href,hreg));
  328. ref.symbol:=nil;
  329. if ref.base=NR_NO then
  330. ref.base:=hreg
  331. else if ref.index=NR_NO then
  332. begin
  333. ref.index:=hreg;
  334. ref.scalefactor:=1;
  335. end
  336. else
  337. begin
  338. list.concat(taicpu.op_reg_reg(A_ADD,S_Q,ref.base,hreg));
  339. ref.base:=hreg;
  340. end;
  341. end;
  342. {$else x86_64}
  343. add_hreg:=false;
  344. if (target_info.system=system_i386_darwin) then
  345. begin
  346. if assigned(ref.symbol) and
  347. not(assigned(ref.relsymbol)) and
  348. ((ref.symbol.bind = AB_EXTERNAL) or
  349. (cs_create_pic in current_settings.moduleswitches)) then
  350. begin
  351. if (ref.symbol.bind = AB_EXTERNAL) or
  352. ((cs_create_pic in current_settings.moduleswitches) and
  353. (ref.symbol.bind in [AB_COMMON,AB_GLOBAL])) then
  354. begin
  355. hreg:=g_indirect_sym_load(list,ref.symbol.name);
  356. ref.symbol:=nil;
  357. end
  358. else
  359. begin
  360. include(current_procinfo.flags,pi_needs_got);
  361. hreg:=current_procinfo.got;
  362. ref.relsymbol:=current_procinfo.CurrGOTLabel;
  363. end;
  364. add_hreg:=true
  365. end
  366. end
  367. else if (cs_create_pic in current_settings.moduleswitches) and
  368. assigned(ref.symbol) and
  369. not((ref.symbol.bind=AB_LOCAL) and
  370. (ref.symbol.typ in [AT_LABEL,AT_FUNCTION])) then
  371. begin
  372. reference_reset_symbol(href,ref.symbol,0);
  373. href.base:=current_procinfo.got;
  374. href.refaddr:=addr_pic;
  375. include(current_procinfo.flags,pi_needs_got);
  376. hreg:=cg.getaddressregister(list);
  377. list.concat(taicpu.op_ref_reg(A_MOV,S_L,href,hreg));
  378. ref.symbol:=nil;
  379. add_hreg:=true;
  380. end;
  381. if add_hreg then
  382. begin
  383. if ref.base=NR_NO then
  384. ref.base:=hreg
  385. else if ref.index=NR_NO then
  386. begin
  387. ref.index:=hreg;
  388. ref.scalefactor:=1;
  389. end
  390. else
  391. begin
  392. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.base,hreg));
  393. ref.base:=hreg;
  394. end;
  395. end;
  396. {$endif x86_64}
  397. end;
  398. procedure tcgx86.floatloadops(t : tcgsize;var op : tasmop;var s : topsize);
  399. begin
  400. case t of
  401. OS_F32 :
  402. begin
  403. op:=A_FLD;
  404. s:=S_FS;
  405. end;
  406. OS_F64 :
  407. begin
  408. op:=A_FLD;
  409. s:=S_FL;
  410. end;
  411. OS_F80 :
  412. begin
  413. op:=A_FLD;
  414. s:=S_FX;
  415. end;
  416. OS_C64 :
  417. begin
  418. op:=A_FILD;
  419. s:=S_IQ;
  420. end;
  421. else
  422. internalerror(200204043);
  423. end;
  424. end;
  425. procedure tcgx86.floatload(list: TAsmList; t : tcgsize;const ref : treference);
  426. var
  427. op : tasmop;
  428. s : topsize;
  429. tmpref : treference;
  430. begin
  431. tmpref:=ref;
  432. make_simple_ref(list,tmpref);
  433. floatloadops(t,op,s);
  434. list.concat(Taicpu.Op_ref(op,s,tmpref));
  435. inc_fpu_stack;
  436. end;
  437. procedure tcgx86.floatstoreops(t : tcgsize;var op : tasmop;var s : topsize);
  438. begin
  439. case t of
  440. OS_F32 :
  441. begin
  442. op:=A_FSTP;
  443. s:=S_FS;
  444. end;
  445. OS_F64 :
  446. begin
  447. op:=A_FSTP;
  448. s:=S_FL;
  449. end;
  450. OS_F80 :
  451. begin
  452. op:=A_FSTP;
  453. s:=S_FX;
  454. end;
  455. OS_C64 :
  456. begin
  457. op:=A_FISTP;
  458. s:=S_IQ;
  459. end;
  460. else
  461. internalerror(200204042);
  462. end;
  463. end;
  464. procedure tcgx86.floatstore(list: TAsmList; t : tcgsize;const ref : treference);
  465. var
  466. op : tasmop;
  467. s : topsize;
  468. tmpref : treference;
  469. begin
  470. tmpref:=ref;
  471. make_simple_ref(list,tmpref);
  472. floatstoreops(t,op,s);
  473. list.concat(Taicpu.Op_ref(op,s,tmpref));
  474. { storing non extended floats can cause a floating point overflow }
  475. if (t<>OS_F80) and
  476. (cs_fpu_fwait in current_settings.localswitches) then
  477. list.concat(Taicpu.Op_none(A_FWAIT,S_NO));
  478. dec_fpu_stack;
  479. end;
  480. procedure tcgx86.check_register_size(size:tcgsize;reg:tregister);
  481. begin
  482. if TCGSize2OpSize[size]<>TCGSize2OpSize[reg_cgsize(reg)] then
  483. internalerror(200306031);
  484. end;
  485. {****************************************************************************
  486. Assembler code
  487. ****************************************************************************}
  488. procedure tcgx86.a_jmp_name(list : TAsmList;const s : string);
  489. var
  490. r: treference;
  491. begin
  492. if (target_info.system<>system_i386_darwin) then
  493. list.concat(taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(s)))
  494. else
  495. begin
  496. reference_reset_symbol(r,get_darwin_call_stub(s),0);
  497. r.refaddr:=addr_full;
  498. list.concat(taicpu.op_ref(A_JMP,S_NO,r));
  499. end;
  500. end;
  501. procedure tcgx86.a_jmp_always(list : TAsmList;l: tasmlabel);
  502. begin
  503. a_jmp_cond(list, OC_NONE, l);
  504. end;
  505. function tcgx86.get_darwin_call_stub(const s: string): tasmsymbol;
  506. var
  507. stubname: string;
  508. begin
  509. stubname := 'L'+s+'$stub';
  510. result := current_asmdata.getasmsymbol(stubname);
  511. if assigned(result) then
  512. exit;
  513. if current_asmdata.asmlists[al_imports]=nil then
  514. current_asmdata.asmlists[al_imports]:=TAsmList.create;
  515. current_asmdata.asmlists[al_imports].concat(Tai_section.create(sec_stub,'',0));
  516. result := current_asmdata.RefAsmSymbol(stubname);
  517. current_asmdata.asmlists[al_imports].concat(Tai_symbol.Create(result,0));
  518. current_asmdata.asmlists[al_imports].concat(tai_directive.create(asd_indirect_symbol,s));
  519. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  520. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  521. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  522. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  523. current_asmdata.asmlists[al_imports].concat(taicpu.op_none(A_HLT));
  524. end;
  525. procedure tcgx86.a_call_name(list : TAsmList;const s : string);
  526. var
  527. sym : tasmsymbol;
  528. r : treference;
  529. begin
  530. if (target_info.system <> system_i386_darwin) then
  531. begin
  532. sym:=current_asmdata.RefAsmSymbol(s);
  533. reference_reset_symbol(r,sym,0);
  534. if (cs_create_pic in current_settings.moduleswitches) and
  535. { darwin/x86_64's assembler doesn't want @PLT after call symbols }
  536. (target_info.system<>system_x86_64_darwin) then
  537. begin
  538. {$ifdef i386}
  539. include(current_procinfo.flags,pi_needs_got);
  540. {$endif i386}
  541. r.refaddr:=addr_pic
  542. end
  543. else
  544. r.refaddr:=addr_full;
  545. end
  546. else
  547. begin
  548. reference_reset_symbol(r,get_darwin_call_stub(s),0);
  549. r.refaddr:=addr_full;
  550. end;
  551. list.concat(taicpu.op_ref(A_CALL,S_NO,r));
  552. end;
  553. procedure tcgx86.a_call_name_static(list : TAsmList;const s : string);
  554. var
  555. sym : tasmsymbol;
  556. r : treference;
  557. begin
  558. sym:=current_asmdata.RefAsmSymbol(s);
  559. reference_reset_symbol(r,sym,0);
  560. r.refaddr:=addr_full;
  561. list.concat(taicpu.op_ref(A_CALL,S_NO,r));
  562. end;
  563. procedure tcgx86.a_call_reg(list : TAsmList;reg : tregister);
  564. begin
  565. list.concat(taicpu.op_reg(A_CALL,S_NO,reg));
  566. end;
  567. procedure tcgx86.a_call_ref(list : TAsmList;ref : treference);
  568. begin
  569. list.concat(taicpu.op_ref(A_CALL,S_NO,ref));
  570. end;
  571. {********************** load instructions ********************}
  572. procedure tcgx86.a_load_const_reg(list : TAsmList; tosize: TCGSize; a : aint; reg : TRegister);
  573. begin
  574. check_register_size(tosize,reg);
  575. { the optimizer will change it to "xor reg,reg" when loading zero, }
  576. { no need to do it here too (JM) }
  577. list.concat(taicpu.op_const_reg(A_MOV,TCGSize2OpSize[tosize],a,reg))
  578. end;
  579. procedure tcgx86.a_load_const_ref(list : TAsmList; tosize: tcgsize; a : aint;const ref : treference);
  580. var
  581. tmpref : treference;
  582. begin
  583. tmpref:=ref;
  584. make_simple_ref(list,tmpref);
  585. {$ifdef x86_64}
  586. { x86_64 only supports signed 32 bits constants directly }
  587. if (tosize in [OS_S64,OS_64]) and
  588. ((a<low(longint)) or (a>high(longint))) then
  589. begin
  590. a_load_const_ref(list,OS_32,longint(a and $ffffffff),tmpref);
  591. inc(tmpref.offset,4);
  592. a_load_const_ref(list,OS_32,longint(a shr 32),tmpref);
  593. end
  594. else
  595. {$endif x86_64}
  596. list.concat(taicpu.op_const_ref(A_MOV,TCGSize2OpSize[tosize],a,tmpref));
  597. end;
  598. procedure tcgx86.a_load_reg_ref(list : TAsmList; fromsize,tosize: TCGSize; reg : tregister;const ref : treference);
  599. var
  600. op: tasmop;
  601. s: topsize;
  602. tmpsize : tcgsize;
  603. tmpreg : tregister;
  604. tmpref : treference;
  605. begin
  606. tmpref:=ref;
  607. make_simple_ref(list,tmpref);
  608. check_register_size(fromsize,reg);
  609. sizes2load(fromsize,tosize,op,s);
  610. case s of
  611. {$ifdef x86_64}
  612. S_BQ,S_WQ,S_LQ,
  613. {$endif x86_64}
  614. S_BW,S_BL,S_WL :
  615. begin
  616. tmpreg:=getintregister(list,tosize);
  617. {$ifdef x86_64}
  618. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  619. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  620. 64 bit (FK) }
  621. if s in [S_BL,S_WL,S_L] then
  622. begin
  623. tmpreg:=makeregsize(list,tmpreg,OS_32);
  624. tmpsize:=OS_32;
  625. end
  626. else
  627. {$endif x86_64}
  628. tmpsize:=tosize;
  629. list.concat(taicpu.op_reg_reg(op,s,reg,tmpreg));
  630. a_load_reg_ref(list,tmpsize,tosize,tmpreg,tmpref);
  631. end;
  632. else
  633. list.concat(taicpu.op_reg_ref(op,s,reg,tmpref));
  634. end;
  635. end;
  636. procedure tcgx86.a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref: treference;reg : tregister);
  637. var
  638. op: tasmop;
  639. s: topsize;
  640. tmpref : treference;
  641. begin
  642. tmpref:=ref;
  643. make_simple_ref(list,tmpref);
  644. check_register_size(tosize,reg);
  645. sizes2load(fromsize,tosize,op,s);
  646. {$ifdef x86_64}
  647. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  648. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  649. 64 bit (FK) }
  650. if s in [S_BL,S_WL,S_L] then
  651. reg:=makeregsize(list,reg,OS_32);
  652. {$endif x86_64}
  653. list.concat(taicpu.op_ref_reg(op,s,tmpref,reg));
  654. end;
  655. procedure tcgx86.a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  656. var
  657. op: tasmop;
  658. s: topsize;
  659. instr:Taicpu;
  660. begin
  661. check_register_size(fromsize,reg1);
  662. check_register_size(tosize,reg2);
  663. if tcgsize2size[fromsize]>tcgsize2size[tosize] then
  664. begin
  665. reg1:=makeregsize(list,reg1,tosize);
  666. s:=tcgsize2opsize[tosize];
  667. op:=A_MOV;
  668. end
  669. else
  670. sizes2load(fromsize,tosize,op,s);
  671. {$ifdef x86_64}
  672. { zero extensions to 64 bit on the x86_64 are simply done by writting to the lower 32 bit
  673. which clears the upper 64 bit too, so it could be that s is S_L while the reg is
  674. 64 bit (FK)
  675. }
  676. if s in [S_BL,S_WL,S_L] then
  677. reg2:=makeregsize(list,reg2,OS_32);
  678. {$endif x86_64}
  679. if (reg1<>reg2) then
  680. begin
  681. instr:=taicpu.op_reg_reg(op,s,reg1,reg2);
  682. { Notify the register allocator that we have written a move instruction so
  683. it can try to eliminate it. }
  684. if (reg1<>current_procinfo.framepointer) and (reg1<>NR_STACK_POINTER_REG) then
  685. add_move_instruction(instr);
  686. list.concat(instr);
  687. end;
  688. {$ifdef x86_64}
  689. { avoid merging of registers and killing the zero extensions (FK) }
  690. if (tosize in [OS_64,OS_S64]) and (s=S_L) then
  691. list.concat(taicpu.op_const_reg(A_AND,S_L,$ffffffff,reg2));
  692. {$endif x86_64}
  693. end;
  694. procedure tcgx86.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  695. var
  696. tmpref : treference;
  697. begin
  698. with ref do
  699. begin
  700. if (base=NR_NO) and (index=NR_NO) then
  701. begin
  702. if assigned(ref.symbol) then
  703. begin
  704. if (target_info.system=system_i386_darwin) and
  705. ((ref.symbol.bind = AB_EXTERNAL) or
  706. (cs_create_pic in current_settings.moduleswitches)) then
  707. begin
  708. if (ref.symbol.bind = AB_EXTERNAL) or
  709. ((cs_create_pic in current_settings.moduleswitches) and
  710. (ref.symbol.bind in [AB_COMMON,AB_GLOBAL])) then
  711. begin
  712. reference_reset_base(tmpref,
  713. g_indirect_sym_load(list,ref.symbol.name),
  714. offset);
  715. a_loadaddr_ref_reg(list,tmpref,r);
  716. end
  717. else
  718. begin
  719. include(current_procinfo.flags,pi_needs_got);
  720. reference_reset_base(tmpref,current_procinfo.got,offset);
  721. tmpref.symbol:=symbol;
  722. tmpref.relsymbol:=current_procinfo.CurrGOTLabel;
  723. list.concat(Taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  724. end;
  725. end
  726. else if (cs_create_pic in current_settings.moduleswitches) then
  727. begin
  728. {$ifdef x86_64}
  729. reference_reset_symbol(tmpref,ref.symbol,0);
  730. tmpref.refaddr:=addr_pic;
  731. tmpref.base:=NR_RIP;
  732. list.concat(taicpu.op_ref_reg(A_MOV,S_Q,tmpref,r));
  733. {$else x86_64}
  734. reference_reset_symbol(tmpref,ref.symbol,0);
  735. tmpref.refaddr:=addr_pic;
  736. tmpref.base:=current_procinfo.got;
  737. include(current_procinfo.flags,pi_needs_got);
  738. list.concat(taicpu.op_ref_reg(A_MOV,S_L,tmpref,r));
  739. {$endif x86_64}
  740. if offset<>0 then
  741. a_op_const_reg(list,OP_ADD,OS_ADDR,offset,r);
  742. end
  743. else
  744. begin
  745. tmpref:=ref;
  746. tmpref.refaddr:=ADDR_FULL;
  747. list.concat(Taicpu.op_ref_reg(A_MOV,tcgsize2opsize[OS_ADDR],tmpref,r));
  748. end
  749. end
  750. else
  751. a_load_const_reg(list,OS_ADDR,offset,r)
  752. end
  753. else if (base=NR_NO) and (index<>NR_NO) and
  754. (offset=0) and (scalefactor=0) and (symbol=nil) then
  755. a_load_reg_reg(list,OS_ADDR,OS_ADDR,index,r)
  756. else if (base<>NR_NO) and (index=NR_NO) and
  757. (offset=0) and (symbol=nil) then
  758. a_load_reg_reg(list,OS_ADDR,OS_ADDR,base,r)
  759. else
  760. begin
  761. tmpref:=ref;
  762. make_simple_ref(list,tmpref);
  763. list.concat(Taicpu.op_ref_reg(A_LEA,tcgsize2opsize[OS_ADDR],tmpref,r));
  764. end;
  765. if segment<>NR_NO then
  766. begin
  767. if (tf_section_threadvars in target_info.flags) then
  768. begin
  769. { Convert thread local address to a process global addres
  770. as we cannot handle far pointers.}
  771. case target_info.system of
  772. system_i386_linux:
  773. if segment=NR_GS then
  774. begin
  775. reference_reset_symbol(tmpref,current_asmdata.RefAsmSymbol('___fpc_threadvar_offset'),0);
  776. tmpref.segment:=NR_GS;
  777. list.concat(Taicpu.op_ref_reg(A_ADD,tcgsize2opsize[OS_ADDR],tmpref,r));
  778. end
  779. else
  780. cgmessage(cg_e_cant_use_far_pointer_there);
  781. system_i386_win32:
  782. if segment=NR_FS then
  783. begin
  784. allocallcpuregisters(list);
  785. a_call_name(list,'GetTls');
  786. deallocallcpuregisters(list);
  787. list.concat(Taicpu.op_reg_reg(A_ADD,tcgsize2opsize[OS_ADDR],NR_EAX,r));
  788. end
  789. else
  790. cgmessage(cg_e_cant_use_far_pointer_there);
  791. else
  792. cgmessage(cg_e_cant_use_far_pointer_there);
  793. end;
  794. end
  795. else
  796. cgmessage(cg_e_cant_use_far_pointer_there);
  797. end;
  798. end;
  799. end;
  800. { all fpu load routines expect that R_ST[0-7] means an fpu regvar and }
  801. { R_ST means "the current value at the top of the fpu stack" (JM) }
  802. procedure tcgx86.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  803. var
  804. href: treference;
  805. op: tasmop;
  806. s: topsize;
  807. begin
  808. if (reg1<>NR_ST) then
  809. begin
  810. floatloadops(tosize,op,s);
  811. list.concat(taicpu.op_reg(op,s,rgfpu.correct_fpuregister(reg1,rgfpu.fpuvaroffset)));
  812. inc_fpu_stack;
  813. end;
  814. if (reg2<>NR_ST) then
  815. begin
  816. floatstoreops(tosize,op,s);
  817. list.concat(taicpu.op_reg(op,s,rgfpu.correct_fpuregister(reg2,rgfpu.fpuvaroffset)));
  818. dec_fpu_stack;
  819. end;
  820. { OS_F80 < OS_C64, but OS_C64 fits perfectly in OS_F80 }
  821. if (reg1=NR_ST) and
  822. (reg2=NR_ST) and
  823. (tosize<>OS_F80) and
  824. (tosize<fromsize) then
  825. begin
  826. { can't round down to lower precision in x87 :/ }
  827. tg.gettemp(list,tcgsize2size[tosize],tt_normal,href);
  828. a_loadfpu_reg_ref(list,fromsize,tosize,NR_ST,href);
  829. a_loadfpu_ref_reg(list,tosize,tosize,href,NR_ST);
  830. tg.ungettemp(list,href);
  831. end;
  832. end;
  833. procedure tcgx86.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  834. begin
  835. floatload(list,fromsize,ref);
  836. a_loadfpu_reg_reg(list,fromsize,tosize,NR_ST,reg);
  837. end;
  838. procedure tcgx86.a_loadfpu_reg_ref(list: TAsmList; fromsize,tosize: tcgsize; reg: tregister; const ref: treference);
  839. begin
  840. if reg<>NR_ST then
  841. a_loadfpu_reg_reg(list,fromsize,tosize,reg,NR_ST);
  842. floatstore(list,tosize,ref);
  843. end;
  844. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  845. const
  846. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  847. (A_MOVSS,A_CVTSS2SD,A_NONE,A_NONE,A_NONE),
  848. (A_CVTSD2SS,A_MOVSD,A_NONE,A_NONE,A_NONE),
  849. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  850. (A_NONE,A_NONE,A_NONE,A_MOVQ,A_NONE),
  851. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  852. begin
  853. result:=convertop[fromsize,tosize];
  854. if result=A_NONE then
  855. internalerror(200312205);
  856. end;
  857. procedure tcgx86.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle);
  858. var
  859. instr : taicpu;
  860. begin
  861. if shuffle=nil then
  862. begin
  863. if fromsize=tosize then
  864. { needs correct size in case of spilling }
  865. case fromsize of
  866. OS_F32:
  867. instr:=taicpu.op_reg_reg(A_MOVAPS,S_NO,reg1,reg2);
  868. OS_F64:
  869. instr:=taicpu.op_reg_reg(A_MOVAPD,S_NO,reg1,reg2);
  870. else
  871. internalerror(2006091201);
  872. end
  873. else
  874. internalerror(200312202);
  875. end
  876. else if shufflescalar(shuffle) then
  877. instr:=taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg1,reg2)
  878. else
  879. internalerror(200312201);
  880. case get_scalar_mm_op(fromsize,tosize) of
  881. A_MOVSS,
  882. A_MOVSD,
  883. A_MOVQ:
  884. add_move_instruction(instr);
  885. end;
  886. list.concat(instr);
  887. end;
  888. procedure tcgx86.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  889. var
  890. tmpref : treference;
  891. begin
  892. tmpref:=ref;
  893. make_simple_ref(list,tmpref);
  894. if shuffle=nil then
  895. begin
  896. if fromsize=OS_M64 then
  897. list.concat(taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,reg))
  898. else
  899. {$ifdef x86_64}
  900. { x86-64 has always properly aligned data }
  901. list.concat(taicpu.op_ref_reg(A_MOVDQA,S_NO,tmpref,reg));
  902. {$else x86_64}
  903. list.concat(taicpu.op_ref_reg(A_MOVDQU,S_NO,tmpref,reg));
  904. {$endif x86_64}
  905. end
  906. else if shufflescalar(shuffle) then
  907. list.concat(taicpu.op_ref_reg(get_scalar_mm_op(fromsize,tosize),S_NO,tmpref,reg))
  908. else
  909. internalerror(200312252);
  910. end;
  911. procedure tcgx86.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle);
  912. var
  913. hreg : tregister;
  914. tmpref : treference;
  915. begin
  916. tmpref:=ref;
  917. make_simple_ref(list,tmpref);
  918. if shuffle=nil then
  919. begin
  920. if fromsize=OS_M64 then
  921. list.concat(taicpu.op_reg_ref(A_MOVQ,S_NO,reg,tmpref))
  922. else
  923. {$ifdef x86_64}
  924. { x86-64 has always properly aligned data }
  925. list.concat(taicpu.op_reg_ref(A_MOVDQA,S_NO,reg,tmpref))
  926. {$else x86_64}
  927. list.concat(taicpu.op_reg_ref(A_MOVDQU,S_NO,reg,tmpref))
  928. {$endif x86_64}
  929. end
  930. else if shufflescalar(shuffle) then
  931. begin
  932. if tosize<>fromsize then
  933. begin
  934. hreg:=getmmregister(list,tosize);
  935. list.concat(taicpu.op_reg_reg(get_scalar_mm_op(fromsize,tosize),S_NO,reg,hreg));
  936. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(tosize,tosize),S_NO,hreg,tmpref));
  937. end
  938. else
  939. list.concat(taicpu.op_reg_ref(get_scalar_mm_op(fromsize,tosize),S_NO,reg,tmpref));
  940. end
  941. else
  942. internalerror(200312252);
  943. end;
  944. procedure tcgx86.a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  945. var
  946. l : tlocation;
  947. begin
  948. l.loc:=LOC_REFERENCE;
  949. l.reference:=ref;
  950. l.size:=size;
  951. opmm_loc_reg(list,op,size,l,reg,shuffle);
  952. end;
  953. procedure tcgx86.a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle);
  954. var
  955. l : tlocation;
  956. begin
  957. l.loc:=LOC_MMREGISTER;
  958. l.register:=src;
  959. l.size:=size;
  960. opmm_loc_reg(list,op,size,l,dst,shuffle);
  961. end;
  962. procedure tcgx86.opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;loc : tlocation;dst: tregister; shuffle : pmmshuffle);
  963. const
  964. opmm2asmop : array[0..1,OS_F32..OS_F64,topcg] of tasmop = (
  965. ( { scalar }
  966. ( { OS_F32 }
  967. A_NOP,A_NOP,A_ADDSS,A_NOP,A_DIVSS,A_NOP,A_NOP,A_MULSS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSS,A_NOP
  968. ),
  969. ( { OS_F64 }
  970. A_NOP,A_NOP,A_ADDSD,A_NOP,A_DIVSD,A_NOP,A_NOP,A_MULSD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBSD,A_NOP
  971. )
  972. ),
  973. ( { vectorized/packed }
  974. { because the logical packed single instructions have shorter op codes, we use always
  975. these
  976. }
  977. ( { OS_F32 }
  978. A_NOP,A_NOP,A_ADDPS,A_NOP,A_DIVPS,A_NOP,A_NOP,A_MULPS,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBPS,A_XORPS
  979. ),
  980. ( { OS_F64 }
  981. A_NOP,A_NOP,A_ADDPD,A_NOP,A_DIVPD,A_NOP,A_NOP,A_MULPD,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_NOP,A_SUBPD,A_XORPD
  982. )
  983. )
  984. );
  985. var
  986. resultreg : tregister;
  987. asmop : tasmop;
  988. begin
  989. { this is an internally used procedure so the parameters have
  990. some constrains
  991. }
  992. if loc.size<>size then
  993. internalerror(200312213);
  994. resultreg:=dst;
  995. { deshuffle }
  996. //!!!
  997. if (shuffle<>nil) and not(shufflescalar(shuffle)) then
  998. begin
  999. end
  1000. else if (shuffle=nil) then
  1001. asmop:=opmm2asmop[1,size,op]
  1002. else if shufflescalar(shuffle) then
  1003. begin
  1004. asmop:=opmm2asmop[0,size,op];
  1005. { no scalar operation available? }
  1006. if asmop=A_NOP then
  1007. begin
  1008. { do vectorized and shuffle finally }
  1009. //!!!
  1010. end;
  1011. end
  1012. else
  1013. internalerror(200312211);
  1014. if asmop=A_NOP then
  1015. internalerror(200312216);
  1016. case loc.loc of
  1017. LOC_CREFERENCE,LOC_REFERENCE:
  1018. begin
  1019. make_simple_ref(current_asmdata.CurrAsmList,loc.reference);
  1020. list.concat(taicpu.op_ref_reg(asmop,S_NO,loc.reference,resultreg));
  1021. end;
  1022. LOC_CMMREGISTER,LOC_MMREGISTER:
  1023. list.concat(taicpu.op_reg_reg(asmop,S_NO,loc.register,resultreg));
  1024. else
  1025. internalerror(200312214);
  1026. end;
  1027. { shuffle }
  1028. if resultreg<>dst then
  1029. begin
  1030. internalerror(200312212);
  1031. end;
  1032. end;
  1033. procedure tcgx86.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  1034. var
  1035. opcode : tasmop;
  1036. power : longint;
  1037. {$ifdef x86_64}
  1038. tmpreg : tregister;
  1039. {$endif x86_64}
  1040. begin
  1041. optimize_op_const(op, a);
  1042. {$ifdef x86_64}
  1043. { x86_64 only supports signed 32 bits constants directly }
  1044. if not(op in [OP_NONE,OP_MOVE]) and
  1045. (size in [OS_S64,OS_64]) and
  1046. ((a<low(longint)) or (a>high(longint))) then
  1047. begin
  1048. tmpreg:=getintregister(list,size);
  1049. a_load_const_reg(list,size,a,tmpreg);
  1050. a_op_reg_reg(list,op,size,tmpreg,reg);
  1051. exit;
  1052. end;
  1053. {$endif x86_64}
  1054. check_register_size(size,reg);
  1055. case op of
  1056. OP_NONE :
  1057. begin
  1058. { Opcode is optimized away }
  1059. end;
  1060. OP_MOVE :
  1061. begin
  1062. { Optimized, replaced with a simple load }
  1063. a_load_const_reg(list,size,a,reg);
  1064. end;
  1065. OP_DIV, OP_IDIV:
  1066. begin
  1067. if ispowerof2(int64(a),power) then
  1068. begin
  1069. case op of
  1070. OP_DIV:
  1071. opcode := A_SHR;
  1072. OP_IDIV:
  1073. opcode := A_SAR;
  1074. end;
  1075. list.concat(taicpu.op_const_reg(opcode,TCgSize2OpSize[size],power,reg));
  1076. exit;
  1077. end;
  1078. { the rest should be handled specifically in the code }
  1079. { generator because of the silly register usage restraints }
  1080. internalerror(200109224);
  1081. end;
  1082. OP_MUL,OP_IMUL:
  1083. begin
  1084. if not(cs_check_overflow in current_settings.localswitches) and
  1085. ispowerof2(int64(a),power) then
  1086. begin
  1087. list.concat(taicpu.op_const_reg(A_SHL,TCgSize2OpSize[size],power,reg));
  1088. exit;
  1089. end;
  1090. if op = OP_IMUL then
  1091. list.concat(taicpu.op_const_reg(A_IMUL,TCgSize2OpSize[size],a,reg))
  1092. else
  1093. { OP_MUL should be handled specifically in the code }
  1094. { generator because of the silly register usage restraints }
  1095. internalerror(200109225);
  1096. end;
  1097. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  1098. if not(cs_check_overflow in current_settings.localswitches) and
  1099. (a = 1) and
  1100. (op in [OP_ADD,OP_SUB]) then
  1101. if op = OP_ADD then
  1102. list.concat(taicpu.op_reg(A_INC,TCgSize2OpSize[size],reg))
  1103. else
  1104. list.concat(taicpu.op_reg(A_DEC,TCgSize2OpSize[size],reg))
  1105. else if (a = 0) then
  1106. if (op <> OP_AND) then
  1107. exit
  1108. else
  1109. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],0,reg))
  1110. else if (aword(a) = high(aword)) and
  1111. (op in [OP_AND,OP_OR,OP_XOR]) then
  1112. begin
  1113. case op of
  1114. OP_AND:
  1115. exit;
  1116. OP_OR:
  1117. list.concat(taicpu.op_const_reg(A_MOV,TCgSize2OpSize[size],aint(high(aword)),reg));
  1118. OP_XOR:
  1119. list.concat(taicpu.op_reg(A_NOT,TCgSize2OpSize[size],reg));
  1120. end
  1121. end
  1122. else
  1123. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a,reg));
  1124. OP_SHL,OP_SHR,OP_SAR:
  1125. begin
  1126. {$ifdef x86_64}
  1127. if (a and 63) <> 0 Then
  1128. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 63,reg));
  1129. if (a shr 6) <> 0 Then
  1130. internalerror(200609073);
  1131. {$else x86_64}
  1132. if (a and 31) <> 0 Then
  1133. list.concat(taicpu.op_const_reg(TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,reg));
  1134. if (a shr 5) <> 0 Then
  1135. internalerror(200609071);
  1136. {$endif x86_64}
  1137. end
  1138. else internalerror(200609072);
  1139. end;
  1140. end;
  1141. procedure tcgx86.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  1142. var
  1143. opcode: tasmop;
  1144. power: longint;
  1145. {$ifdef x86_64}
  1146. tmpreg : tregister;
  1147. {$endif x86_64}
  1148. tmpref : treference;
  1149. begin
  1150. optimize_op_const(op, a);
  1151. tmpref:=ref;
  1152. make_simple_ref(list,tmpref);
  1153. {$ifdef x86_64}
  1154. { x86_64 only supports signed 32 bits constants directly }
  1155. if not(op in [OP_NONE,OP_MOVE]) and
  1156. (size in [OS_S64,OS_64]) and
  1157. ((a<low(longint)) or (a>high(longint))) then
  1158. begin
  1159. tmpreg:=getintregister(list,size);
  1160. a_load_const_reg(list,size,a,tmpreg);
  1161. a_op_reg_ref(list,op,size,tmpreg,tmpref);
  1162. exit;
  1163. end;
  1164. {$endif x86_64}
  1165. Case Op of
  1166. OP_NONE :
  1167. begin
  1168. { Opcode is optimized away }
  1169. end;
  1170. OP_MOVE :
  1171. begin
  1172. { Optimized, replaced with a simple load }
  1173. a_load_const_ref(list,size,a,ref);
  1174. end;
  1175. OP_DIV, OP_IDIV:
  1176. Begin
  1177. if ispowerof2(int64(a),power) then
  1178. begin
  1179. case op of
  1180. OP_DIV:
  1181. opcode := A_SHR;
  1182. OP_IDIV:
  1183. opcode := A_SAR;
  1184. end;
  1185. list.concat(taicpu.op_const_ref(opcode,
  1186. TCgSize2OpSize[size],power,tmpref));
  1187. exit;
  1188. end;
  1189. { the rest should be handled specifically in the code }
  1190. { generator because of the silly register usage restraints }
  1191. internalerror(200109231);
  1192. End;
  1193. OP_MUL,OP_IMUL:
  1194. begin
  1195. if not(cs_check_overflow in current_settings.localswitches) and
  1196. ispowerof2(int64(a),power) then
  1197. begin
  1198. list.concat(taicpu.op_const_ref(A_SHL,TCgSize2OpSize[size],
  1199. power,tmpref));
  1200. exit;
  1201. end;
  1202. { can't multiply a memory location directly with a constant }
  1203. if op = OP_IMUL then
  1204. inherited a_op_const_ref(list,op,size,a,tmpref)
  1205. else
  1206. { OP_MUL should be handled specifically in the code }
  1207. { generator because of the silly register usage restraints }
  1208. internalerror(200109232);
  1209. end;
  1210. OP_ADD, OP_AND, OP_OR, OP_SUB, OP_XOR:
  1211. if not(cs_check_overflow in current_settings.localswitches) and
  1212. (a = 1) and
  1213. (op in [OP_ADD,OP_SUB]) then
  1214. if op = OP_ADD then
  1215. list.concat(taicpu.op_ref(A_INC,TCgSize2OpSize[size],tmpref))
  1216. else
  1217. list.concat(taicpu.op_ref(A_DEC,TCgSize2OpSize[size],tmpref))
  1218. else if (a = 0) then
  1219. if (op <> OP_AND) then
  1220. exit
  1221. else
  1222. a_load_const_ref(list,size,0,tmpref)
  1223. else if (aword(a) = high(aword)) and
  1224. (op in [OP_AND,OP_OR,OP_XOR]) then
  1225. begin
  1226. case op of
  1227. OP_AND:
  1228. exit;
  1229. OP_OR:
  1230. list.concat(taicpu.op_const_ref(A_MOV,TCgSize2OpSize[size],aint(high(aword)),tmpref));
  1231. OP_XOR:
  1232. list.concat(taicpu.op_ref(A_NOT,TCgSize2OpSize[size],tmpref));
  1233. end
  1234. end
  1235. else
  1236. list.concat(taicpu.op_const_ref(TOpCG2AsmOp[op],
  1237. TCgSize2OpSize[size],a,tmpref));
  1238. OP_SHL,OP_SHR,OP_SAR:
  1239. begin
  1240. if (a and 31) <> 0 then
  1241. list.concat(taicpu.op_const_ref(
  1242. TOpCG2AsmOp[op],TCgSize2OpSize[size],a and 31,tmpref));
  1243. if (a shr 5) <> 0 Then
  1244. internalerror(68991);
  1245. end
  1246. else internalerror(68992);
  1247. end;
  1248. end;
  1249. procedure tcgx86.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  1250. var
  1251. dstsize: topsize;
  1252. instr:Taicpu;
  1253. begin
  1254. check_register_size(size,src);
  1255. check_register_size(size,dst);
  1256. dstsize := tcgsize2opsize[size];
  1257. case op of
  1258. OP_NEG,OP_NOT:
  1259. begin
  1260. if src<>dst then
  1261. a_load_reg_reg(list,size,size,src,dst);
  1262. list.concat(taicpu.op_reg(TOpCG2AsmOp[op],dstsize,dst));
  1263. end;
  1264. OP_MUL,OP_DIV,OP_IDIV:
  1265. { special stuff, needs separate handling inside code }
  1266. { generator }
  1267. internalerror(200109233);
  1268. OP_SHR,OP_SHL,OP_SAR:
  1269. begin
  1270. { Use ecx to load the value, that allows beter coalescing }
  1271. getcpuregister(list,NR_ECX);
  1272. a_load_reg_reg(list,size,OS_32,src,NR_ECX);
  1273. list.concat(taicpu.op_reg_reg(Topcg2asmop[op],tcgsize2opsize[size],NR_CL,dst));
  1274. ungetcpuregister(list,NR_ECX);
  1275. end;
  1276. else
  1277. begin
  1278. if reg2opsize(src) <> dstsize then
  1279. internalerror(200109226);
  1280. instr:=taicpu.op_reg_reg(TOpCG2AsmOp[op],dstsize,src,dst);
  1281. list.concat(instr);
  1282. end;
  1283. end;
  1284. end;
  1285. procedure tcgx86.a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  1286. var
  1287. tmpref : treference;
  1288. begin
  1289. tmpref:=ref;
  1290. make_simple_ref(list,tmpref);
  1291. check_register_size(size,reg);
  1292. case op of
  1293. OP_NEG,OP_NOT,OP_IMUL:
  1294. begin
  1295. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1296. end;
  1297. OP_MUL,OP_DIV,OP_IDIV:
  1298. { special stuff, needs separate handling inside code }
  1299. { generator }
  1300. internalerror(200109239);
  1301. else
  1302. begin
  1303. reg := makeregsize(list,reg,size);
  1304. list.concat(taicpu.op_ref_reg(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref,reg));
  1305. end;
  1306. end;
  1307. end;
  1308. procedure tcgx86.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1309. var
  1310. tmpref : treference;
  1311. begin
  1312. tmpref:=ref;
  1313. make_simple_ref(list,tmpref);
  1314. check_register_size(size,reg);
  1315. case op of
  1316. OP_NEG,OP_NOT:
  1317. begin
  1318. if reg<>NR_NO then
  1319. internalerror(200109237);
  1320. list.concat(taicpu.op_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],tmpref));
  1321. end;
  1322. OP_IMUL:
  1323. begin
  1324. { this one needs a load/imul/store, which is the default }
  1325. inherited a_op_ref_reg(list,op,size,tmpref,reg);
  1326. end;
  1327. OP_MUL,OP_DIV,OP_IDIV:
  1328. { special stuff, needs separate handling inside code }
  1329. { generator }
  1330. internalerror(200109238);
  1331. else
  1332. begin
  1333. list.concat(taicpu.op_reg_ref(TOpCG2AsmOp[op],tcgsize2opsize[size],reg,tmpref));
  1334. end;
  1335. end;
  1336. end;
  1337. {*************** compare instructructions ****************}
  1338. procedure tcgx86.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  1339. l : tasmlabel);
  1340. {$ifdef x86_64}
  1341. var
  1342. tmpreg : tregister;
  1343. {$endif x86_64}
  1344. begin
  1345. {$ifdef x86_64}
  1346. { x86_64 only supports signed 32 bits constants directly }
  1347. if (size in [OS_S64,OS_64]) and
  1348. ((a<low(longint)) or (a>high(longint))) then
  1349. begin
  1350. tmpreg:=getintregister(list,size);
  1351. a_load_const_reg(list,size,a,tmpreg);
  1352. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  1353. exit;
  1354. end;
  1355. {$endif x86_64}
  1356. if (a = 0) then
  1357. list.concat(taicpu.op_reg_reg(A_TEST,tcgsize2opsize[size],reg,reg))
  1358. else
  1359. list.concat(taicpu.op_const_reg(A_CMP,tcgsize2opsize[size],a,reg));
  1360. a_jmp_cond(list,cmp_op,l);
  1361. end;
  1362. procedure tcgx86.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  1363. l : tasmlabel);
  1364. var
  1365. {$ifdef x86_64}
  1366. tmpreg : tregister;
  1367. {$endif x86_64}
  1368. tmpref : treference;
  1369. begin
  1370. tmpref:=ref;
  1371. make_simple_ref(list,tmpref);
  1372. {$ifdef x86_64}
  1373. { x86_64 only supports signed 32 bits constants directly }
  1374. if (size in [OS_S64,OS_64]) and
  1375. ((a<low(longint)) or (a>high(longint))) then
  1376. begin
  1377. tmpreg:=getintregister(list,size);
  1378. a_load_const_reg(list,size,a,tmpreg);
  1379. a_cmp_reg_ref_label(list,size,cmp_op,tmpreg,tmpref,l);
  1380. exit;
  1381. end;
  1382. {$endif x86_64}
  1383. list.concat(taicpu.op_const_ref(A_CMP,TCgSize2OpSize[size],a,tmpref));
  1384. a_jmp_cond(list,cmp_op,l);
  1385. end;
  1386. procedure tcgx86.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;
  1387. reg1,reg2 : tregister;l : tasmlabel);
  1388. begin
  1389. check_register_size(size,reg1);
  1390. check_register_size(size,reg2);
  1391. list.concat(taicpu.op_reg_reg(A_CMP,TCgSize2OpSize[size],reg1,reg2));
  1392. a_jmp_cond(list,cmp_op,l);
  1393. end;
  1394. procedure tcgx86.a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference; reg : tregister;l : tasmlabel);
  1395. var
  1396. tmpref : treference;
  1397. begin
  1398. tmpref:=ref;
  1399. make_simple_ref(list,tmpref);
  1400. check_register_size(size,reg);
  1401. list.concat(taicpu.op_ref_reg(A_CMP,TCgSize2OpSize[size],tmpref,reg));
  1402. a_jmp_cond(list,cmp_op,l);
  1403. end;
  1404. procedure tcgx86.a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister;const ref: treference; l : tasmlabel);
  1405. var
  1406. tmpref : treference;
  1407. begin
  1408. tmpref:=ref;
  1409. make_simple_ref(list,tmpref);
  1410. check_register_size(size,reg);
  1411. list.concat(taicpu.op_reg_ref(A_CMP,TCgSize2OpSize[size],reg,tmpref));
  1412. a_jmp_cond(list,cmp_op,l);
  1413. end;
  1414. procedure tcgx86.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1415. var
  1416. ai : taicpu;
  1417. begin
  1418. if cond=OC_None then
  1419. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1420. else
  1421. begin
  1422. ai:=Taicpu.Op_sym(A_Jcc,S_NO,l);
  1423. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1424. end;
  1425. ai.is_jmp:=true;
  1426. list.concat(ai);
  1427. end;
  1428. procedure tcgx86.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1429. var
  1430. ai : taicpu;
  1431. begin
  1432. ai := Taicpu.op_sym(A_Jcc,S_NO,l);
  1433. ai.SetCondition(flags_to_cond(f));
  1434. ai.is_jmp := true;
  1435. list.concat(ai);
  1436. end;
  1437. procedure tcgx86.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  1438. var
  1439. ai : taicpu;
  1440. hreg : tregister;
  1441. begin
  1442. hreg:=makeregsize(list,reg,OS_8);
  1443. ai:=Taicpu.op_reg(A_SETcc,S_B,hreg);
  1444. ai.setcondition(flags_to_cond(f));
  1445. list.concat(ai);
  1446. if (reg<>hreg) then
  1447. a_load_reg_reg(list,OS_8,size,hreg,reg);
  1448. end;
  1449. procedure tcgx86.g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref: TReference);
  1450. var
  1451. ai : taicpu;
  1452. tmpref : treference;
  1453. begin
  1454. tmpref:=ref;
  1455. make_simple_ref(list,tmpref);
  1456. if not(size in [OS_8,OS_S8]) then
  1457. a_load_const_ref(list,size,0,tmpref);
  1458. ai:=Taicpu.op_ref(A_SETcc,S_B,tmpref);
  1459. ai.setcondition(flags_to_cond(f));
  1460. list.concat(ai);
  1461. end;
  1462. { ************* concatcopy ************ }
  1463. procedure Tcgx86.g_concatcopy(list:TAsmList;const source,dest:Treference;len:aint);
  1464. const
  1465. {$ifdef cpu64bitalu}
  1466. REGCX=NR_RCX;
  1467. REGSI=NR_RSI;
  1468. REGDI=NR_RDI;
  1469. {$else cpu64bitalu}
  1470. REGCX=NR_ECX;
  1471. REGSI=NR_ESI;
  1472. REGDI=NR_EDI;
  1473. {$endif cpu64bitalu}
  1474. type copymode=(copy_move,copy_mmx,copy_string);
  1475. var srcref,dstref:Treference;
  1476. r,r0,r1,r2,r3:Tregister;
  1477. helpsize:aint;
  1478. copysize:byte;
  1479. cgsize:Tcgsize;
  1480. cm:copymode;
  1481. begin
  1482. cm:=copy_move;
  1483. helpsize:=3*sizeof(aword);
  1484. if cs_opt_size in current_settings.optimizerswitches then
  1485. helpsize:=2*sizeof(aword);
  1486. if (cs_mmx in current_settings.localswitches) and
  1487. not(pi_uses_fpu in current_procinfo.flags) and
  1488. ((len=8) or (len=16) or (len=24) or (len=32)) then
  1489. cm:=copy_mmx;
  1490. if (len>helpsize) then
  1491. cm:=copy_string;
  1492. if (cs_opt_size in current_settings.optimizerswitches) and
  1493. not((len<=16) and (cm=copy_mmx)) then
  1494. cm:=copy_string;
  1495. if (source.segment<>NR_NO) or
  1496. (dest.segment<>NR_NO) then
  1497. cm:=copy_string;
  1498. case cm of
  1499. copy_move:
  1500. begin
  1501. dstref:=dest;
  1502. srcref:=source;
  1503. copysize:=sizeof(aint);
  1504. cgsize:=int_cgsize(copysize);
  1505. while len<>0 do
  1506. begin
  1507. if len<2 then
  1508. begin
  1509. copysize:=1;
  1510. cgsize:=OS_8;
  1511. end
  1512. else if len<4 then
  1513. begin
  1514. copysize:=2;
  1515. cgsize:=OS_16;
  1516. end
  1517. else if len<8 then
  1518. begin
  1519. copysize:=4;
  1520. cgsize:=OS_32;
  1521. end
  1522. {$ifdef cpu64bitalu}
  1523. else if len<16 then
  1524. begin
  1525. copysize:=8;
  1526. cgsize:=OS_64;
  1527. end
  1528. {$endif}
  1529. ;
  1530. dec(len,copysize);
  1531. r:=getintregister(list,cgsize);
  1532. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1533. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1534. inc(srcref.offset,copysize);
  1535. inc(dstref.offset,copysize);
  1536. end;
  1537. end;
  1538. copy_mmx:
  1539. begin
  1540. dstref:=dest;
  1541. srcref:=source;
  1542. r0:=getmmxregister(list);
  1543. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r0,nil);
  1544. if len>=16 then
  1545. begin
  1546. inc(srcref.offset,8);
  1547. r1:=getmmxregister(list);
  1548. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r1,nil);
  1549. end;
  1550. if len>=24 then
  1551. begin
  1552. inc(srcref.offset,8);
  1553. r2:=getmmxregister(list);
  1554. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r2,nil);
  1555. end;
  1556. if len>=32 then
  1557. begin
  1558. inc(srcref.offset,8);
  1559. r3:=getmmxregister(list);
  1560. a_loadmm_ref_reg(list,OS_M64,OS_M64,srcref,r3,nil);
  1561. end;
  1562. a_loadmm_reg_ref(list,OS_M64,OS_M64,r0,dstref,nil);
  1563. if len>=16 then
  1564. begin
  1565. inc(dstref.offset,8);
  1566. a_loadmm_reg_ref(list,OS_M64,OS_M64,r1,dstref,nil);
  1567. end;
  1568. if len>=24 then
  1569. begin
  1570. inc(dstref.offset,8);
  1571. a_loadmm_reg_ref(list,OS_M64,OS_M64,r2,dstref,nil);
  1572. end;
  1573. if len>=32 then
  1574. begin
  1575. inc(dstref.offset,8);
  1576. a_loadmm_reg_ref(list,OS_M64,OS_M64,r3,dstref,nil);
  1577. end;
  1578. end
  1579. else {copy_string, should be a good fallback in case of unhandled}
  1580. begin
  1581. getcpuregister(list,REGDI);
  1582. if (dest.segment=NR_NO) then
  1583. a_loadaddr_ref_reg(list,dest,REGDI)
  1584. else
  1585. begin
  1586. dstref:=dest;
  1587. dstref.segment:=NR_NO;
  1588. a_loadaddr_ref_reg(list,dstref,REGDI);
  1589. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_ES));
  1590. list.concat(taicpu.op_reg(A_PUSH,S_L,dest.segment));
  1591. list.concat(taicpu.op_reg(A_POP,S_L,NR_ES));
  1592. end;
  1593. getcpuregister(list,REGSI);
  1594. if (source.segment=NR_NO) then
  1595. a_loadaddr_ref_reg(list,source,REGSI)
  1596. else
  1597. begin
  1598. srcref:=source;
  1599. srcref.segment:=NR_NO;
  1600. a_loadaddr_ref_reg(list,srcref,REGSI);
  1601. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_DS));
  1602. list.concat(taicpu.op_reg(A_PUSH,S_L,source.segment));
  1603. list.concat(taicpu.op_reg(A_POP,S_L,NR_DS));
  1604. end;
  1605. getcpuregister(list,REGCX);
  1606. {$ifdef i386}
  1607. list.concat(Taicpu.op_none(A_CLD,S_NO));
  1608. {$endif i386}
  1609. if (cs_opt_size in current_settings.optimizerswitches) and
  1610. (len>sizeof(aint)+(sizeof(aint) div 2)) then
  1611. begin
  1612. a_load_const_reg(list,OS_INT,len,REGCX);
  1613. list.concat(Taicpu.op_none(A_REP,S_NO));
  1614. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1615. end
  1616. else
  1617. begin
  1618. helpsize:=len div sizeof(aint);
  1619. len:=len mod sizeof(aint);
  1620. if helpsize>1 then
  1621. begin
  1622. a_load_const_reg(list,OS_INT,helpsize,REGCX);
  1623. list.concat(Taicpu.op_none(A_REP,S_NO));
  1624. end;
  1625. if helpsize>0 then
  1626. begin
  1627. {$ifdef cpu64bitalu}
  1628. if sizeof(aint)=8 then
  1629. list.concat(Taicpu.op_none(A_MOVSQ,S_NO))
  1630. else
  1631. {$endif cpu64bitalu}
  1632. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1633. end;
  1634. if len>=4 then
  1635. begin
  1636. dec(len,4);
  1637. list.concat(Taicpu.op_none(A_MOVSD,S_NO));
  1638. end;
  1639. if len>=2 then
  1640. begin
  1641. dec(len,2);
  1642. list.concat(Taicpu.op_none(A_MOVSW,S_NO));
  1643. end;
  1644. if len=1 then
  1645. list.concat(Taicpu.op_none(A_MOVSB,S_NO));
  1646. end;
  1647. ungetcpuregister(list,REGCX);
  1648. ungetcpuregister(list,REGSI);
  1649. ungetcpuregister(list,REGDI);
  1650. if (source.segment<>NR_NO) then
  1651. list.concat(taicpu.op_reg(A_POP,S_L,NR_DS));
  1652. if (dest.segment<>NR_NO) then
  1653. list.concat(taicpu.op_reg(A_POP,S_L,NR_ES));
  1654. end;
  1655. end;
  1656. end;
  1657. {****************************************************************************
  1658. Entry/Exit Code Helpers
  1659. ****************************************************************************}
  1660. procedure tcgx86.g_profilecode(list : TAsmList);
  1661. var
  1662. pl : tasmlabel;
  1663. mcountprefix : String[4];
  1664. begin
  1665. case target_info.system of
  1666. {$ifndef NOTARGETWIN}
  1667. system_i386_win32,
  1668. {$endif}
  1669. system_i386_freebsd,
  1670. system_i386_netbsd,
  1671. // system_i386_openbsd,
  1672. system_i386_wdosx :
  1673. begin
  1674. Case target_info.system Of
  1675. system_i386_freebsd : mcountprefix:='.';
  1676. system_i386_netbsd : mcountprefix:='__';
  1677. // system_i386_openbsd : mcountprefix:='.';
  1678. else
  1679. mcountPrefix:='';
  1680. end;
  1681. current_asmdata.getaddrlabel(pl);
  1682. new_section(list,sec_data,lower(current_procinfo.procdef.mangledname),sizeof(pint));
  1683. list.concat(Tai_label.Create(pl));
  1684. list.concat(Tai_const.Create_32bit(0));
  1685. new_section(list,sec_code,lower(current_procinfo.procdef.mangledname),0);
  1686. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1687. list.concat(Taicpu.Op_sym_ofs_reg(A_MOV,S_L,pl,0,NR_EDX));
  1688. a_call_name(list,target_info.Cprefix+mcountprefix+'mcount');
  1689. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  1690. end;
  1691. system_i386_linux:
  1692. a_call_name(list,target_info.Cprefix+'mcount');
  1693. system_i386_go32v2,system_i386_watcom:
  1694. begin
  1695. a_call_name(list,'MCOUNT');
  1696. end;
  1697. system_x86_64_linux,
  1698. system_x86_64_darwin:
  1699. begin
  1700. a_call_name(list,'mcount');
  1701. end;
  1702. end;
  1703. end;
  1704. procedure tcgx86.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1705. {$ifdef x86}
  1706. {$ifndef NOTARGETWIN}
  1707. var
  1708. href : treference;
  1709. i : integer;
  1710. again : tasmlabel;
  1711. {$endif NOTARGETWIN}
  1712. {$endif x86}
  1713. begin
  1714. if localsize>0 then
  1715. begin
  1716. {$ifdef i386}
  1717. {$ifndef NOTARGETWIN}
  1718. { windows guards only a few pages for stack growing,
  1719. so we have to access every page first }
  1720. if (target_info.system in [system_i386_win32,system_i386_wince]) and
  1721. (localsize>=winstackpagesize) then
  1722. begin
  1723. if localsize div winstackpagesize<=5 then
  1724. begin
  1725. list.concat(Taicpu.Op_const_reg(A_SUB,S_L,localsize-4,NR_ESP));
  1726. for i:=1 to localsize div winstackpagesize do
  1727. begin
  1728. reference_reset_base(href,NR_ESP,localsize-i*winstackpagesize);
  1729. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1730. end;
  1731. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1732. end
  1733. else
  1734. begin
  1735. current_asmdata.getjumplabel(again);
  1736. getcpuregister(list,NR_EDI);
  1737. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  1738. list.concat(Taicpu.op_const_reg(A_MOV,S_L,localsize div winstackpagesize,NR_EDI));
  1739. a_label(list,again);
  1740. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  1741. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  1742. list.concat(Taicpu.op_reg(A_DEC,S_L,NR_EDI));
  1743. a_jmp_cond(list,OC_NE,again);
  1744. list.concat(Taicpu.op_const_reg(A_SUB,S_L,localsize mod winstackpagesize - 4,NR_ESP));
  1745. reference_reset_base(href,NR_ESP,localsize-4);
  1746. list.concat(Taicpu.op_ref_reg(A_MOV,S_L,href,NR_EDI));
  1747. ungetcpuregister(list,NR_EDI);
  1748. end
  1749. end
  1750. else
  1751. {$endif NOTARGETWIN}
  1752. {$endif i386}
  1753. {$ifdef x86_64}
  1754. {$ifndef NOTARGETWIN}
  1755. { windows guards only a few pages for stack growing,
  1756. so we have to access every page first }
  1757. if (target_info.system=system_x86_64_win64) and
  1758. (localsize>=winstackpagesize) then
  1759. begin
  1760. if localsize div winstackpagesize<=5 then
  1761. begin
  1762. list.concat(Taicpu.Op_const_reg(A_SUB,S_Q,localsize,NR_RSP));
  1763. for i:=1 to localsize div winstackpagesize do
  1764. begin
  1765. reference_reset_base(href,NR_RSP,localsize-i*winstackpagesize+4);
  1766. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1767. end;
  1768. reference_reset_base(href,NR_RSP,0);
  1769. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1770. end
  1771. else
  1772. begin
  1773. current_asmdata.getjumplabel(again);
  1774. getcpuregister(list,NR_R10);
  1775. list.concat(Taicpu.op_const_reg(A_MOV,S_Q,localsize div winstackpagesize,NR_R10));
  1776. a_label(list,again);
  1777. list.concat(Taicpu.op_const_reg(A_SUB,S_Q,winstackpagesize,NR_RSP));
  1778. reference_reset_base(href,NR_RSP,0);
  1779. list.concat(Taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  1780. list.concat(Taicpu.op_reg(A_DEC,S_Q,NR_R10));
  1781. a_jmp_cond(list,OC_NE,again);
  1782. list.concat(Taicpu.op_const_reg(A_SUB,S_Q,localsize mod winstackpagesize,NR_RSP));
  1783. ungetcpuregister(list,NR_R10);
  1784. end
  1785. end
  1786. else
  1787. {$endif NOTARGETWIN}
  1788. {$endif x86_64}
  1789. list.concat(Taicpu.Op_const_reg(A_SUB,tcgsize2opsize[OS_ADDR],localsize,NR_STACK_POINTER_REG));
  1790. end;
  1791. end;
  1792. procedure tcgx86.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1793. var
  1794. stackmisalignment: longint;
  1795. begin
  1796. {$ifdef i386}
  1797. { interrupt support for i386 }
  1798. if (po_interrupt in current_procinfo.procdef.procoptions) and
  1799. { this messes up stack alignment }
  1800. (target_info.system <> system_i386_darwin) then
  1801. begin
  1802. { .... also the segment registers }
  1803. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_GS));
  1804. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_FS));
  1805. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_ES));
  1806. list.concat(Taicpu.Op_reg(A_PUSH,S_W,NR_DS));
  1807. { save the registers of an interrupt procedure }
  1808. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDI));
  1809. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ESI));
  1810. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EDX));
  1811. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_ECX));
  1812. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EBX));
  1813. list.concat(Taicpu.Op_reg(A_PUSH,S_L,NR_EAX));
  1814. end;
  1815. {$endif i386}
  1816. { save old framepointer }
  1817. if not nostackframe then
  1818. begin
  1819. { return address }
  1820. stackmisalignment := sizeof(pint);
  1821. list.concat(tai_regalloc.alloc(current_procinfo.framepointer,nil));
  1822. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1823. CGmessage(cg_d_stackframe_omited)
  1824. else
  1825. begin
  1826. { push <frame_pointer> }
  1827. inc(stackmisalignment,sizeof(pint));
  1828. include(rg[R_INTREGISTER].preserved_by_proc,RS_FRAME_POINTER_REG);
  1829. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  1830. { Return address and FP are both on stack }
  1831. current_asmdata.asmcfi.cfa_def_cfa_offset(list,2*sizeof(pint));
  1832. current_asmdata.asmcfi.cfa_offset(list,NR_FRAME_POINTER_REG,-(2*sizeof(pint)));
  1833. list.concat(Taicpu.op_reg_reg(A_MOV,tcgsize2opsize[OS_ADDR],NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG));
  1834. current_asmdata.asmcfi.cfa_def_cfa_register(list,NR_FRAME_POINTER_REG);
  1835. end;
  1836. { allocate stackframe space }
  1837. if (localsize<>0) or
  1838. ((target_info.system in [system_i386_darwin,system_x86_64_darwin,
  1839. system_x86_64_win64,system_x86_64_linux,system_x86_64_freebsd]) and
  1840. (stackmisalignment <> 0) and
  1841. ((pi_do_call in current_procinfo.flags) or
  1842. (po_assembler in current_procinfo.procdef.procoptions))) then
  1843. begin
  1844. if (target_info.system in [system_i386_darwin,system_x86_64_darwin,
  1845. system_x86_64_win64,system_x86_64_linux,system_x86_64_freebsd]) then
  1846. localsize := align(localsize+stackmisalignment,16)-stackmisalignment;
  1847. cg.g_stackpointer_alloc(list,localsize);
  1848. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1849. current_asmdata.asmcfi.cfa_def_cfa_offset(list,localsize+sizeof(pint));
  1850. end;
  1851. end;
  1852. end;
  1853. { produces if necessary overflowcode }
  1854. procedure tcgx86.g_overflowcheck(list: TAsmList; const l:tlocation;def:tdef);
  1855. var
  1856. hl : tasmlabel;
  1857. ai : taicpu;
  1858. cond : TAsmCond;
  1859. begin
  1860. if not(cs_check_overflow in current_settings.localswitches) then
  1861. exit;
  1862. current_asmdata.getjumplabel(hl);
  1863. if not ((def.typ=pointerdef) or
  1864. ((def.typ=orddef) and
  1865. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,pasbool]))) then
  1866. cond:=C_NO
  1867. else
  1868. cond:=C_NB;
  1869. ai:=Taicpu.Op_Sym(A_Jcc,S_NO,hl);
  1870. ai.SetCondition(cond);
  1871. ai.is_jmp:=true;
  1872. list.concat(ai);
  1873. a_call_name(list,'FPC_OVERFLOW');
  1874. a_label(list,hl);
  1875. end;
  1876. procedure tcgx86.g_external_wrapper(list: TAsmList; procdef: tprocdef; const externalname: string);
  1877. var
  1878. ref : treference;
  1879. sym : tasmsymbol;
  1880. begin
  1881. if (target_info.system=system_i386_darwin) then
  1882. begin
  1883. { a_jmp_name jumps to a stub which is always pic-safe on darwin }
  1884. inherited g_external_wrapper(list,procdef,externalname);
  1885. exit;
  1886. end;
  1887. sym:=current_asmdata.RefAsmSymbol(externalname);
  1888. reference_reset_symbol(ref,sym,0);
  1889. { create pic'ed? }
  1890. if (cs_create_pic in current_settings.moduleswitches) and
  1891. { darwin/x86_64's assembler doesn't want @PLT after call symbols }
  1892. (target_info.system<>system_x86_64_darwin) then
  1893. begin
  1894. { it could be that we're called from a procedure not having the
  1895. got loaded
  1896. }
  1897. g_maybe_got_init(list);
  1898. ref.refaddr:=addr_pic
  1899. end
  1900. else
  1901. ref.refaddr:=addr_full;
  1902. list.concat(taicpu.op_ref(A_JMP,S_NO,ref));
  1903. end;
  1904. end.