cpubase.pas 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the PowerPC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This Unit contains the base types for the PowerPC
  19. }
  20. unit cpubase;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. strings,cutils,cclasses,aasmbase,cpuinfo,cginfo;
  25. {*****************************************************************************
  26. Assembler Opcodes
  27. *****************************************************************************}
  28. type
  29. TAsmOp=(A_None,
  30. { normal opcodes }
  31. a_add, a_add_, a_addo, a_addo_, a_addc, a_addc_, a_addco, a_addco_,
  32. a_adde, a_adde_, a_addeo, a_addeo_, a_addi, a_addic, a_addic_, a_addis,
  33. a_addme, a_addme_, a_addmeo, a_addmeo_, a_addze, a_addze_, a_addzeo,
  34. a_addzeo_, a_and, a_and_, a_andc, a_andc_, a_andi_, a_andis_, a_b,
  35. a_ba, a_bl, a_bla, a_bc, a_bca, a_bcl, a_bcla, a_bcctr, a_bcctrl, a_bclr,
  36. a_bclrl, a_cmp, a_cmpi, a_cmpl, a_cmpli, a_cntlzw, a_cntlzw_, a_crand,
  37. a_crandc, a_creqv, a_crnand, a_crnor, a_cror, a_crorc, a_crxor, a_dcba,
  38. a_dcbf, a_dcbi, a_dcbst, a_dcbt, a_divw, a_divw_, a_divwo, a_divwo_,
  39. a_divwu, a_divwu_, a_divwuo, a_divwuo_, a_eciwx, a_ecowx, a_eieio, a_eqv,
  40. a_eqv_, a_extsb, a_extsb_, a_extsh, a_extsh_, a_fabs, a_fabs_, a_fadd,
  41. a_fadd_, a_fadds, a_fadds_, a_fcmpo, a_fcmpu, a_fctiw, a_fctw_, a_fctwz,
  42. a_fctwz_, a_fdiv, a_fdiv_, a_fdivs, a_fdivs_, a_fmadd, a_fmadd_, a_fmadds,
  43. a_fmadds_, a_fmr, a_fmsub, a_fmsub_, a_fmsubs, a_fmsubs_, a_fmul, a_fmul_,
  44. a_fmuls, a_fmuls_, a_fnabs, a_fnabs_, a_fneg, a_fneg_, a_fnmadd,
  45. a_fnmadd_, a_fnmadds, a_fnmadds_, a_fnmsub, a_fnmsub_, a_fnmsubs,
  46. a_fnmsubs_, a_fres, a_fres_, a_frsp, a_frsp_, a_frsqrte, a_frsqrte_,
  47. a_fsel, a_fsel_, a_fsqrt, a_fsqrt_, a_fsqrts, a_fsqrts_, a_fsub, a_fsub_,
  48. a_fsubs, a_fsubs_, a_icbi, a_isync, a_lbz, a_lbzu, a_lbzux, a_lbzx,
  49. a_lfd, a_lfdu, a_lfdux, a_lfdx, a_lfs, a_lfsu, a_lfsux, a_lfsx, a_lha,
  50. a_lhau, a_lhaux, a_lhax, a_hbrx, a_lhz, a_lhzu, a_lhzux, a_lhzx, a_lmw,
  51. a_lswi, a_lswx, a_lwarx, a_lwbrx, a_lwz, a_lwzu, a_lwzux, a_lwzx, a_mcrf,
  52. a_mcrfs, a_mcrxr, a_lcrxe, a_mfcr, a_mffs, a_maffs_, a_mfmsr, a_mfspr, a_mfsr,
  53. a_mfsrin, a_mftb, a_mtfcrf, a_a_mtfd0, a_mtfsb1, a_mtfsf, a_mtfsf_,
  54. a_mtfsfi, a_mtfsfi_, a_mtmsr, a_mtspr, a_mtsr, a_mtsrin, a_mulhw,
  55. a_mulhw_, a_mulhwu, a_mulhwu_, a_mulli, a_mullw, a_mullw_, a_mullwo,
  56. a_mullwo_, a_nand, a_nand_, a_neg, a_neg_, a_nego, a_nego_, a_nor, a_nor_,
  57. a_or, a_or_, a_orc, a_orc_, a_ori, a_oris, a_rfi, a_rlwimi, a_rlwimi_,
  58. a_rlwinm, a_rlwinm_, a_rlwnm, a_sc, a_slw, a_slw_, a_sraw, a_sraw_,
  59. a_srawi, a_srawi_,a_srw, a_srw_, a_stb, a_stbu, a_stbux, a_stbx, a_stfd,
  60. a_stfdu, a_stfdux, a_stfdx, a_stfiwx, a_stfs, a_stfsu, a_stfsux, a_stfsx,
  61. a_sth, a_sthbrx, a_sthu, a_sthux, a_sthx, a_stmw, a_stswi, a_stswx, a_stw,
  62. a_stwbrx, a_stwx_, a_stwu, a_stwux, a_stwx, a_subf, a_subf_, a_subfo,
  63. a_subfo_, a_subfc, a_subfc_, a_subfco, a_subfco_, a_subfe, a_subfe_,
  64. a_subfeo, a_subfeo_, a_subfic, a_subfme, a_subfme_, a_subfmeo, a_subfmeo_,
  65. a_subfze, a_subfze_, a_subfzeo, a_subfzeo_, a_sync, a_tlbia, a_tlbie,
  66. a_tlbsync, a_tw, a_twi, a_xor, a_xor_, a_xori, a_xoris,
  67. { simplified mnemonics }
  68. a_subi, a_subis, a_subic, a_subic_, a_sub, a_sub_, a_subo, a_subo_,
  69. a_subc, a_subc_, a_subco, a_subco_, a_cmpwi, a_cmpw, a_cmplwi, a_cmplw,
  70. a_extlwi, a_extlwi_, a_extrwi, a_extrwi_, a_inslwi, a_inslwi_, a_insrwi,
  71. a_insrwi_, a_rotlwi, a_rotlwi_, a_rotlw, a_rotlw_, a_slwi, a_slwi_,
  72. a_srwi, a_srwi_, a_clrlwi, a_clrlwi_, a_clrrwi, a_clrrwi_, a_clrslwi,
  73. a_clrslwi_, a_blr, a_bctr, a_blrl, a_bctrl, a_crset, a_crclr, a_crmove,
  74. a_crnot, a_mt {move to special prupose reg}, a_mf {move from special purpose reg},
  75. a_nop, a_li, a_lis, a_la, a_mr, a_mr_, a_not, a_mtcr, a_mtlr, a_mflr,
  76. a_mtctr, a_mfctr);
  77. {# This should define the array of instructions as string }
  78. op2strtable=array[tasmop] of string[8];
  79. Const
  80. {# First value of opcode enumeration }
  81. firstop = low(tasmop);
  82. {# Last value of opcode enumeration }
  83. lastop = high(tasmop);
  84. {*****************************************************************************
  85. Registers
  86. *****************************************************************************}
  87. type
  88. tregister = (R_NO,
  89. R_0,R_1,R_2,R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10,R_11,R_12,R_13,R_14,R_15,R_16,
  90. R_17,R_18,R_19,R_20,R_21,R_22,R_23,R_24,R_25,R_26,R_27,R_28,R_29,R_30,R_31,
  91. R_F0,R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,
  92. R_F13,R_F14,R_F15,R_F16,R_F17, R_F18,R_F19,R_F20,R_F21,R_F22, R_F23,R_F24,
  93. R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31,
  94. R_M0,R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,
  95. R_M13,R_M14,R_M15,R_M16,R_M17,R_M18,R_M19,R_M20,R_M21,R_M22, R_M23,R_M24,
  96. R_M25,R_M26,R_M27,R_M28,R_M29,R_M30,R_M31,
  97. R_CR,R_CR0,R_CR1,R_CR2,R_CR3,R_CR4,R_CR5,R_CR6,R_CR7,
  98. R_XER,R_LR,R_CTR,R_FPSCR
  99. );
  100. {# Set type definition for registers }
  101. tregisterset = set of tregister;
  102. { A type to store register locations for 64 Bit values. }
  103. tregister64 = packed record
  104. reglo,reghi : tregister;
  105. end;
  106. { alias for compact code }
  107. treg64 = tregister64;
  108. {# Type definition for the array of string of register nnames }
  109. treg2strtable = array[tregister] of string[5];
  110. Const
  111. {# First register in the tregister enumeration }
  112. firstreg = low(tregister);
  113. {# Last register in the tregister enumeration }
  114. lastreg = high(tregister);
  115. R_SPR1 = R_XER;
  116. R_SPR8 = R_LR;
  117. R_SPR9 = R_CTR;
  118. R_TOC = R_2;
  119. { CR0 = 0;
  120. CR1 = 4;
  121. CR2 = 8;
  122. CR3 = 12;
  123. CR4 = 16;
  124. CR5 = 20;
  125. CR6 = 24;
  126. CR7 = 28;
  127. LT = 0;
  128. GT = 1;
  129. EQ = 2;
  130. SO = 3;
  131. FX = 4;
  132. FEX = 5;
  133. VX = 6;
  134. OX = 7;}
  135. mot_reg2str : treg2strtable = ('',
  136. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  137. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  138. 'r26','r27','r28','r29','r30','r31',
  139. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  140. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  141. 'F25','F26','F27','F28','F29','F30','F31',
  142. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  143. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  144. 'M25','M26','M27','M28','M29','M30','M31',
  145. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  146. 'XER','LR','CTR','FPSCR'
  147. );
  148. std_reg2str : treg2strtable = ('',
  149. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  150. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  151. 'r26','r27','r28','r29','r30','r31',
  152. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  153. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  154. 'F25','F26','F27','F28','F29','F30','F31',
  155. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  156. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  157. 'M25','M26','M27','M28','M29','M30','M31',
  158. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  159. 'XER','LR','CTR','FPSCR'
  160. );
  161. {*****************************************************************************
  162. Conditions
  163. *****************************************************************************}
  164. type
  165. TAsmCondFlag = (C_None { unconditional jumps },
  166. { conditions when not using ctr decrement etc }
  167. C_LT,C_LE,C_EQ,C_GE,C_GT,C_NL,C_NE,C_NG,C_SO,C_NS,C_UN,C_NU,
  168. { conditions when using ctr decrement etc }
  169. C_T,C_F,C_DNZ,C_DNZT,C_DNZF,C_DZ,C_DZT,C_DZF);
  170. const
  171. { these are in the XER, but when moved to CR_x they correspond with the }
  172. { bits below (still needs to be verified!!!) }
  173. C_OV = C_EQ;
  174. C_CA = C_GT;
  175. type
  176. TAsmCond = packed record
  177. case simple: boolean of
  178. false: (BO, BI: byte);
  179. true: (
  180. cond: TAsmCondFlag;
  181. case byte of
  182. 0: ();
  183. { specifies in which part of the cr the bit has to be }
  184. { tested for blt,bgt,beq,..,bnu }
  185. 1: (cr: R_CR0..R_CR7);
  186. { specifies the bit to test for bt,bf,bdz,..,bdzf }
  187. 2: (crbit: byte)
  188. );
  189. end;
  190. const
  191. AsmCondFlag2BO: Array[C_T..C_DZF] of Byte =
  192. (12,4,16,8,0,18,10,2);
  193. AsmCondFlag2BI: Array[C_LT..C_NU] of Byte =
  194. (0,1,2,0,1,0,2,1,3,3,3,3);
  195. AsmCondFlagTF: Array[TAsmCondFlag] of Boolean =
  196. (false,true,false,true,false,true,false,false,false,true,false,true,false,
  197. true,false,false,true,false,false,true,false);
  198. AsmCondFlag2Str: Array[TAsmCondFlag] of string[4] = ({cf_none}'',
  199. { conditions when not using ctr decrement etc}
  200. 'lt','le','eq','ge','gt','nl','ne','ng','so','ns','un','nu',
  201. 't','f','dnz','dzt','dnzf','dz','dzt','dzf');
  202. const
  203. CondAsmOps=3;
  204. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  205. A_BC, A_TW, A_TWI
  206. );
  207. {*****************************************************************************
  208. Flags
  209. *****************************************************************************}
  210. type
  211. TResFlagsEnum = (F_EQ,F_NE,F_LT,F_LE,F_GT,F_GE,F_SO,F_FX,F_FEX,F_VX,F_OX);
  212. TResFlags = record
  213. cr: R_CR0..R_CR7;
  214. flag: TResFlagsEnum;
  215. end;
  216. (*
  217. const
  218. { arrays for boolean location conversions }
  219. flag_2_cond : array[TResFlags] of TAsmCond =
  220. (C_E,C_NE,C_LT,C_LE,C_GT,C_GE,???????????????);
  221. *)
  222. {*****************************************************************************
  223. Reference
  224. *****************************************************************************}
  225. type
  226. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  227. { since we have only 16 offsets, we need to be able to specify the high }
  228. { and low 16 bits of the address of a symbol }
  229. trefsymaddr = (refs_full,refs_ha,refs_l);
  230. { reference record }
  231. preference = ^treference;
  232. treference = packed record
  233. { base register, R_NO if none }
  234. base,
  235. { index register, R_NO if none }
  236. index : tregister;
  237. { offset, 0 if none }
  238. offset : longint;
  239. { symbol this reference refers to, nil if none }
  240. symbol : tasmsymbol;
  241. { used in conjunction with symbols and offsets: refs_full means }
  242. { means a full 32bit reference, refs_ha means the upper 16 bits }
  243. { and refs_l the lower 16 bits of the address }
  244. symaddr : trefsymaddr;
  245. { changed when inlining and possibly in other cases, don't }
  246. { set manually }
  247. offsetfixup : longint;
  248. { used in conjunction with the previous field }
  249. options : trefoptions;
  250. { alignment this reference is guaranteed to have }
  251. alignment : byte;
  252. end;
  253. { reference record }
  254. pparareference = ^tparareference;
  255. tparareference = packed record
  256. index : tregister;
  257. offset : aword;
  258. end;
  259. const
  260. symaddr2str: array[trefsymaddr] of string[3] = ('','@ha','@l');
  261. {*****************************************************************************
  262. Operand
  263. *****************************************************************************}
  264. type
  265. toptype=(top_none,top_reg,top_ref,top_const,top_symbol,top_bool);
  266. toper=record
  267. ot : longint;
  268. case typ : toptype of
  269. top_none : ();
  270. top_reg : (reg:tregister);
  271. top_ref : (ref:^treference);
  272. top_const : (val:aword);
  273. top_symbol : (sym:tasmsymbol;symofs:longint);
  274. top_bool : (b: boolean);
  275. end;
  276. {*****************************************************************************
  277. Operand Sizes
  278. *****************************************************************************}
  279. {*****************************************************************************
  280. Generic Location
  281. *****************************************************************************}
  282. type
  283. TLoc=(
  284. { added for tracking problems}
  285. LOC_INVALID,
  286. { ordinal constant }
  287. LOC_CONSTANT,
  288. { in a processor register }
  289. LOC_REGISTER,
  290. { Constant register which shouldn't be modified }
  291. LOC_CREGISTER,
  292. { FPU register}
  293. LOC_FPUREGISTER,
  294. { Constant FPU register which shouldn't be modified }
  295. LOC_CFPUREGISTER,
  296. { multimedia register }
  297. LOC_MMREGISTER,
  298. { Constant multimedia reg which shouldn't be modified }
  299. LOC_CMMREGISTER,
  300. { in memory }
  301. LOC_REFERENCE,
  302. { in memory (constant) }
  303. LOC_CREFERENCE,
  304. { boolean results only, jump to false or true label }
  305. LOC_JUMP,
  306. { boolean results only, flags are set }
  307. LOC_FLAGS
  308. );
  309. { tparamlocation describes where a parameter for a procedure is stored.
  310. References are given from the caller's point of view. The usual
  311. TLocation isn't used, because contains a lot of unnessary fields.
  312. }
  313. tparalocation = packed record
  314. size : TCGSize;
  315. { The location type where the parameter is passed, usually
  316. LOC_REFERENCE,LOC_REGISTER or LOC_FPUREGISTER
  317. }
  318. loc : TLoc;
  319. { The stack pointer must be decreased by this value before
  320. the parameter is copied to the given destination.
  321. This allows to "encode" pushes with tparalocation.
  322. On the PowerPC, this field is unsed but it is there
  323. because several generic code accesses it.
  324. }
  325. sp_fixup : longint;
  326. case TLoc of
  327. LOC_REFERENCE : (reference : tparareference);
  328. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  329. LOC_REGISTER,LOC_CREGISTER : (
  330. case longint of
  331. 1 : (register,registerhigh : tregister);
  332. { overlay a registerlow }
  333. 2 : (registerlow : tregister);
  334. { overlay a 64 Bit register type }
  335. 3 : (reg64 : tregister64);
  336. 4 : (register64 : tregister64);
  337. );
  338. end;
  339. treglocation = packed record
  340. case longint of
  341. 1 : (register,registerhigh : tregister);
  342. { overlay a registerlow }
  343. 2 : (registerlow : tregister);
  344. { overlay a 64 Bit register type }
  345. 3 : (reg64 : tregister64);
  346. 4 : (register64 : tregister64);
  347. end;
  348. tlocation = packed record
  349. size : TCGSize;
  350. loc : tloc;
  351. case tloc of
  352. LOC_CREFERENCE,LOC_REFERENCE : (reference : treference);
  353. LOC_CONSTANT : (
  354. case longint of
  355. 1 : (value : AWord);
  356. { can't do this, this layout depends on the host cpu. Use }
  357. { lo(valueqword)/hi(valueqword) instead (JM) }
  358. { 2 : (valuelow, valuehigh:AWord); }
  359. { overlay a complete 64 Bit value }
  360. 3 : (valueqword : qword);
  361. );
  362. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  363. LOC_REGISTER,LOC_CREGISTER : (
  364. case longint of
  365. 1 : (registerlow,registerhigh : tregister);
  366. 2 : (register : tregister);
  367. { overlay a 64 Bit register type }
  368. 3 : (reg64 : tregister64);
  369. 4 : (register64 : tregister64);
  370. );
  371. LOC_FLAGS : (resflags : tresflags);
  372. end;
  373. {*****************************************************************************
  374. Constants
  375. *****************************************************************************}
  376. const
  377. max_operands = 5;
  378. lvaluelocations = [LOC_REFERENCE, LOC_CREGISTER, LOC_CFPUREGISTER,
  379. LOC_CMMREGISTER];
  380. {# Constant defining possibly all registers which might require saving }
  381. {$warning FIX ME !!!!!!!!! }
  382. ALL_REGISTERS = [R_0..R_FPSCR];
  383. general_registers = [R_0..R_31];
  384. {# low and high of the available maximum width integer general purpose }
  385. { registers }
  386. LoGPReg = R_0;
  387. HiGPReg = R_31;
  388. {# low and high of every possible width general purpose register (same as }
  389. { above on most architctures apart from the 80x86) }
  390. LoReg = R_0;
  391. HiReg = R_31;
  392. {# Table of registers which can be allocated by the code generator
  393. internally, when generating the code.
  394. }
  395. { legend: }
  396. { xxxregs = set of all possibly used registers of that type in the code }
  397. { generator }
  398. { usableregsxxx = set of all 32bit components of registers that can be }
  399. { possible allocated to a regvar or using getregisterxxx (this }
  400. { excludes registers which can be only used for parameter }
  401. { passing on ABI's that define this) }
  402. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  403. maxintregs = 18;
  404. intregs = [R_0..R_31];
  405. usableregsint = [R_13..R_27];
  406. c_countusableregsint = 18;
  407. maxfpuregs = 31-14+1;
  408. fpuregs = [R_F0..R_F31];
  409. usableregsfpu = [R_F14..R_F31];
  410. c_countusableregsfpu = 31-14+1;
  411. mmregs = [R_M0..R_M31];
  412. usableregsmm = [R_M14..R_M31];
  413. c_countusableregsmm = 31-14+1;
  414. firstsaveintreg = R_13;
  415. lastsaveintreg = R_27;
  416. firstsavefpureg = R_F14;
  417. lastsavefpureg = R_F31;
  418. { no altivec support yet. Need to override tcgobj.a_loadmm_* first in tcgppc }
  419. firstsavemmreg = R_NO;
  420. lastsavemmreg = R_NO;
  421. maxvarregs = 17;
  422. varregs : Array [1..maxvarregs] of Tregister =
  423. (R_14,R_15,R_16,R_17,R_18,R_19,R_20,R_21,R_22,R_23,R_24,R_25,
  424. R_26,R_27,R_28,R_29,R_30);
  425. maxfpuvarregs = 31-14+1;
  426. fpuvarregs : Array [1..maxfpuvarregs] of Tregister =
  427. (R_F14,R_F15,R_F16,R_F17,R_F18,R_F19,R_F20,R_F21,R_F22,R_F23,
  428. R_F24,R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31);
  429. max_param_regs_int = 8;
  430. param_regs_int: Array[1..max_param_regs_int] of tregister =
  431. (R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10);
  432. max_param_regs_fpu = 13;
  433. param_regs_fpu: Array[1..max_param_regs_fpu] of tregister =
  434. (R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,R_F13);
  435. max_param_regs_mm = 13;
  436. param_regs_mm: Array[1..max_param_regs_mm] of tregister =
  437. (R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,R_M13);
  438. {# Registers which are defined as scratch and no need to save across
  439. routine calls or in assembler blocks.
  440. }
  441. max_scratch_regs = 3;
  442. scratch_regs: Array[1..max_scratch_regs] of TRegister = (R_28,R_29,R_30);
  443. {*****************************************************************************
  444. Default generic sizes
  445. *****************************************************************************}
  446. {# Defines the default address size for a processor, }
  447. OS_ADDR = OS_32;
  448. {# the natural int size for a processor, }
  449. OS_INT = OS_32;
  450. {# the maximum float size for a processor, }
  451. OS_FLOAT = OS_F64;
  452. {# the size of a vector register for a processor }
  453. OS_VECTOR = OS_M128;
  454. {*****************************************************************************
  455. GDB Information
  456. *****************************************************************************}
  457. {# Register indexes for stabs information, when some
  458. parameters or variables are stored in registers.
  459. Taken from rs6000.h (DBX_REGISTER_NUMBER)
  460. from GCC 3.x source code. PowerPC has 1:1 mapping
  461. according to the order of the registers defined
  462. in GCC
  463. }
  464. stab_regindex : array[tregister] of shortint =
  465. (
  466. { R_NO }
  467. -1,
  468. { R0..R7 }
  469. 0,1,2,3,4,5,6,7,
  470. { R8..R15 }
  471. 8,9,10,11,12,13,14,15,
  472. { R16..R23 }
  473. 16,17,18,19,20,21,22,23,
  474. { R24..R32 }
  475. 24,25,26,27,28,29,30,31,
  476. { F0..F7 }
  477. 32,33,34,35,36,37,38,39,
  478. { F8..F15 }
  479. 40,41,42,43,44,45,46,47,
  480. { F16..F23 }
  481. 48,49,50,51,52,53,54,55,
  482. { F24..F31 }
  483. 56,57,58,59,60,61,62,63,
  484. { M0..M7 Multimedia registers are not supported by GCC }
  485. -1,-1,-1,-1,-1,-1,-1,-1,
  486. { M8..M15 }
  487. -1,-1,-1,-1,-1,-1,-1,-1,
  488. { M16..M23 }
  489. -1,-1,-1,-1,-1,-1,-1,-1,
  490. { M24..M31 }
  491. -1,-1,-1,-1,-1,-1,-1,-1,
  492. { CR }
  493. -1,
  494. { CR0..CR7 }
  495. 68,69,70,71,72,73,74,75,
  496. { XER }
  497. 76,
  498. { LR }
  499. 65,
  500. { CTR }
  501. 66,
  502. { FPSCR }
  503. -1
  504. );
  505. {*****************************************************************************
  506. Generic Register names
  507. *****************************************************************************}
  508. {# Stack pointer register }
  509. stack_pointer_reg = R_1;
  510. {# Frame pointer register }
  511. frame_pointer_reg = stack_pointer_reg;
  512. {# Self pointer register : contains the instance address of an
  513. object or class. }
  514. self_pointer_reg = R_9;
  515. {# Register for addressing absolute data in a position independant way,
  516. such as in PIC code. The exact meaning is ABI specific. For
  517. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  518. Taken from GCC rs6000.h
  519. }
  520. {$warning As indicated in rs6000.h, but can't find it anywhere else!}
  521. pic_offset_reg = R_30;
  522. {# Results are returned in this register (32-bit values) }
  523. accumulator = R_3;
  524. {the return_result_reg, is used inside the called function to store its return
  525. value when that is a scalar value otherwise a pointer to the address of the
  526. result is placed inside it}
  527. return_result_reg = accumulator;
  528. {the function_result_reg contains the function result after a call to a scalar
  529. function othewise it contains a pointer to the returned result}
  530. function_result_reg = accumulator;
  531. {# Hi-Results are returned in this register (64-bit value high register) }
  532. accumulatorhigh = R_4;
  533. { WARNING: don't change to R_ST0!! See comments above implementation of }
  534. { a_loadfpu* methods in rgcpu (JM) }
  535. fpu_result_reg = R_F1;
  536. mmresultreg = R_M0;
  537. {*****************************************************************************
  538. GCC /ABI linking information
  539. *****************************************************************************}
  540. {# Registers which must be saved when calling a routine declared as
  541. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  542. saved should be the ones as defined in the target ABI and / or GCC.
  543. This value can be deduced from CALLED_USED_REGISTERS array in the
  544. GCC source.
  545. }
  546. std_saved_registers = [R_13..R_29];
  547. {# Required parameter alignment when calling a routine declared as
  548. stdcall and cdecl. The alignment value should be the one defined
  549. by GCC or the target ABI.
  550. The value of this constant is equal to the constant
  551. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  552. }
  553. std_param_align = 4; { for 32-bit version only }
  554. {*****************************************************************************
  555. CPU Dependent Constants
  556. *****************************************************************************}
  557. LinkageAreaSize = 24;
  558. { offset in the linkage area for the saved stack pointer }
  559. LA_SP = 0;
  560. { offset in the linkage area for the saved conditional register}
  561. LA_CR = 4;
  562. { offset in the linkage area for the saved link register}
  563. LA_LR = 8;
  564. { offset in the linkage area for the saved RTOC register}
  565. LA_RTOC = 20;
  566. {*****************************************************************************
  567. Helpers
  568. *****************************************************************************}
  569. function is_calljmp(o:tasmop):boolean;
  570. procedure inverse_flags(var r : TResFlags);
  571. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  572. function flags_to_cond(const f: TResFlags) : TAsmCond;
  573. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  574. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  575. implementation
  576. uses
  577. verbose;
  578. {*****************************************************************************
  579. Helpers
  580. *****************************************************************************}
  581. function is_calljmp(o:tasmop):boolean;
  582. begin
  583. is_calljmp:=false;
  584. case o of
  585. A_B,A_BA,A_BL,A_BLA,A_BC,A_BCA,A_BCL,A_BCLA,A_BCCTR,A_BCCTRL,A_BCLR,
  586. A_BCLRL,A_TW,A_TWI: is_calljmp:=true;
  587. end;
  588. end;
  589. procedure inverse_flags(var r: TResFlags);
  590. const
  591. inv_flags: array[F_EQ..F_GE] of TResFlagsEnum =
  592. (F_NE,F_EQ,F_GE,F_GE,F_LE,F_LT);
  593. begin
  594. r.flag := inv_flags[r.flag];
  595. end;
  596. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  597. const
  598. inv_condflags:array[TAsmCondFlag] of TAsmCondFlag=(C_None,
  599. C_GE,C_GT,C_NE,C_LT,C_LE,C_LT,C_EQ,C_GT,C_NS,C_SO,C_NU,C_UN,
  600. C_F,C_T,C_DNZ,C_DNZF,C_DNZT,C_DZ,C_DZF,C_DZT);
  601. begin
  602. r := c;
  603. r.cond := inv_condflags[c.cond];
  604. end;
  605. function flags_to_cond(const f: TResFlags) : TAsmCond;
  606. const
  607. flag_2_cond: array[F_EQ..F_SO] of TAsmCondFlag =
  608. (C_EQ,C_NE,C_LT,C_LE,C_GT,C_GE,C_SO);
  609. begin
  610. if f.flag > high(flag_2_cond) then
  611. internalerror(200112301);
  612. result.simple := true;
  613. result.cr := f.cr;
  614. result.cond := flag_2_cond[f.flag];
  615. end;
  616. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  617. begin
  618. r.simple := false;
  619. r.bo := bo;
  620. r.bi := bi;
  621. end;
  622. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  623. begin
  624. r.simple := true;
  625. r.cond := cond;
  626. case cond of
  627. C_NONE:;
  628. C_T..C_DZF: r.crbit := cr
  629. else r.cr := tregister(ord(R_CR0)+cr);
  630. end;
  631. end;
  632. end.
  633. {
  634. $Log$
  635. Revision 1.38 2002-11-25 17:43:27 peter
  636. * splitted defbase in defutil,symutil,defcmp
  637. * merged isconvertable and is_equal into compare_defs(_ext)
  638. * made operator search faster by walking the list only once
  639. Revision 1.37 2002/11/24 14:28:56 jonas
  640. + some comments describing the fields of treference
  641. Revision 1.36 2002/11/17 18:26:16 mazen
  642. * fixed a compilation bug accmulator-->accumulator, in definition of return_result_reg
  643. Revision 1.35 2002/11/17 17:49:09 mazen
  644. + return_result_reg and function_result_reg are now used, in all plateforms, to pass functions result between called function and its caller. See the explanation of each one
  645. Revision 1.34 2002/09/17 18:54:06 jonas
  646. * a_load_reg_reg() now has two size parameters: source and dest. This
  647. allows some optimizations on architectures that don't encode the
  648. register size in the register name.
  649. Revision 1.33 2002/09/07 17:54:59 florian
  650. * first part of PowerPC fixes
  651. Revision 1.32 2002/09/07 15:25:14 peter
  652. * old logs removed and tabs fixed
  653. Revision 1.31 2002/09/01 21:04:49 florian
  654. * several powerpc related stuff fixed
  655. Revision 1.30 2002/08/18 22:16:15 florian
  656. + the ppc gas assembler writer adds now registers aliases
  657. to the assembler file
  658. Revision 1.29 2002/08/18 21:36:42 florian
  659. + handling of local variables in direct reader implemented
  660. Revision 1.28 2002/08/14 18:41:47 jonas
  661. - remove valuelow/valuehigh fields from tlocation, because they depend
  662. on the endianess of the host operating system -> difficult to get
  663. right. Use lo/hi(location.valueqword) instead (remember to use
  664. valueqword and not value!!)
  665. Revision 1.27 2002/08/13 21:40:58 florian
  666. * more fixes for ppc calling conventions
  667. Revision 1.26 2002/08/12 15:08:44 carl
  668. + stab register indexes for powerpc (moved from gdb to cpubase)
  669. + tprocessor enumeration moved to cpuinfo
  670. + linker in target_info is now a class
  671. * many many updates for m68k (will soon start to compile)
  672. - removed some ifdef or correct them for correct cpu
  673. Revision 1.25 2002/08/10 17:15:06 jonas
  674. * endianess fix
  675. Revision 1.24 2002/08/06 20:55:24 florian
  676. * first part of ppc calling conventions fix
  677. Revision 1.23 2002/08/04 12:57:56 jonas
  678. * more misc. fixes, mostly constant-related
  679. Revision 1.22 2002/07/27 19:57:18 jonas
  680. * some typo corrections in the instruction tables
  681. * renamed the m* registers to v*
  682. Revision 1.21 2002/07/26 12:30:51 jonas
  683. * fixed typo in instruction table (_subco_ -> a_subco)
  684. Revision 1.20 2002/07/25 18:04:10 carl
  685. + FPURESULTREG -> FPU_RESULT_REG
  686. Revision 1.19 2002/07/13 19:38:44 florian
  687. * some more generic calling stuff fixed
  688. Revision 1.18 2002/07/11 14:41:34 florian
  689. * start of the new generic parameter handling
  690. Revision 1.17 2002/07/11 07:35:36 jonas
  691. * some available registers fixes
  692. Revision 1.16 2002/07/09 19:45:01 jonas
  693. * unarynminus and shlshr node fixed for 32bit and smaller ordinals
  694. * small fixes in the assembler writer
  695. * changed scratch registers, because they were used by the linker (r11
  696. and r12) and by the abi under linux (r31)
  697. Revision 1.15 2002/07/07 09:44:31 florian
  698. * powerpc target fixed, very simple units can be compiled
  699. Revision 1.14 2002/05/18 13:34:26 peter
  700. * readded missing revisions
  701. Revision 1.12 2002/05/14 19:35:01 peter
  702. * removed old logs and updated copyright year
  703. Revision 1.11 2002/05/14 17:28:10 peter
  704. * synchronized cpubase between powerpc and i386
  705. * moved more tables from cpubase to cpuasm
  706. * tai_align_abstract moved to tainst, cpuasm must define
  707. the tai_align class now, which may be empty
  708. }