ncgutil.pas 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Helper routines for all code generators
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgutil;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,cpuinfo,
  22. globtype,
  23. cpubase,cgbase,parabase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. symconst,symbase,symdef,symsym,symtype,symtable
  26. {$ifndef cpu64bitalu}
  27. ,cg64f32
  28. {$endif not cpu64bitalu}
  29. ;
  30. type
  31. tloadregvars = (lr_dont_load_regvars, lr_load_regvars);
  32. pusedregvars = ^tusedregvars;
  33. tusedregvars = record
  34. intregvars, fpuregvars, mmregvars: Tsuperregisterworklist;
  35. end;
  36. {
  37. Not used currently, implemented because I thought we had to
  38. synchronise around if/then/else as well, but not needed. May
  39. still be useful for SSA once we get around to implementing
  40. that (JM)
  41. pusedregvarscommon = ^tusedregvarscommon;
  42. tusedregvarscommon = record
  43. allregvars, commonregvars, myregvars: tusedregvars;
  44. end;
  45. }
  46. procedure firstcomplex(p : tbinarynode);
  47. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  48. // procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  49. procedure location_force_fpureg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  50. procedure location_force_mmregscalar(list:TAsmList;var l: tlocation;maybeconst:boolean);
  51. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  52. procedure location_allocate_register(list:TAsmList;out l: tlocation;def: tdef;constant: boolean);
  53. { loads a cgpara into a tlocation; assumes that loc.loc is already
  54. initialised }
  55. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  56. { allocate registers for a tlocation; assumes that loc.loc is already
  57. set to LOC_CREGISTER/LOC_CFPUREGISTER/... }
  58. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  59. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  60. function has_alias_name(pd:tprocdef;const s:string):boolean;
  61. procedure alloc_proc_symbol(pd: tprocdef);
  62. procedure gen_proc_symbol(list:TAsmList);
  63. procedure gen_proc_entry_code(list:TAsmList);
  64. procedure gen_proc_exit_code(list:TAsmList);
  65. procedure gen_stack_check_size_para(list:TAsmList);
  66. procedure gen_stack_check_call(list:TAsmList);
  67. procedure gen_save_used_regs(list:TAsmList);
  68. procedure gen_restore_used_regs(list:TAsmList);
  69. procedure gen_load_para_value(list:TAsmList);
  70. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  71. procedure gen_intf_wrappers(list:TAsmList;st:TSymtable;nested:boolean);
  72. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  73. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  74. { adds the regvars used in n and its children to rv.allregvars,
  75. those which were already in rv.allregvars to rv.commonregvars and
  76. uses rv.myregvars as scratch (so that two uses of the same regvar
  77. in a single tree to make it appear in commonregvars). Useful to
  78. find out which regvars are used in two different node trees
  79. (e.g. in the "else" and "then" path, or in various case blocks }
  80. // procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  81. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  82. { if the result of n is a LOC_C(..)REGISTER, try to find the corresponding }
  83. { loadn and change its location to a new register (= SSA). In case reload }
  84. { is true, transfer the old to the new register }
  85. procedure maybechangeloadnodereg(list: TAsmList; var n: tnode; reload: boolean);
  86. {#
  87. Allocate the buffers for exception management and setjmp environment.
  88. Return a pointer to these buffers, send them to the utility routine
  89. so they are registered, and then call setjmp.
  90. Then compare the result of setjmp with 0, and if not equal
  91. to zero, then jump to exceptlabel.
  92. Also store the result of setjmp to a temporary space by calling g_save_exception_reason
  93. It is to note that this routine may be called *after* the stackframe of a
  94. routine has been called, therefore on machines where the stack cannot
  95. be modified, all temps should be allocated on the heap instead of the
  96. stack.
  97. }
  98. const
  99. EXCEPT_BUF_SIZE = 3*sizeof(pint);
  100. type
  101. texceptiontemps=record
  102. jmpbuf,
  103. envbuf,
  104. reasonbuf : treference;
  105. end;
  106. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  107. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  108. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  109. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  110. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  111. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  112. procedure location_free(list: TAsmList; const location : TLocation);
  113. function getprocalign : shortint;
  114. procedure gen_fpc_dummy(list : TAsmList);
  115. implementation
  116. uses
  117. version,
  118. cutils,cclasses,
  119. globals,systems,verbose,export,
  120. ppu,defutil,
  121. procinfo,paramgr,fmodule,
  122. regvars,dbgbase,
  123. pass_1,pass_2,
  124. nbas,ncon,nld,nmem,nutils,ngenutil,
  125. tgobj,cgobj,cgcpu,hlcgobj,hlcgcpu
  126. {$ifdef powerpc}
  127. , cpupi
  128. {$endif}
  129. {$ifdef powerpc64}
  130. , cpupi
  131. {$endif}
  132. {$ifdef SUPPORT_MMX}
  133. , cgx86
  134. {$endif SUPPORT_MMX}
  135. ;
  136. {*****************************************************************************
  137. Misc Helpers
  138. *****************************************************************************}
  139. {$if first_mm_imreg = 0}
  140. {$WARN 4044 OFF} { Comparison might be always false ... }
  141. {$endif}
  142. procedure location_free(list: TAsmList; const location : TLocation);
  143. begin
  144. case location.loc of
  145. LOC_VOID:
  146. ;
  147. LOC_REGISTER,
  148. LOC_CREGISTER:
  149. begin
  150. {$ifdef cpu64bitalu}
  151. { x86-64 system v abi:
  152. structs with up to 16 bytes are returned in registers }
  153. if location.size in [OS_128,OS_S128] then
  154. begin
  155. if getsupreg(location.register)<first_int_imreg then
  156. cg.ungetcpuregister(list,location.register);
  157. if getsupreg(location.registerhi)<first_int_imreg then
  158. cg.ungetcpuregister(list,location.registerhi);
  159. end
  160. {$else cpu64bitalu}
  161. if location.size in [OS_64,OS_S64] then
  162. begin
  163. if getsupreg(location.register64.reglo)<first_int_imreg then
  164. cg.ungetcpuregister(list,location.register64.reglo);
  165. if getsupreg(location.register64.reghi)<first_int_imreg then
  166. cg.ungetcpuregister(list,location.register64.reghi);
  167. end
  168. {$endif cpu64bitalu}
  169. else
  170. if getsupreg(location.register)<first_int_imreg then
  171. cg.ungetcpuregister(list,location.register);
  172. end;
  173. LOC_FPUREGISTER,
  174. LOC_CFPUREGISTER:
  175. begin
  176. if getsupreg(location.register)<first_fpu_imreg then
  177. cg.ungetcpuregister(list,location.register);
  178. end;
  179. LOC_MMREGISTER,
  180. LOC_CMMREGISTER :
  181. begin
  182. if getsupreg(location.register)<first_mm_imreg then
  183. cg.ungetcpuregister(list,location.register);
  184. end;
  185. LOC_REFERENCE,
  186. LOC_CREFERENCE :
  187. begin
  188. if paramanager.use_fixed_stack then
  189. location_freetemp(list,location);
  190. end;
  191. else
  192. internalerror(2004110211);
  193. end;
  194. end;
  195. procedure firstcomplex(p : tbinarynode);
  196. var
  197. fcl, fcr: longint;
  198. ncl, ncr: longint;
  199. begin
  200. { always calculate boolean AND and OR from left to right }
  201. if (p.nodetype in [orn,andn]) and
  202. is_boolean(p.left.resultdef) then
  203. begin
  204. if nf_swapped in p.flags then
  205. internalerror(200709253);
  206. end
  207. else
  208. begin
  209. fcl:=node_resources_fpu(p.left);
  210. fcr:=node_resources_fpu(p.right);
  211. ncl:=node_complexity(p.left);
  212. ncr:=node_complexity(p.right);
  213. { We swap left and right if
  214. a) right needs more floating point registers than left, and
  215. left needs more than 0 floating point registers (if it
  216. doesn't need any, swapping won't change the floating
  217. point register pressure)
  218. b) both left and right need an equal amount of floating
  219. point registers or right needs no floating point registers,
  220. and in addition right has a higher complexity than left
  221. (+- needs more integer registers, but not necessarily)
  222. }
  223. if ((fcr>fcl) and
  224. (fcl>0)) or
  225. (((fcr=fcl) or
  226. (fcr=0)) and
  227. (ncr>ncl)) then
  228. p.swapleftright
  229. end;
  230. end;
  231. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  232. {
  233. produces jumps to true respectively false labels using boolean expressions
  234. depending on whether the loading of regvars is currently being
  235. synchronized manually (such as in an if-node) or automatically (most of
  236. the other cases where this procedure is called), loadregvars can be
  237. "lr_load_regvars" or "lr_dont_load_regvars"
  238. }
  239. var
  240. opsize : tcgsize;
  241. storepos : tfileposinfo;
  242. tmpreg : tregister;
  243. begin
  244. if nf_error in p.flags then
  245. exit;
  246. storepos:=current_filepos;
  247. current_filepos:=p.fileinfo;
  248. if is_boolean(p.resultdef) then
  249. begin
  250. {$ifdef OLDREGVARS}
  251. if loadregvars = lr_load_regvars then
  252. load_all_regvars(list);
  253. {$endif OLDREGVARS}
  254. if is_constboolnode(p) then
  255. begin
  256. if Tordconstnode(p).value.uvalue<>0 then
  257. cg.a_jmp_always(list,current_procinfo.CurrTrueLabel)
  258. else
  259. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel)
  260. end
  261. else
  262. begin
  263. opsize:=def_cgsize(p.resultdef);
  264. case p.location.loc of
  265. LOC_SUBSETREG,LOC_CSUBSETREG,
  266. LOC_SUBSETREF,LOC_CSUBSETREF:
  267. begin
  268. tmpreg := cg.getintregister(list,OS_INT);
  269. hlcg.a_load_loc_reg(list,p.resultdef,osuinttype,p.location,tmpreg);
  270. cg.a_cmp_const_reg_label(list,OS_INT,OC_NE,0,tmpreg,current_procinfo.CurrTrueLabel);
  271. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  272. end;
  273. LOC_CREGISTER,LOC_REGISTER,LOC_CREFERENCE,LOC_REFERENCE :
  274. begin
  275. {$ifdef cpu64bitalu}
  276. if opsize in [OS_128,OS_S128] then
  277. begin
  278. hlcg.location_force_reg(list,p.location,p.resultdef,hlcg.tcgsize2orddef(opsize),true);
  279. tmpreg:=cg.getintregister(list,OS_64);
  280. cg.a_op_reg_reg_reg(list,OP_OR,OS_64,p.location.register128.reglo,p.location.register128.reghi,tmpreg);
  281. location_reset(p.location,LOC_REGISTER,OS_64);
  282. p.location.register:=tmpreg;
  283. opsize:=OS_64;
  284. end;
  285. {$else cpu64bitalu}
  286. if opsize in [OS_64,OS_S64] then
  287. begin
  288. hlcg.location_force_reg(list,p.location,p.resultdef,hlcg.tcgsize2orddef(opsize),true);
  289. tmpreg:=cg.getintregister(list,OS_32);
  290. cg.a_op_reg_reg_reg(list,OP_OR,OS_32,p.location.register64.reglo,p.location.register64.reghi,tmpreg);
  291. location_reset(p.location,LOC_REGISTER,OS_32);
  292. p.location.register:=tmpreg;
  293. opsize:=OS_32;
  294. end;
  295. {$endif cpu64bitalu}
  296. cg.a_cmp_const_loc_label(list,opsize,OC_NE,0,p.location,current_procinfo.CurrTrueLabel);
  297. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  298. end;
  299. LOC_JUMP:
  300. ;
  301. {$ifdef cpuflags}
  302. LOC_FLAGS :
  303. begin
  304. cg.a_jmp_flags(list,p.location.resflags,current_procinfo.CurrTrueLabel);
  305. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  306. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  307. end;
  308. {$endif cpuflags}
  309. else
  310. begin
  311. printnode(output,p);
  312. internalerror(200308241);
  313. end;
  314. end;
  315. end;
  316. end
  317. else
  318. internalerror(200112305);
  319. current_filepos:=storepos;
  320. end;
  321. (*
  322. This code needs fixing. It is not safe to use rgint; on the m68000 it
  323. would be rgaddr.
  324. procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  325. begin
  326. case t.loc of
  327. LOC_REGISTER:
  328. begin
  329. { can't be a regvar, since it would be LOC_CREGISTER then }
  330. exclude(regs,getsupreg(t.register));
  331. if t.register64.reghi<>NR_NO then
  332. exclude(regs,getsupreg(t.register64.reghi));
  333. end;
  334. LOC_CREFERENCE,LOC_REFERENCE:
  335. begin
  336. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  337. (getsupreg(t.reference.base) in cg.rgint.usableregs) then
  338. exclude(regs,getsupreg(t.reference.base));
  339. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  340. (getsupreg(t.reference.index) in cg.rgint.usableregs) then
  341. exclude(regs,getsupreg(t.reference.index));
  342. end;
  343. end;
  344. end;
  345. *)
  346. {*****************************************************************************
  347. EXCEPTION MANAGEMENT
  348. *****************************************************************************}
  349. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  350. var
  351. srsym : ttypesym;
  352. begin
  353. if jmp_buf_size=-1 then
  354. begin
  355. srsym:=search_system_type('JMP_BUF');
  356. jmp_buf_size:=srsym.typedef.size;
  357. jmp_buf_align:=srsym.typedef.alignment;
  358. end;
  359. tg.GetTemp(list,EXCEPT_BUF_SIZE,sizeof(pint),tt_persistent,t.envbuf);
  360. tg.GetTemp(list,jmp_buf_size,jmp_buf_align,tt_persistent,t.jmpbuf);
  361. tg.GetTemp(list,sizeof(pint),sizeof(pint),tt_persistent,t.reasonbuf);
  362. end;
  363. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  364. begin
  365. tg.Ungettemp(list,t.jmpbuf);
  366. tg.ungettemp(list,t.envbuf);
  367. tg.ungettemp(list,t.reasonbuf);
  368. end;
  369. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  370. var
  371. paraloc1,paraloc2,paraloc3 : tcgpara;
  372. pd: tprocdef;
  373. begin
  374. pd:=search_system_proc('fpc_pushexceptaddr');
  375. paraloc1.init;
  376. paraloc2.init;
  377. paraloc3.init;
  378. paramanager.getintparaloc(pd,1,paraloc1);
  379. paramanager.getintparaloc(pd,2,paraloc2);
  380. paramanager.getintparaloc(pd,3,paraloc3);
  381. cg.a_loadaddr_ref_cgpara(list,t.envbuf,paraloc3);
  382. cg.a_loadaddr_ref_cgpara(list,t.jmpbuf,paraloc2);
  383. { push type of exceptionframe }
  384. cg.a_load_const_cgpara(list,OS_S32,1,paraloc1);
  385. paramanager.freecgpara(list,paraloc3);
  386. paramanager.freecgpara(list,paraloc2);
  387. paramanager.freecgpara(list,paraloc1);
  388. cg.allocallcpuregisters(list);
  389. cg.a_call_name(list,'FPC_PUSHEXCEPTADDR',false);
  390. cg.deallocallcpuregisters(list);
  391. pd:=search_system_proc('fpc_setjmp');
  392. paramanager.getintparaloc(pd,1,paraloc1);
  393. cg.a_load_reg_cgpara(list,OS_ADDR,NR_FUNCTION_RESULT_REG,paraloc1);
  394. paramanager.freecgpara(list,paraloc1);
  395. cg.allocallcpuregisters(list);
  396. cg.a_call_name(list,'FPC_SETJMP',false);
  397. cg.deallocallcpuregisters(list);
  398. cg.alloccpuregisters(list,R_INTREGISTER,[RS_FUNCTION_RESULT_REG]);
  399. cg.g_exception_reason_save(list, t.reasonbuf);
  400. cg.a_cmp_const_reg_label(list,OS_S32,OC_NE,0,cg.makeregsize(list,NR_FUNCTION_RESULT_REG,OS_S32),exceptlabel);
  401. cg.dealloccpuregisters(list,R_INTREGISTER,[RS_FUNCTION_RESULT_REG]);
  402. paraloc1.done;
  403. paraloc2.done;
  404. paraloc3.done;
  405. end;
  406. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  407. begin
  408. cg.allocallcpuregisters(list);
  409. cg.a_call_name(list,'FPC_POPADDRSTACK',false);
  410. cg.deallocallcpuregisters(list);
  411. if not onlyfree then
  412. begin
  413. { g_exception_reason_load already allocates NR_FUNCTION_RESULT_REG }
  414. cg.g_exception_reason_load(list, t.reasonbuf);
  415. cg.a_cmp_const_reg_label(list,OS_INT,OC_EQ,a,NR_FUNCTION_RESULT_REG,endexceptlabel);
  416. cg.a_reg_dealloc(list,NR_FUNCTION_RESULT_REG);
  417. end;
  418. end;
  419. {*****************************************************************************
  420. TLocation
  421. *****************************************************************************}
  422. procedure location_force_fpureg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  423. var
  424. reg : tregister;
  425. href : treference;
  426. begin
  427. if (l.loc<>LOC_FPUREGISTER) and
  428. ((l.loc<>LOC_CFPUREGISTER) or (not maybeconst)) then
  429. begin
  430. { if it's in an mm register, store to memory first }
  431. if (l.loc in [LOC_MMREGISTER,LOC_CMMREGISTER]) then
  432. begin
  433. tg.GetTemp(list,tcgsize2size[l.size],tcgsize2size[l.size],tt_normal,href);
  434. cg.a_loadmm_reg_ref(list,l.size,l.size,l.register,href,mms_movescalar);
  435. location_reset_ref(l,LOC_REFERENCE,l.size,0);
  436. l.reference:=href;
  437. end;
  438. reg:=cg.getfpuregister(list,l.size);
  439. cg.a_loadfpu_loc_reg(list,l.size,l,reg);
  440. location_freetemp(list,l);
  441. location_reset(l,LOC_FPUREGISTER,l.size);
  442. l.register:=reg;
  443. end;
  444. end;
  445. procedure location_force_mmregscalar(list:TAsmList;var l: tlocation;maybeconst:boolean);
  446. var
  447. reg : tregister;
  448. href : treference;
  449. newsize : tcgsize;
  450. begin
  451. if (l.loc<>LOC_MMREGISTER) and
  452. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  453. begin
  454. { if it's in an fpu register, store to memory first }
  455. if (l.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  456. begin
  457. tg.GetTemp(list,tcgsize2size[l.size],tcgsize2size[l.size],tt_normal,href);
  458. cg.a_loadfpu_reg_ref(list,l.size,l.size,l.register,href);
  459. location_reset_ref(l,LOC_REFERENCE,l.size,0);
  460. l.reference:=href;
  461. end;
  462. {$ifndef cpu64bitalu}
  463. if (l.loc in [LOC_REGISTER,LOC_CREGISTER]) and
  464. (l.size in [OS_64,OS_S64]) then
  465. begin
  466. reg:=cg.getmmregister(list,OS_F64);
  467. cg64.a_loadmm_intreg64_reg(list,OS_F64,l.register64,reg);
  468. l.size:=OS_F64
  469. end
  470. else
  471. {$endif not cpu64bitalu}
  472. begin
  473. { on ARM, CFP values may be located in integer registers,
  474. and its second_int_to_real() also uses this routine to
  475. force integer (memory) values in an mmregister }
  476. if (l.size in [OS_32,OS_S32]) then
  477. newsize:=OS_F32
  478. else if (l.size in [OS_64,OS_S64]) then
  479. newsize:=OS_F64
  480. else
  481. newsize:=l.size;
  482. reg:=cg.getmmregister(list,newsize);
  483. hlcg.a_loadmm_loc_reg(list,l.size,newsize,l,reg,mms_movescalar);
  484. l.size:=newsize;
  485. end;
  486. location_freetemp(list,l);
  487. location_reset(l,LOC_MMREGISTER,l.size);
  488. l.register:=reg;
  489. end;
  490. end;
  491. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  492. var
  493. tmpreg: tregister;
  494. begin
  495. if (setbase<>0) then
  496. begin
  497. if not(l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  498. internalerror(2007091502);
  499. { subtract the setbase }
  500. case l.loc of
  501. LOC_CREGISTER:
  502. begin
  503. tmpreg := cg.getintregister(list,l.size);
  504. cg.a_op_const_reg_reg(list,OP_SUB,l.size,setbase,l.register,tmpreg);
  505. l.loc:=LOC_REGISTER;
  506. l.register:=tmpreg;
  507. end;
  508. LOC_REGISTER:
  509. begin
  510. cg.a_op_const_reg(list,OP_SUB,l.size,setbase,l.register);
  511. end;
  512. end;
  513. end;
  514. end;
  515. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  516. var
  517. reg : tregister;
  518. begin
  519. if (l.loc<>LOC_MMREGISTER) and
  520. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  521. begin
  522. reg:=cg.getmmregister(list,OS_VECTOR);
  523. hlcg.a_loadmm_loc_reg(list,l.size,OS_VECTOR,l,reg,nil);
  524. location_freetemp(list,l);
  525. location_reset(l,LOC_MMREGISTER,OS_VECTOR);
  526. l.register:=reg;
  527. end;
  528. end;
  529. procedure location_allocate_register(list: TAsmList;out l: tlocation;def: tdef;constant: boolean);
  530. begin
  531. l.size:=def_cgsize(def);
  532. if (def.typ=floatdef) and
  533. not(cs_fp_emulation in current_settings.moduleswitches) then
  534. begin
  535. if use_vectorfpu(def) then
  536. begin
  537. if constant then
  538. location_reset(l,LOC_CMMREGISTER,l.size)
  539. else
  540. location_reset(l,LOC_MMREGISTER,l.size);
  541. l.register:=cg.getmmregister(list,l.size);
  542. end
  543. else
  544. begin
  545. if constant then
  546. location_reset(l,LOC_CFPUREGISTER,l.size)
  547. else
  548. location_reset(l,LOC_FPUREGISTER,l.size);
  549. l.register:=cg.getfpuregister(list,l.size);
  550. end;
  551. end
  552. else
  553. begin
  554. if constant then
  555. location_reset(l,LOC_CREGISTER,l.size)
  556. else
  557. location_reset(l,LOC_REGISTER,l.size);
  558. {$ifdef cpu64bitalu}
  559. if l.size in [OS_128,OS_S128,OS_F128] then
  560. begin
  561. l.register128.reglo:=cg.getintregister(list,OS_64);
  562. l.register128.reghi:=cg.getintregister(list,OS_64);
  563. end
  564. else
  565. {$else cpu64bitalu}
  566. if l.size in [OS_64,OS_S64,OS_F64] then
  567. begin
  568. l.register64.reglo:=cg.getintregister(list,OS_32);
  569. l.register64.reghi:=cg.getintregister(list,OS_32);
  570. end
  571. else
  572. {$endif cpu64bitalu}
  573. { Note: for withs of records (and maybe objects, classes, etc.) an
  574. address register could be set here, but that is later
  575. changed to an intregister neverthless when in the
  576. tcgassignmentnode maybechangeloadnodereg is called for the
  577. temporary node; so the workaround for now is to fix the
  578. symptoms... }
  579. l.register:=cg.getintregister(list,l.size);
  580. end;
  581. end;
  582. {****************************************************************************
  583. Init/Finalize Code
  584. ****************************************************************************}
  585. procedure copyvalueparas(p:TObject;arg:pointer);
  586. var
  587. href : treference;
  588. hreg : tregister;
  589. list : TAsmList;
  590. hsym : tparavarsym;
  591. l : longint;
  592. localcopyloc : tlocation;
  593. sizedef : tdef;
  594. begin
  595. list:=TAsmList(arg);
  596. if (tsym(p).typ=paravarsym) and
  597. (tparavarsym(p).varspez=vs_value) and
  598. (paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  599. begin
  600. { we have no idea about the alignment at the caller side }
  601. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  602. if is_open_array(tparavarsym(p).vardef) or
  603. is_array_of_const(tparavarsym(p).vardef) then
  604. begin
  605. { cdecl functions don't have a high pointer so it is not possible to generate
  606. a local copy }
  607. if not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  608. begin
  609. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  610. if not assigned(hsym) then
  611. internalerror(200306061);
  612. hreg:=cg.getaddressregister(list);
  613. if not is_packed_array(tparavarsym(p).vardef) then
  614. hlcg.g_copyvaluepara_openarray(list,href,hsym.initialloc,tarraydef(tparavarsym(p).vardef),hreg)
  615. else
  616. internalerror(2006080401);
  617. // cg.g_copyvaluepara_packedopenarray(list,href,hsym.intialloc,tarraydef(tparavarsym(p).vardef).elepackedbitsize,hreg);
  618. sizedef:=getpointerdef(tparavarsym(p).vardef);
  619. hlcg.a_load_reg_loc(list,sizedef,sizedef,hreg,tparavarsym(p).initialloc);
  620. end;
  621. end
  622. else
  623. begin
  624. { Allocate space for the local copy }
  625. l:=tparavarsym(p).getsize;
  626. localcopyloc.loc:=LOC_REFERENCE;
  627. localcopyloc.size:=int_cgsize(l);
  628. tg.GetLocal(list,l,tparavarsym(p).vardef,localcopyloc.reference);
  629. { Copy data }
  630. if is_shortstring(tparavarsym(p).vardef) then
  631. begin
  632. { this code is only executed before the code for the body and the entry/exit code is generated
  633. so we're allowed to include pi_do_call here; after pass1 is run, this isn't allowed anymore
  634. }
  635. include(current_procinfo.flags,pi_do_call);
  636. hlcg.g_copyshortstring(list,href,localcopyloc.reference,tstringdef(tparavarsym(p).vardef));
  637. end
  638. else if tparavarsym(p).vardef.typ = variantdef then
  639. begin
  640. { this code is only executed before the code for the body and the entry/exit code is generated
  641. so we're allowed to include pi_do_call here; after pass1 is run, this isn't allowed anymore
  642. }
  643. include(current_procinfo.flags,pi_do_call);
  644. hlcg.g_copyvariant(list,href,localcopyloc.reference,tvariantdef(tparavarsym(p).vardef))
  645. end
  646. else
  647. begin
  648. { pass proper alignment info }
  649. localcopyloc.reference.alignment:=tparavarsym(p).vardef.alignment;
  650. cg.g_concatcopy(list,href,localcopyloc.reference,tparavarsym(p).vardef.size);
  651. end;
  652. { update localloc of varsym }
  653. tg.Ungetlocal(list,tparavarsym(p).localloc.reference);
  654. tparavarsym(p).localloc:=localcopyloc;
  655. tparavarsym(p).initialloc:=localcopyloc;
  656. end;
  657. end;
  658. end;
  659. { generates the code for incrementing the reference count of parameters and
  660. initialize out parameters }
  661. procedure init_paras(p:TObject;arg:pointer);
  662. var
  663. href : treference;
  664. hsym : tparavarsym;
  665. eldef : tdef;
  666. list : TAsmList;
  667. needs_inittable : boolean;
  668. begin
  669. list:=TAsmList(arg);
  670. if (tsym(p).typ=paravarsym) then
  671. begin
  672. needs_inittable:=is_managed_type(tparavarsym(p).vardef);
  673. if not needs_inittable then
  674. exit;
  675. case tparavarsym(p).varspez of
  676. vs_value :
  677. begin
  678. { variants are already handled by the call to fpc_variant_copy_overwrite if
  679. they are passed by reference }
  680. if not((tparavarsym(p).vardef.typ=variantdef) and
  681. paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  682. begin
  683. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,is_open_array(tparavarsym(p).vardef),sizeof(pint));
  684. if is_open_array(tparavarsym(p).vardef) then
  685. begin
  686. { open arrays do not contain correct element count in their rtti,
  687. the actual count must be passed separately. }
  688. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  689. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  690. if not assigned(hsym) then
  691. internalerror(201003031);
  692. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_addref_array');
  693. end
  694. else
  695. hlcg.g_incrrefcount(list,tparavarsym(p).vardef,href);
  696. end;
  697. end;
  698. vs_out :
  699. begin
  700. { we have no idea about the alignment at the callee side,
  701. and the user also cannot specify "unaligned" here, so
  702. assume worst case }
  703. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  704. if is_open_array(tparavarsym(p).vardef) then
  705. begin
  706. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  707. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  708. if not assigned(hsym) then
  709. internalerror(201103033);
  710. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_initialize_array');
  711. end
  712. else
  713. hlcg.g_initialize(list,tparavarsym(p).vardef,href);
  714. end;
  715. end;
  716. end;
  717. end;
  718. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  719. begin
  720. case loc.loc of
  721. LOC_CREGISTER:
  722. begin
  723. {$ifdef cpu64bitalu}
  724. if loc.size in [OS_128,OS_S128] then
  725. begin
  726. loc.register128.reglo:=cg.getintregister(list,OS_64);
  727. loc.register128.reghi:=cg.getintregister(list,OS_64);
  728. end
  729. else
  730. {$else cpu64bitalu}
  731. if loc.size in [OS_64,OS_S64] then
  732. begin
  733. loc.register64.reglo:=cg.getintregister(list,OS_32);
  734. loc.register64.reghi:=cg.getintregister(list,OS_32);
  735. end
  736. else
  737. {$endif cpu64bitalu}
  738. loc.register:=cg.getintregister(list,loc.size);
  739. end;
  740. LOC_CFPUREGISTER:
  741. begin
  742. loc.register:=cg.getfpuregister(list,loc.size);
  743. end;
  744. LOC_CMMREGISTER:
  745. begin
  746. loc.register:=cg.getmmregister(list,loc.size);
  747. end;
  748. end;
  749. end;
  750. procedure gen_alloc_regvar(list:TAsmList;sym: tabstractnormalvarsym; allocreg: boolean);
  751. begin
  752. if allocreg then
  753. gen_alloc_regloc(list,sym.initialloc);
  754. if (pi_has_label in current_procinfo.flags) then
  755. begin
  756. { Allocate register already, to prevent first allocation to be
  757. inside a loop }
  758. {$ifdef cpu64bitalu}
  759. if sym.initialloc.size in [OS_128,OS_S128] then
  760. begin
  761. cg.a_reg_sync(list,sym.initialloc.register128.reglo);
  762. cg.a_reg_sync(list,sym.initialloc.register128.reghi);
  763. end
  764. else
  765. {$else cpu64bitalu}
  766. if sym.initialloc.size in [OS_64,OS_S64] then
  767. begin
  768. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  769. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  770. end
  771. else
  772. {$endif cpu64bitalu}
  773. cg.a_reg_sync(list,sym.initialloc.register);
  774. end;
  775. sym.localloc:=sym.initialloc;
  776. end;
  777. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  778. procedure unget_para(const paraloc:TCGParaLocation);
  779. begin
  780. case paraloc.loc of
  781. LOC_REGISTER :
  782. begin
  783. if getsupreg(paraloc.register)<first_int_imreg then
  784. cg.ungetcpuregister(list,paraloc.register);
  785. end;
  786. LOC_MMREGISTER :
  787. begin
  788. if getsupreg(paraloc.register)<first_mm_imreg then
  789. cg.ungetcpuregister(list,paraloc.register);
  790. end;
  791. LOC_FPUREGISTER :
  792. begin
  793. if getsupreg(paraloc.register)<first_fpu_imreg then
  794. cg.ungetcpuregister(list,paraloc.register);
  795. end;
  796. end;
  797. end;
  798. var
  799. paraloc : pcgparalocation;
  800. href : treference;
  801. sizeleft : aint;
  802. {$if defined(sparc) or defined(arm) or defined(mips)}
  803. tempref : treference;
  804. {$endif defined(sparc) or defined(arm) or defined(mips)}
  805. {$ifdef mips}
  806. tmpreg : tregister;
  807. {$endif mips}
  808. {$ifndef cpu64bitalu}
  809. tempreg : tregister;
  810. reg64 : tregister64;
  811. {$endif not cpu64bitalu}
  812. begin
  813. paraloc:=para.location;
  814. if not assigned(paraloc) then
  815. internalerror(200408203);
  816. { skip e.g. empty records }
  817. if (paraloc^.loc = LOC_VOID) then
  818. exit;
  819. case destloc.loc of
  820. LOC_REFERENCE :
  821. begin
  822. { If the parameter location is reused we don't need to copy
  823. anything }
  824. if not reusepara then
  825. begin
  826. href:=destloc.reference;
  827. sizeleft:=para.intsize;
  828. while assigned(paraloc) do
  829. begin
  830. if (paraloc^.size=OS_NO) then
  831. begin
  832. { Can only be a reference that contains the rest
  833. of the parameter }
  834. if (paraloc^.loc<>LOC_REFERENCE) or
  835. assigned(paraloc^.next) then
  836. internalerror(2005013010);
  837. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  838. inc(href.offset,sizeleft);
  839. sizeleft:=0;
  840. end
  841. else
  842. begin
  843. cg.a_load_cgparaloc_ref(list,paraloc^,href,tcgsize2size[paraloc^.size],destloc.reference.alignment);
  844. inc(href.offset,TCGSize2Size[paraloc^.size]);
  845. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  846. end;
  847. unget_para(paraloc^);
  848. paraloc:=paraloc^.next;
  849. end;
  850. end;
  851. end;
  852. LOC_REGISTER,
  853. LOC_CREGISTER :
  854. begin
  855. {$ifdef cpu64bitalu}
  856. if (para.size in [OS_128,OS_S128,OS_F128]) and
  857. ({ in case of fpu emulation, or abi's that pass fpu values
  858. via integer registers }
  859. (vardef.typ=floatdef) or
  860. is_methodpointer(vardef) or
  861. is_record(vardef)) then
  862. begin
  863. case paraloc^.loc of
  864. LOC_REGISTER:
  865. begin
  866. if not assigned(paraloc^.next) then
  867. internalerror(200410104);
  868. if (target_info.endian=ENDIAN_BIG) then
  869. begin
  870. { paraloc^ -> high
  871. paraloc^.next -> low }
  872. unget_para(paraloc^);
  873. gen_alloc_regloc(list,destloc);
  874. { reg->reg, alignment is irrelevant }
  875. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  876. unget_para(paraloc^.next^);
  877. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  878. end
  879. else
  880. begin
  881. { paraloc^ -> low
  882. paraloc^.next -> high }
  883. unget_para(paraloc^);
  884. gen_alloc_regloc(list,destloc);
  885. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  886. unget_para(paraloc^.next^);
  887. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  888. end;
  889. end;
  890. LOC_REFERENCE:
  891. begin
  892. gen_alloc_regloc(list,destloc);
  893. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  894. cg128.a_load128_ref_reg(list,href,destloc.register128);
  895. unget_para(paraloc^);
  896. end;
  897. else
  898. internalerror(2012090607);
  899. end
  900. end
  901. else
  902. {$else cpu64bitalu}
  903. if (para.size in [OS_64,OS_S64,OS_F64]) and
  904. (is_64bit(vardef) or
  905. { in case of fpu emulation, or abi's that pass fpu values
  906. via integer registers }
  907. (vardef.typ=floatdef) or
  908. is_methodpointer(vardef) or
  909. is_record(vardef)) then
  910. begin
  911. case paraloc^.loc of
  912. LOC_REGISTER:
  913. begin
  914. if not assigned(paraloc^.next) then
  915. internalerror(200410104);
  916. if (target_info.endian=ENDIAN_BIG) then
  917. begin
  918. { paraloc^ -> high
  919. paraloc^.next -> low }
  920. unget_para(paraloc^);
  921. gen_alloc_regloc(list,destloc);
  922. { reg->reg, alignment is irrelevant }
  923. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  924. unget_para(paraloc^.next^);
  925. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  926. end
  927. else
  928. begin
  929. { paraloc^ -> low
  930. paraloc^.next -> high }
  931. unget_para(paraloc^);
  932. gen_alloc_regloc(list,destloc);
  933. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  934. unget_para(paraloc^.next^);
  935. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  936. end;
  937. end;
  938. LOC_REFERENCE:
  939. begin
  940. gen_alloc_regloc(list,destloc);
  941. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  942. cg64.a_load64_ref_reg(list,href,destloc.register64);
  943. unget_para(paraloc^);
  944. end;
  945. else
  946. internalerror(2005101501);
  947. end
  948. end
  949. else
  950. {$endif cpu64bitalu}
  951. begin
  952. if assigned(paraloc^.next) then
  953. begin
  954. if (destloc.size in [OS_PAIR,OS_SPAIR]) and
  955. (para.Size in [OS_PAIR,OS_SPAIR]) then
  956. begin
  957. unget_para(paraloc^);
  958. gen_alloc_regloc(list,destloc);
  959. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register,sizeof(aint));
  960. unget_para(paraloc^.Next^);
  961. gen_alloc_regloc(list,destloc);
  962. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.Next^,destloc.registerhi,sizeof(aint));
  963. end
  964. else
  965. internalerror(200410105);
  966. end
  967. else
  968. begin
  969. unget_para(paraloc^);
  970. gen_alloc_regloc(list,destloc);
  971. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  972. end;
  973. end;
  974. end;
  975. LOC_FPUREGISTER,
  976. LOC_CFPUREGISTER :
  977. begin
  978. {$ifdef mips}
  979. if (destloc.size = paraloc^.Size) and
  980. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  981. begin
  982. gen_alloc_regloc(list,destloc);
  983. cg.a_loadfpu_reg_reg(list,paraloc^.Size, destloc.size, paraloc^.register, destloc.register);
  984. end
  985. else if (destloc.size = OS_F32) and
  986. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  987. begin
  988. gen_alloc_regloc(list,destloc);
  989. unget_para(paraloc^);
  990. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  991. end
  992. { TODO: Produces invalid code, needs fixing together with regalloc setup. }
  993. {
  994. else if (destloc.size = OS_F64) and
  995. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  996. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  997. begin
  998. gen_alloc_regloc(list,destloc);
  999. tmpreg:=destloc.register;
  1000. unget_para(paraloc^);
  1001. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  1002. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  1003. unget_para(paraloc^.next^);
  1004. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  1005. end
  1006. }
  1007. else
  1008. begin
  1009. sizeleft := TCGSize2Size[destloc.size];
  1010. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1011. href:=tempref;
  1012. while assigned(paraloc) do
  1013. begin
  1014. unget_para(paraloc^);
  1015. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1016. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1017. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1018. paraloc:=paraloc^.next;
  1019. end;
  1020. gen_alloc_regloc(list,destloc);
  1021. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1022. tg.UnGetTemp(list,tempref);
  1023. end;
  1024. {$else mips}
  1025. {$if defined(sparc) or defined(arm)}
  1026. { Arm and Sparc passes floats in int registers, when loading to fpu register
  1027. we need a temp }
  1028. sizeleft := TCGSize2Size[destloc.size];
  1029. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1030. href:=tempref;
  1031. while assigned(paraloc) do
  1032. begin
  1033. unget_para(paraloc^);
  1034. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1035. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1036. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1037. paraloc:=paraloc^.next;
  1038. end;
  1039. gen_alloc_regloc(list,destloc);
  1040. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1041. tg.UnGetTemp(list,tempref);
  1042. {$else defined(sparc) or defined(arm)}
  1043. unget_para(paraloc^);
  1044. gen_alloc_regloc(list,destloc);
  1045. { from register to register -> alignment is irrelevant }
  1046. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1047. if assigned(paraloc^.next) then
  1048. internalerror(200410109);
  1049. {$endif defined(sparc) or defined(arm)}
  1050. {$endif mips}
  1051. end;
  1052. LOC_MMREGISTER,
  1053. LOC_CMMREGISTER :
  1054. begin
  1055. {$ifndef cpu64bitalu}
  1056. { ARM vfp floats are passed in integer registers }
  1057. if (para.size=OS_F64) and
  1058. (paraloc^.size in [OS_32,OS_S32]) and
  1059. use_vectorfpu(vardef) then
  1060. begin
  1061. { we need 2x32bit reg }
  1062. if not assigned(paraloc^.next) or
  1063. assigned(paraloc^.next^.next) then
  1064. internalerror(2009112421);
  1065. unget_para(paraloc^.next^);
  1066. case paraloc^.next^.loc of
  1067. LOC_REGISTER:
  1068. tempreg:=paraloc^.next^.register;
  1069. LOC_REFERENCE:
  1070. begin
  1071. tempreg:=cg.getintregister(list,OS_32);
  1072. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1073. end;
  1074. else
  1075. internalerror(2012051301);
  1076. end;
  1077. { don't free before the above, because then the getintregister
  1078. could reallocate this register and overwrite it }
  1079. unget_para(paraloc^);
  1080. gen_alloc_regloc(list,destloc);
  1081. if (target_info.endian=endian_big) then
  1082. { paraloc^ -> high
  1083. paraloc^.next -> low }
  1084. reg64:=joinreg64(tempreg,paraloc^.register)
  1085. else
  1086. reg64:=joinreg64(paraloc^.register,tempreg);
  1087. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1088. end
  1089. else
  1090. {$endif not cpu64bitalu}
  1091. begin
  1092. unget_para(paraloc^);
  1093. gen_alloc_regloc(list,destloc);
  1094. { from register to register -> alignment is irrelevant }
  1095. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1096. { data could come in two memory locations, for now
  1097. we simply ignore the sanity check (FK)
  1098. if assigned(paraloc^.next) then
  1099. internalerror(200410108);
  1100. }
  1101. end;
  1102. end;
  1103. else
  1104. internalerror(2010052903);
  1105. end;
  1106. end;
  1107. procedure gen_load_para_value(list:TAsmList);
  1108. procedure get_para(const paraloc:TCGParaLocation);
  1109. begin
  1110. case paraloc.loc of
  1111. LOC_REGISTER :
  1112. begin
  1113. if getsupreg(paraloc.register)<first_int_imreg then
  1114. cg.getcpuregister(list,paraloc.register);
  1115. end;
  1116. LOC_MMREGISTER :
  1117. begin
  1118. if getsupreg(paraloc.register)<first_mm_imreg then
  1119. cg.getcpuregister(list,paraloc.register);
  1120. end;
  1121. LOC_FPUREGISTER :
  1122. begin
  1123. if getsupreg(paraloc.register)<first_fpu_imreg then
  1124. cg.getcpuregister(list,paraloc.register);
  1125. end;
  1126. end;
  1127. end;
  1128. var
  1129. i : longint;
  1130. currpara : tparavarsym;
  1131. paraloc : pcgparalocation;
  1132. begin
  1133. if (po_assembler in current_procinfo.procdef.procoptions) or
  1134. { exceptfilters have a single hidden 'parentfp' parameter, which
  1135. is handled by tcg.g_proc_entry. }
  1136. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1137. exit;
  1138. { Allocate registers used by parameters }
  1139. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1140. begin
  1141. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1142. paraloc:=currpara.paraloc[calleeside].location;
  1143. while assigned(paraloc) do
  1144. begin
  1145. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1146. get_para(paraloc^);
  1147. paraloc:=paraloc^.next;
  1148. end;
  1149. end;
  1150. { Copy parameters to local references/registers }
  1151. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1152. begin
  1153. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1154. gen_load_cgpara_loc(list,currpara.vardef,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1155. { gen_load_cgpara_loc() already allocated the initialloc
  1156. -> don't allocate again }
  1157. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1158. gen_alloc_regvar(list,currpara,false);
  1159. end;
  1160. { generate copies of call by value parameters, must be done before
  1161. the initialization and body is parsed because the refcounts are
  1162. incremented using the local copies }
  1163. current_procinfo.procdef.parast.SymList.ForEachCall(@copyvalueparas,list);
  1164. {$ifdef powerpc}
  1165. { unget the register that contains the stack pointer before the procedure entry, }
  1166. { which is used to access the parameters in their original callee-side location }
  1167. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then
  1168. cg.a_reg_dealloc(list,NR_R12);
  1169. {$endif powerpc}
  1170. {$ifdef powerpc64}
  1171. { unget the register that contains the stack pointer before the procedure entry, }
  1172. { which is used to access the parameters in their original callee-side location }
  1173. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then
  1174. cg.a_reg_dealloc(list, NR_OLD_STACK_POINTER_REG);
  1175. {$endif powerpc64}
  1176. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1177. begin
  1178. { initialize refcounted paras, and trash others. Needed here
  1179. instead of in gen_initialize_code, because when a reference is
  1180. intialised or trashed while the pointer to that reference is kept
  1181. in a regvar, we add a register move and that one again has to
  1182. come after the parameter loading code as far as the register
  1183. allocator is concerned }
  1184. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1185. end;
  1186. end;
  1187. {****************************************************************************
  1188. Entry/Exit
  1189. ****************************************************************************}
  1190. function has_alias_name(pd:tprocdef;const s:string):boolean;
  1191. var
  1192. item : TCmdStrListItem;
  1193. begin
  1194. result:=true;
  1195. if pd.mangledname=s then
  1196. exit;
  1197. item := TCmdStrListItem(pd.aliasnames.first);
  1198. while assigned(item) do
  1199. begin
  1200. if item.str=s then
  1201. exit;
  1202. item := TCmdStrListItem(item.next);
  1203. end;
  1204. result:=false;
  1205. end;
  1206. procedure alloc_proc_symbol(pd: tprocdef);
  1207. var
  1208. item : TCmdStrListItem;
  1209. begin
  1210. item := TCmdStrListItem(pd.aliasnames.first);
  1211. while assigned(item) do
  1212. begin
  1213. current_asmdata.DefineAsmSymbol(item.str,AB_GLOBAL,AT_FUNCTION);
  1214. item := TCmdStrListItem(item.next);
  1215. end;
  1216. end;
  1217. procedure gen_proc_symbol(list:TAsmList);
  1218. var
  1219. item,
  1220. previtem : TCmdStrListItem;
  1221. begin
  1222. previtem:=nil;
  1223. item := TCmdStrListItem(current_procinfo.procdef.aliasnames.first);
  1224. while assigned(item) do
  1225. begin
  1226. {$ifdef arm}
  1227. if current_settings.cputype in cpu_thumb2 then
  1228. list.concat(tai_thumb_func.create);
  1229. {$endif arm}
  1230. { "double link" all procedure entry symbols via .reference }
  1231. { directives on darwin, because otherwise the linker }
  1232. { sometimes strips the procedure if only on of the symbols }
  1233. { is referenced }
  1234. if assigned(previtem) and
  1235. (target_info.system in systems_darwin) then
  1236. list.concat(tai_directive.create(asd_reference,item.str));
  1237. if (cs_profile in current_settings.moduleswitches) or
  1238. (po_global in current_procinfo.procdef.procoptions) then
  1239. list.concat(Tai_symbol.createname_global(item.str,AT_FUNCTION,0))
  1240. else
  1241. list.concat(Tai_symbol.createname(item.str,AT_FUNCTION,0));
  1242. if assigned(previtem) and
  1243. (target_info.system in systems_darwin) then
  1244. list.concat(tai_directive.create(asd_reference,previtem.str));
  1245. if not(af_stabs_use_function_absolute_addresses in target_asm.flags) then
  1246. list.concat(Tai_function_name.create(item.str));
  1247. previtem:=item;
  1248. item := TCmdStrListItem(item.next);
  1249. end;
  1250. current_procinfo.procdef.procstarttai:=tai(list.last);
  1251. end;
  1252. procedure gen_proc_entry_code(list:TAsmList);
  1253. var
  1254. hitemp,
  1255. lotemp, stack_frame_size : longint;
  1256. begin
  1257. { generate call frame marker for dwarf call frame info }
  1258. current_asmdata.asmcfi.start_frame(list);
  1259. { All temps are know, write offsets used for information }
  1260. if (cs_asm_source in current_settings.globalswitches) then
  1261. begin
  1262. if tg.direction>0 then
  1263. begin
  1264. lotemp:=current_procinfo.tempstart;
  1265. hitemp:=tg.lasttemp;
  1266. end
  1267. else
  1268. begin
  1269. lotemp:=tg.lasttemp;
  1270. hitemp:=current_procinfo.tempstart;
  1271. end;
  1272. list.concat(Tai_comment.Create(strpnew('Temps allocated between '+std_regname(current_procinfo.framepointer)+
  1273. tostr_with_plus(lotemp)+' and '+std_regname(current_procinfo.framepointer)+tostr_with_plus(hitemp))));
  1274. end;
  1275. { generate target specific proc entry code }
  1276. stack_frame_size := current_procinfo.calc_stackframe_size;
  1277. if (stack_frame_size <> 0) and
  1278. (po_nostackframe in current_procinfo.procdef.procoptions) then
  1279. message1(parser_e_nostackframe_with_locals,tostr(stack_frame_size));
  1280. hlcg.g_proc_entry(list,stack_frame_size,(po_nostackframe in current_procinfo.procdef.procoptions));
  1281. end;
  1282. procedure gen_proc_exit_code(list:TAsmList);
  1283. var
  1284. parasize : longint;
  1285. begin
  1286. { c style clearstack does not need to remove parameters from the stack, only the
  1287. return value when it was pushed by arguments }
  1288. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1289. begin
  1290. parasize:=0;
  1291. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1292. inc(parasize,sizeof(pint));
  1293. end
  1294. else
  1295. begin
  1296. parasize:=current_procinfo.para_stack_size;
  1297. { the parent frame pointer para has to be removed by the caller in
  1298. case of Delphi-style parent frame pointer passing }
  1299. if not paramanager.use_fixed_stack and
  1300. (po_delphi_nested_cc in current_procinfo.procdef.procoptions) then
  1301. dec(parasize,sizeof(pint));
  1302. end;
  1303. { generate target specific proc exit code }
  1304. hlcg.g_proc_exit(list,parasize,(po_nostackframe in current_procinfo.procdef.procoptions));
  1305. { release return registers, needed for optimizer }
  1306. if not is_void(current_procinfo.procdef.returndef) then
  1307. paramanager.freecgpara(list,current_procinfo.procdef.funcretloc[calleeside]);
  1308. { end of frame marker for call frame info }
  1309. current_asmdata.asmcfi.end_frame(list);
  1310. end;
  1311. procedure gen_stack_check_size_para(list:TAsmList);
  1312. var
  1313. paraloc1 : tcgpara;
  1314. pd : tprocdef;
  1315. begin
  1316. pd:=search_system_proc('fpc_stackcheck');
  1317. paraloc1.init;
  1318. paramanager.getintparaloc(pd,1,paraloc1);
  1319. cg.a_load_const_cgpara(list,OS_INT,current_procinfo.calc_stackframe_size,paraloc1);
  1320. paramanager.freecgpara(list,paraloc1);
  1321. paraloc1.done;
  1322. end;
  1323. procedure gen_stack_check_call(list:TAsmList);
  1324. var
  1325. paraloc1 : tcgpara;
  1326. pd : tprocdef;
  1327. begin
  1328. pd:=search_system_proc('fpc_stackcheck');
  1329. paraloc1.init;
  1330. { Also alloc the register needed for the parameter }
  1331. paramanager.getintparaloc(pd,1,paraloc1);
  1332. paramanager.freecgpara(list,paraloc1);
  1333. { Call the helper }
  1334. cg.allocallcpuregisters(list);
  1335. cg.a_call_name(list,'FPC_STACKCHECK',false);
  1336. cg.deallocallcpuregisters(list);
  1337. paraloc1.done;
  1338. end;
  1339. procedure gen_save_used_regs(list:TAsmList);
  1340. begin
  1341. { Pure assembler routines need to save the registers themselves }
  1342. if (po_assembler in current_procinfo.procdef.procoptions) then
  1343. exit;
  1344. { oldfpccall expects all registers to be destroyed }
  1345. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1346. cg.g_save_registers(list);
  1347. end;
  1348. procedure gen_restore_used_regs(list:TAsmList);
  1349. begin
  1350. { Pure assembler routines need to save the registers themselves }
  1351. if (po_assembler in current_procinfo.procdef.procoptions) then
  1352. exit;
  1353. { oldfpccall expects all registers to be destroyed }
  1354. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1355. cg.g_restore_registers(list);
  1356. end;
  1357. {****************************************************************************
  1358. External handling
  1359. ****************************************************************************}
  1360. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  1361. begin
  1362. create_hlcodegen;
  1363. { add the procedure to the al_procedures }
  1364. maybe_new_object_file(list);
  1365. new_section(list,sec_code,lower(pd.mangledname),current_settings.alignment.procalign);
  1366. list.concat(Tai_align.create(current_settings.alignment.procalign));
  1367. if (po_global in pd.procoptions) then
  1368. list.concat(Tai_symbol.createname_global(pd.mangledname,AT_FUNCTION,0))
  1369. else
  1370. list.concat(Tai_symbol.createname(pd.mangledname,AT_FUNCTION,0));
  1371. cg.g_external_wrapper(list,pd,externalname);
  1372. destroy_hlcodegen;
  1373. end;
  1374. {****************************************************************************
  1375. Const Data
  1376. ****************************************************************************}
  1377. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  1378. procedure setlocalloc(vs:tabstractnormalvarsym);
  1379. begin
  1380. if cs_asm_source in current_settings.globalswitches then
  1381. begin
  1382. case vs.initialloc.loc of
  1383. LOC_REFERENCE :
  1384. begin
  1385. if not assigned(vs.initialloc.reference.symbol) then
  1386. list.concat(Tai_comment.Create(strpnew('Var '+vs.realname+' located at '+
  1387. std_regname(vs.initialloc.reference.base)+tostr_with_plus(vs.initialloc.reference.offset))));
  1388. end;
  1389. end;
  1390. end;
  1391. vs.localloc:=vs.initialloc;
  1392. end;
  1393. var
  1394. i : longint;
  1395. sym : tsym;
  1396. vs : tabstractnormalvarsym;
  1397. isaddr : boolean;
  1398. begin
  1399. for i:=0 to st.SymList.Count-1 do
  1400. begin
  1401. sym:=tsym(st.SymList[i]);
  1402. case sym.typ of
  1403. staticvarsym :
  1404. begin
  1405. vs:=tabstractnormalvarsym(sym);
  1406. { The code in loadnode.pass_generatecode will create the
  1407. LOC_REFERENCE instead for all none register variables. This is
  1408. required because we can't store an asmsymbol in the localloc because
  1409. the asmsymbol is invalid after an unit is compiled. This gives
  1410. problems when this procedure is inlined in another unit (PFV) }
  1411. if vs.is_regvar(false) then
  1412. begin
  1413. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1414. vs.initialloc.size:=def_cgsize(vs.vardef);
  1415. gen_alloc_regvar(list,vs,true);
  1416. setlocalloc(vs);
  1417. end;
  1418. end;
  1419. paravarsym :
  1420. begin
  1421. vs:=tabstractnormalvarsym(sym);
  1422. { Parameters passed to assembler procedures need to be kept
  1423. in the original location }
  1424. if (po_assembler in current_procinfo.procdef.procoptions) then
  1425. tparavarsym(vs).paraloc[calleeside].get_location(vs.initialloc)
  1426. { exception filters receive their frame pointer as a parameter }
  1427. else if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) and
  1428. (vo_is_parentfp in vs.varoptions) then
  1429. begin
  1430. location_reset(vs.initialloc,LOC_REGISTER,OS_ADDR);
  1431. vs.initialloc.register:=NR_FRAME_POINTER_REG;
  1432. end
  1433. else
  1434. begin
  1435. isaddr:=paramanager.push_addr_param(vs.varspez,vs.vardef,current_procinfo.procdef.proccalloption);
  1436. if isaddr then
  1437. vs.initialloc.size:=OS_ADDR
  1438. else
  1439. vs.initialloc.size:=def_cgsize(vs.vardef);
  1440. if vs.is_regvar(isaddr) then
  1441. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable]
  1442. else
  1443. begin
  1444. vs.initialloc.loc:=LOC_REFERENCE;
  1445. { Reuse the parameter location for values to are at a single location on the stack }
  1446. if paramanager.param_use_paraloc(tparavarsym(sym).paraloc[calleeside]) then
  1447. begin
  1448. reference_reset_base(vs.initialloc.reference,tparavarsym(sym).paraloc[calleeside].location^.reference.index,
  1449. tparavarsym(sym).paraloc[calleeside].location^.reference.offset,tparavarsym(sym).paraloc[calleeside].alignment);
  1450. end
  1451. else
  1452. begin
  1453. if isaddr then
  1454. tg.GetLocal(list,sizeof(pint),voidpointertype,vs.initialloc.reference)
  1455. else
  1456. tg.GetLocal(list,vs.getsize,tparavarsym(sym).paraloc[calleeside].alignment,vs.vardef,vs.initialloc.reference);
  1457. end;
  1458. end;
  1459. end;
  1460. setlocalloc(vs);
  1461. end;
  1462. localvarsym :
  1463. begin
  1464. vs:=tabstractnormalvarsym(sym);
  1465. vs.initialloc.size:=def_cgsize(vs.vardef);
  1466. if ([po_assembler,po_nostackframe] * current_procinfo.procdef.procoptions = [po_assembler,po_nostackframe]) and
  1467. (vo_is_funcret in vs.varoptions) then
  1468. begin
  1469. paramanager.create_funcretloc_info(pd,calleeside);
  1470. if assigned(pd.funcretloc[calleeside].location^.next) then
  1471. begin
  1472. { can't replace references to "result" with a complex
  1473. location expression inside assembler code }
  1474. location_reset(vs.initialloc,LOC_INVALID,OS_NO);
  1475. end
  1476. else
  1477. pd.funcretloc[calleeside].get_location(vs.initialloc);
  1478. end
  1479. else if (m_delphi in current_settings.modeswitches) and
  1480. (po_assembler in current_procinfo.procdef.procoptions) and
  1481. (vo_is_funcret in vs.varoptions) and
  1482. (vs.refs=0) then
  1483. begin
  1484. { not referenced, so don't allocate. Use dummy to }
  1485. { avoid ie's later on because of LOC_INVALID }
  1486. vs.initialloc.loc:=LOC_REGISTER;
  1487. vs.initialloc.size:=OS_INT;
  1488. vs.initialloc.register:=NR_FUNCTION_RESULT_REG;
  1489. end
  1490. else if vs.is_regvar(false) then
  1491. begin
  1492. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1493. gen_alloc_regvar(list,vs,true);
  1494. end
  1495. else
  1496. begin
  1497. vs.initialloc.loc:=LOC_REFERENCE;
  1498. tg.GetLocal(list,vs.getsize,vs.vardef,vs.initialloc.reference);
  1499. end;
  1500. setlocalloc(vs);
  1501. end;
  1502. end;
  1503. end;
  1504. end;
  1505. procedure add_regvars(var rv: tusedregvars; const location: tlocation);
  1506. begin
  1507. case location.loc of
  1508. LOC_CREGISTER:
  1509. {$ifdef cpu64bitalu}
  1510. if location.size in [OS_128,OS_S128] then
  1511. begin
  1512. rv.intregvars.addnodup(getsupreg(location.register128.reglo));
  1513. rv.intregvars.addnodup(getsupreg(location.register128.reghi));
  1514. end
  1515. else
  1516. {$else cpu64bitalu}
  1517. if location.size in [OS_64,OS_S64] then
  1518. begin
  1519. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1520. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1521. end
  1522. else
  1523. {$endif cpu64bitalu}
  1524. rv.intregvars.addnodup(getsupreg(location.register));
  1525. LOC_CFPUREGISTER:
  1526. rv.fpuregvars.addnodup(getsupreg(location.register));
  1527. LOC_CMMREGISTER:
  1528. rv.mmregvars.addnodup(getsupreg(location.register));
  1529. end;
  1530. end;
  1531. function do_get_used_regvars(var n: tnode; arg: pointer): foreachnoderesult;
  1532. var
  1533. rv: pusedregvars absolute arg;
  1534. begin
  1535. case (n.nodetype) of
  1536. temprefn:
  1537. { We only have to synchronise a tempnode before a loop if it is }
  1538. { not created inside the loop, and only synchronise after the }
  1539. { loop if it's not destroyed inside the loop. If it's created }
  1540. { before the loop and not yet destroyed, then before the loop }
  1541. { is secondpassed tempinfo^.valid will be true, and we get the }
  1542. { correct registers. If it's not destroyed inside the loop, }
  1543. { then after the loop has been secondpassed tempinfo^.valid }
  1544. { be true and we also get the right registers. In other cases, }
  1545. { tempinfo^.valid will be false and so we do not add }
  1546. { unnecessary registers. This way, we don't have to look at }
  1547. { tempcreate and tempdestroy nodes to get this info (JM) }
  1548. if (ti_valid in ttemprefnode(n).tempinfo^.flags) then
  1549. add_regvars(rv^,ttemprefnode(n).tempinfo^.location);
  1550. loadn:
  1551. if (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1552. add_regvars(rv^,tabstractnormalvarsym(tloadnode(n).symtableentry).localloc);
  1553. vecn:
  1554. { range checks sometimes need the high parameter }
  1555. if (cs_check_range in current_settings.localswitches) and
  1556. (is_open_array(tvecnode(n).left.resultdef) or
  1557. is_array_of_const(tvecnode(n).left.resultdef)) and
  1558. not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  1559. add_regvars(rv^,tabstractnormalvarsym(get_high_value_sym(tparavarsym(tloadnode(tvecnode(n).left).symtableentry))).localloc)
  1560. end;
  1561. result := fen_true;
  1562. end;
  1563. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  1564. begin
  1565. foreachnodestatic(n,@do_get_used_regvars,@rv);
  1566. end;
  1567. (*
  1568. See comments at declaration of pusedregvarscommon
  1569. function do_get_used_regvars_common(var n: tnode; arg: pointer): foreachnoderesult;
  1570. var
  1571. rv: pusedregvarscommon absolute arg;
  1572. begin
  1573. if (n.nodetype = loadn) and
  1574. (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1575. with tabstractnormalvarsym(tloadnode(n).symtableentry).localloc do
  1576. case loc of
  1577. LOC_CREGISTER:
  1578. { if not yet encountered in this node tree }
  1579. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1580. { but nevertheless already encountered somewhere }
  1581. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1582. { then it's a regvar used in two or more node trees }
  1583. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1584. LOC_CFPUREGISTER:
  1585. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1586. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1587. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1588. LOC_CMMREGISTER:
  1589. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1590. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1591. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1592. end;
  1593. result := fen_true;
  1594. end;
  1595. procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  1596. begin
  1597. rv.myregvars.intregvars.clear;
  1598. rv.myregvars.fpuregvars.clear;
  1599. rv.myregvars.mmregvars.clear;
  1600. foreachnodestatic(n,@do_get_used_regvars_common,@rv);
  1601. end;
  1602. *)
  1603. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  1604. var
  1605. count: longint;
  1606. begin
  1607. for count := 1 to rv.intregvars.length do
  1608. cg.a_reg_sync(list,newreg(R_INTREGISTER,rv.intregvars.readidx(count-1),R_SUBWHOLE));
  1609. for count := 1 to rv.fpuregvars.length do
  1610. cg.a_reg_sync(list,newreg(R_FPUREGISTER,rv.fpuregvars.readidx(count-1),R_SUBWHOLE));
  1611. for count := 1 to rv.mmregvars.length do
  1612. cg.a_reg_sync(list,newreg(R_MMREGISTER,rv.mmregvars.readidx(count-1),R_SUBWHOLE));
  1613. end;
  1614. {*****************************************************************************
  1615. SSA support
  1616. *****************************************************************************}
  1617. type
  1618. preplaceregrec = ^treplaceregrec;
  1619. treplaceregrec = record
  1620. old, new: tregister;
  1621. oldhi, newhi: tregister;
  1622. ressym: tsym;
  1623. { moved sym }
  1624. sym : tabstractnormalvarsym;
  1625. end;
  1626. function doreplace(var n: tnode; para: pointer): foreachnoderesult;
  1627. var
  1628. rr: preplaceregrec absolute para;
  1629. begin
  1630. result := fen_false;
  1631. if (nf_is_funcret in n.flags) and (fc_exit in flowcontrol) then
  1632. exit;
  1633. case n.nodetype of
  1634. loadn:
  1635. begin
  1636. if (tloadnode(n).symtableentry.typ in [localvarsym,paravarsym,staticvarsym]) and
  1637. (tabstractvarsym(tloadnode(n).symtableentry).varoptions * [vo_is_dll_var, vo_is_thread_var] = []) and
  1638. not assigned(tloadnode(n).left) and
  1639. ((tloadnode(n).symtableentry <> rr^.ressym) or
  1640. not(fc_exit in flowcontrol)
  1641. ) and
  1642. (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) and
  1643. (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register = rr^.old) then
  1644. begin
  1645. {$ifdef cpu64bitalu}
  1646. { it's possible a 128 bit location was shifted and/xor typecasted }
  1647. { in a 64 bit value, so only 1 register was left in the location }
  1648. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.size in [OS_128,OS_S128]) then
  1649. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register128.reghi = rr^.oldhi) then
  1650. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register128.reghi := rr^.newhi
  1651. else
  1652. exit;
  1653. {$else cpu64bitalu}
  1654. { it's possible a 64 bit location was shifted and/xor typecasted }
  1655. { in a 32 bit value, so only 1 register was left in the location }
  1656. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.size in [OS_64,OS_S64]) then
  1657. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register64.reghi = rr^.oldhi) then
  1658. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register64.reghi := rr^.newhi
  1659. else
  1660. exit;
  1661. {$endif cpu64bitalu}
  1662. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register := rr^.new;
  1663. rr^.sym := tabstractnormalvarsym(tloadnode(n).symtableentry);
  1664. result := fen_norecurse_true;
  1665. end;
  1666. end;
  1667. temprefn:
  1668. begin
  1669. if (ti_valid in ttemprefnode(n).tempinfo^.flags) and
  1670. (ttemprefnode(n).tempinfo^.location.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) and
  1671. (ttemprefnode(n).tempinfo^.location.register = rr^.old) then
  1672. begin
  1673. {$ifdef cpu64bitalu}
  1674. { it's possible a 128 bit location was shifted and/xor typecasted }
  1675. { in a 64 bit value, so only 1 register was left in the location }
  1676. if (ttemprefnode(n).tempinfo^.location.size in [OS_128,OS_S128]) then
  1677. if (ttemprefnode(n).tempinfo^.location.register128.reghi = rr^.oldhi) then
  1678. ttemprefnode(n).tempinfo^.location.register128.reghi := rr^.newhi
  1679. else
  1680. exit;
  1681. {$else cpu64bitalu}
  1682. { it's possible a 64 bit location was shifted and/xor typecasted }
  1683. { in a 32 bit value, so only 1 register was left in the location }
  1684. if (ttemprefnode(n).tempinfo^.location.size in [OS_64,OS_S64]) then
  1685. if (ttemprefnode(n).tempinfo^.location.register64.reghi = rr^.oldhi) then
  1686. ttemprefnode(n).tempinfo^.location.register64.reghi := rr^.newhi
  1687. else
  1688. exit;
  1689. {$endif cpu64bitalu}
  1690. ttemprefnode(n).tempinfo^.location.register := rr^.new;
  1691. result := fen_norecurse_true;
  1692. end;
  1693. end;
  1694. { optimize the searching a bit }
  1695. derefn,addrn,
  1696. calln,inlinen,casen,
  1697. addn,subn,muln,
  1698. andn,orn,xorn,
  1699. ltn,lten,gtn,gten,equaln,unequaln,
  1700. slashn,divn,shrn,shln,notn,
  1701. inn,
  1702. asn,isn:
  1703. result := fen_norecurse_false;
  1704. end;
  1705. end;
  1706. procedure maybechangeloadnodereg(list: TAsmList; var n: tnode; reload: boolean);
  1707. var
  1708. rr: treplaceregrec;
  1709. varloc : tai_varloc;
  1710. begin
  1711. {$ifdef jvm}
  1712. exit;
  1713. {$endif}
  1714. if not (n.location.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) or
  1715. ([fc_inflowcontrol,fc_gotolabel,fc_lefthandled] * flowcontrol <> []) then
  1716. exit;
  1717. rr.old := n.location.register;
  1718. rr.ressym := nil;
  1719. rr.sym := nil;
  1720. rr.oldhi := NR_NO;
  1721. case n.location.loc of
  1722. LOC_CREGISTER:
  1723. begin
  1724. {$ifdef cpu64bitalu}
  1725. if (n.location.size in [OS_128,OS_S128]) then
  1726. begin
  1727. rr.oldhi := n.location.register128.reghi;
  1728. rr.new := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1729. rr.newhi := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1730. end
  1731. else
  1732. {$else cpu64bitalu}
  1733. if (n.location.size in [OS_64,OS_S64]) then
  1734. begin
  1735. rr.oldhi := n.location.register64.reghi;
  1736. rr.new := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1737. rr.newhi := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1738. end
  1739. else
  1740. {$endif cpu64bitalu}
  1741. rr.new := cg.getintregister(current_asmdata.CurrAsmList,n.location.size);
  1742. end;
  1743. LOC_CFPUREGISTER:
  1744. rr.new := cg.getfpuregister(current_asmdata.CurrAsmList,n.location.size);
  1745. {$ifdef SUPPORT_MMX}
  1746. LOC_CMMXREGISTER:
  1747. rr.new := tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  1748. {$endif SUPPORT_MMX}
  1749. LOC_CMMREGISTER:
  1750. rr.new := cg.getmmregister(current_asmdata.CurrAsmList,n.location.size);
  1751. else
  1752. exit;
  1753. end;
  1754. if not is_void(current_procinfo.procdef.returndef) and
  1755. assigned(current_procinfo.procdef.funcretsym) and
  1756. (tabstractvarsym(current_procinfo.procdef.funcretsym).refs <> 0) then
  1757. if (current_procinfo.procdef.proctypeoption=potype_constructor) then
  1758. rr.ressym:=tsym(current_procinfo.procdef.parast.Find('self'))
  1759. else
  1760. rr.ressym:=current_procinfo.procdef.funcretsym;
  1761. if not foreachnodestatic(n,@doreplace,@rr) then
  1762. exit;
  1763. if reload then
  1764. case n.location.loc of
  1765. LOC_CREGISTER:
  1766. begin
  1767. {$ifdef cpu64bitalu}
  1768. if (n.location.size in [OS_128,OS_S128]) then
  1769. cg128.a_load128_reg_reg(list,n.location.register128,joinreg128(rr.new,rr.newhi))
  1770. else
  1771. {$else cpu64bitalu}
  1772. if (n.location.size in [OS_64,OS_S64]) then
  1773. cg64.a_load64_reg_reg(list,n.location.register64,joinreg64(rr.new,rr.newhi))
  1774. else
  1775. {$endif cpu64bitalu}
  1776. cg.a_load_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new);
  1777. end;
  1778. LOC_CFPUREGISTER:
  1779. cg.a_loadfpu_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new);
  1780. {$ifdef SUPPORT_MMX}
  1781. LOC_CMMXREGISTER:
  1782. cg.a_loadmm_reg_reg(list,OS_M64,OS_M64,n.location.register,rr.new,nil);
  1783. {$endif SUPPORT_MMX}
  1784. LOC_CMMREGISTER:
  1785. cg.a_loadmm_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new,nil);
  1786. else
  1787. internalerror(2006090920);
  1788. end;
  1789. { now that we've change the loadn/temp, also change the node result location }
  1790. {$ifdef cpu64bitalu}
  1791. if (n.location.size in [OS_128,OS_S128]) then
  1792. begin
  1793. n.location.register128.reglo := rr.new;
  1794. n.location.register128.reghi := rr.newhi;
  1795. if assigned(rr.sym) and
  1796. ((rr.sym.currentregloc.register<>rr.new) or
  1797. (rr.sym.currentregloc.registerhi<>rr.newhi)) then
  1798. begin
  1799. varloc:=tai_varloc.create128(rr.sym,rr.new,rr.newhi);
  1800. varloc.oldlocation:=rr.sym.currentregloc.register;
  1801. varloc.oldlocationhi:=rr.sym.currentregloc.registerhi;
  1802. rr.sym.currentregloc.register:=rr.new;
  1803. rr.sym.currentregloc.registerHI:=rr.newhi;
  1804. list.concat(varloc);
  1805. end;
  1806. end
  1807. else
  1808. {$else cpu64bitalu}
  1809. if (n.location.size in [OS_64,OS_S64]) then
  1810. begin
  1811. n.location.register64.reglo := rr.new;
  1812. n.location.register64.reghi := rr.newhi;
  1813. if assigned(rr.sym) and
  1814. ((rr.sym.currentregloc.register<>rr.new) or
  1815. (rr.sym.currentregloc.registerhi<>rr.newhi)) then
  1816. begin
  1817. varloc:=tai_varloc.create64(rr.sym,rr.new,rr.newhi);
  1818. varloc.oldlocation:=rr.sym.currentregloc.register;
  1819. varloc.oldlocationhi:=rr.sym.currentregloc.registerhi;
  1820. rr.sym.currentregloc.register:=rr.new;
  1821. rr.sym.currentregloc.registerHI:=rr.newhi;
  1822. list.concat(varloc);
  1823. end;
  1824. end
  1825. else
  1826. {$endif cpu64bitalu}
  1827. begin
  1828. n.location.register := rr.new;
  1829. if assigned(rr.sym) and (rr.sym.currentregloc.register<>rr.new) then
  1830. begin
  1831. varloc:=tai_varloc.create(rr.sym,rr.new);
  1832. varloc.oldlocation:=rr.sym.currentregloc.register;
  1833. rr.sym.currentregloc.register:=rr.new;
  1834. list.concat(varloc);
  1835. end;
  1836. end;
  1837. end;
  1838. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  1839. var
  1840. i : longint;
  1841. sym : tsym;
  1842. begin
  1843. for i:=0 to st.SymList.Count-1 do
  1844. begin
  1845. sym:=tsym(st.SymList[i]);
  1846. if (sym.typ in [staticvarsym,localvarsym,paravarsym]) then
  1847. begin
  1848. with tabstractnormalvarsym(sym) do
  1849. begin
  1850. { Note: We need to keep the data available in memory
  1851. for the sub procedures that can access local data
  1852. in the parent procedures }
  1853. case localloc.loc of
  1854. LOC_CREGISTER :
  1855. if (pi_has_label in current_procinfo.flags) then
  1856. {$ifdef cpu64bitalu}
  1857. if def_cgsize(vardef) in [OS_128,OS_S128] then
  1858. begin
  1859. cg.a_reg_sync(list,localloc.register128.reglo);
  1860. cg.a_reg_sync(list,localloc.register128.reghi);
  1861. end
  1862. else
  1863. {$else cpu64bitalu}
  1864. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1865. begin
  1866. cg.a_reg_sync(list,localloc.register64.reglo);
  1867. cg.a_reg_sync(list,localloc.register64.reghi);
  1868. end
  1869. else
  1870. {$endif cpu64bitalu}
  1871. cg.a_reg_sync(list,localloc.register);
  1872. LOC_CFPUREGISTER,
  1873. LOC_CMMREGISTER:
  1874. if (pi_has_label in current_procinfo.flags) then
  1875. cg.a_reg_sync(list,localloc.register);
  1876. LOC_REFERENCE :
  1877. begin
  1878. if typ in [localvarsym,paravarsym] then
  1879. tg.Ungetlocal(list,localloc.reference);
  1880. end;
  1881. end;
  1882. end;
  1883. end;
  1884. end;
  1885. end;
  1886. procedure gen_intf_wrapper(list:TAsmList;_class:tobjectdef);
  1887. var
  1888. i,j : longint;
  1889. tmps : string;
  1890. pd : TProcdef;
  1891. ImplIntf : TImplementedInterface;
  1892. begin
  1893. for i:=0 to _class.ImplementedInterfaces.count-1 do
  1894. begin
  1895. ImplIntf:=TImplementedInterface(_class.ImplementedInterfaces[i]);
  1896. if (ImplIntf=ImplIntf.VtblImplIntf) and
  1897. assigned(ImplIntf.ProcDefs) then
  1898. begin
  1899. maybe_new_object_file(list);
  1900. for j:=0 to ImplIntf.ProcDefs.Count-1 do
  1901. begin
  1902. pd:=TProcdef(ImplIntf.ProcDefs[j]);
  1903. { we don't track method calls via interfaces yet ->
  1904. assume that every method called via an interface call
  1905. is reachable for now }
  1906. if (po_virtualmethod in pd.procoptions) and
  1907. not is_objectpascal_helper(tprocdef(pd).struct) then
  1908. tobjectdef(tprocdef(pd).struct).register_vmt_call(tprocdef(pd).extnumber);
  1909. tmps:=make_mangledname('WRPR',_class.owner,_class.objname^+'_$_'+
  1910. ImplIntf.IntfDef.objname^+'_$_'+tostr(j)+'_$_'+pd.mangledname);
  1911. { create wrapper code }
  1912. new_section(list,sec_code,tmps,0);
  1913. hlcg.init_register_allocators;
  1914. cg.g_intf_wrapper(list,pd,tmps,ImplIntf.ioffset);
  1915. hlcg.done_register_allocators;
  1916. end;
  1917. end;
  1918. end;
  1919. end;
  1920. procedure gen_intf_wrappers(list:TAsmList;st:TSymtable;nested:boolean);
  1921. var
  1922. i : longint;
  1923. def : tdef;
  1924. begin
  1925. if not nested then
  1926. create_hlcodegen;
  1927. for i:=0 to st.DefList.Count-1 do
  1928. begin
  1929. def:=tdef(st.DefList[i]);
  1930. { if def can contain nested types then handle it symtable }
  1931. if def.typ in [objectdef,recorddef] then
  1932. gen_intf_wrappers(list,tabstractrecorddef(def).symtable,true);
  1933. if is_class(def) then
  1934. gen_intf_wrapper(list,tobjectdef(def));
  1935. end;
  1936. if not nested then
  1937. destroy_hlcodegen;
  1938. end;
  1939. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  1940. var
  1941. href : treference;
  1942. selfdef: tdef;
  1943. begin
  1944. if is_object(objdef) then
  1945. begin
  1946. case selfloc.loc of
  1947. LOC_CREFERENCE,
  1948. LOC_REFERENCE:
  1949. begin
  1950. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1951. cg.a_loadaddr_ref_reg(list,selfloc.reference,href.base);
  1952. selfdef:=getpointerdef(objdef);
  1953. end;
  1954. else
  1955. internalerror(200305056);
  1956. end;
  1957. end
  1958. else
  1959. { This is also valid for Objective-C classes: vmt_offset is 0 there,
  1960. and the first "field" of an Objective-C class instance is a pointer
  1961. to its "meta-class". }
  1962. begin
  1963. selfdef:=objdef;
  1964. case selfloc.loc of
  1965. LOC_REGISTER:
  1966. begin
  1967. {$ifdef cpu_uses_separate_address_registers}
  1968. if getregtype(left.location.register)<>R_ADDRESSREGISTER then
  1969. begin
  1970. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1971. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,selfloc.register,href.base);
  1972. end
  1973. else
  1974. {$endif cpu_uses_separate_address_registers}
  1975. reference_reset_base(href,selfloc.register,objdef.vmt_offset,sizeof(pint));
  1976. end;
  1977. LOC_CONSTANT,
  1978. LOC_CREGISTER,
  1979. LOC_CREFERENCE,
  1980. LOC_REFERENCE,
  1981. LOC_CSUBSETREG,
  1982. LOC_SUBSETREG,
  1983. LOC_CSUBSETREF,
  1984. LOC_SUBSETREF:
  1985. begin
  1986. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1987. { todo: pass actual vmt pointer type to hlcg }
  1988. hlcg.a_load_loc_reg(list,voidpointertype,voidpointertype,selfloc,href.base);
  1989. end;
  1990. else
  1991. internalerror(200305057);
  1992. end;
  1993. end;
  1994. vmtreg:=cg.getaddressregister(list);
  1995. hlcg.g_maybe_testself(list,selfdef,href.base);
  1996. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,vmtreg);
  1997. { test validity of VMT }
  1998. if not(is_interface(objdef)) and
  1999. not(is_cppclass(objdef)) and
  2000. not(is_objc_class_or_protocol(objdef)) then
  2001. cg.g_maybe_testvmt(list,vmtreg,objdef);
  2002. end;
  2003. function getprocalign : shortint;
  2004. begin
  2005. { gprof uses 16 byte granularity }
  2006. if (cs_profile in current_settings.moduleswitches) then
  2007. result:=16
  2008. else
  2009. result:=current_settings.alignment.procalign;
  2010. end;
  2011. procedure gen_fpc_dummy(list : TAsmList);
  2012. begin
  2013. {$ifdef i386}
  2014. { fix me! }
  2015. list.concat(Taicpu.Op_const_reg(A_MOV,S_L,1,NR_EAX));
  2016. list.concat(Taicpu.Op_const(A_RET,S_W,12));
  2017. {$endif i386}
  2018. end;
  2019. end.