cpubase.pas 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  4. Contains the base types for the i386 and x86-64 architecture
  5. * This code was inspired by the NASM sources
  6. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  7. Julian Hall. All rights reserved.
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; if not, write to the Free Software
  18. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. ****************************************************************************
  20. }
  21. {# Base unit for processor information. This unit contains
  22. enumerations of registers, opcodes, sizes, and other
  23. such things which are processor specific.
  24. }
  25. unit cpubase;
  26. {$i fpcdefs.inc}
  27. interface
  28. uses
  29. cutils,cclasses,
  30. globtype,globals,
  31. cpuinfo,
  32. aasmbase,
  33. cginfo
  34. {$ifdef delphi}
  35. ,dmisc
  36. {$endif}
  37. ;
  38. {*****************************************************************************
  39. Assembler Opcodes
  40. *****************************************************************************}
  41. type
  42. {$ifdef x86_64}
  43. TAsmOp={$i x86_64op.inc}
  44. {$else x86_64}
  45. TAsmOp={$i i386op.inc}
  46. {$endif x86_64}
  47. {# This should define the array of instructions as string }
  48. op2strtable=array[tasmop] of string[11];
  49. const
  50. {# First value of opcode enumeration }
  51. firstop = low(tasmop);
  52. {# Last value of opcode enumeration }
  53. lastop = high(tasmop);
  54. {*****************************************************************************
  55. Registers
  56. *****************************************************************************}
  57. type
  58. { don't change the order }
  59. { it's used by the register size conversions }
  60. { Enumeration of all registers of the CPU }
  61. toldregister = (R_NO,
  62. {$ifdef x86_64}
  63. R_RAX,R_RCX,R_RDX,R_RBX,R_RSP,R_RBP,R_RSI,R_RDI,
  64. R_R8,R_R9,R_R10,R_R11,R_R12,R_R13,R_R14,R_R15,R_RIP,
  65. {$endif x86_64}
  66. R_EAX,R_ECX,R_EDX,R_EBX,R_ESP,R_EBP,R_ESI,R_EDI,
  67. {$ifdef x86_64}
  68. R_R8D,R_R9D,R_R10D,R_R11D,R_R12D,R_R13D,R_R14D,R_R15D,
  69. {$endif x86_64}
  70. R_AX,R_CX,R_DX,R_BX,R_SP,R_BP,R_SI,R_DI,
  71. {$ifdef x86_64}
  72. R_R8W,R_R9W,R_R10W,R_R11W,R_R12W,R_R13W,R_R14W,R_R15W,
  73. {$endif x86_64}
  74. R_AL,R_CL,R_DL,R_BL,
  75. {$ifdef x86_64}
  76. R_SPL,R_BPL,R_SIL,R_DIL,
  77. R_R8B,R_R9B,R_R10B,R_R11B,R_R12B,R_R13B,R_R14B,R_R15B,
  78. {$endif x86_64}
  79. R_AH,R_CH,R_BH,R_DH,
  80. R_CS,R_DS,R_ES,R_SS,R_FS,R_GS,
  81. R_ST,R_ST0,R_ST1,R_ST2,R_ST3,R_ST4,R_ST5,R_ST6,R_ST7,
  82. R_DR0,R_DR1,R_DR2,R_DR3,R_DR6,R_DR7,
  83. R_CR0,R_CR2,R_CR3,R_CR4,
  84. R_TR3,R_TR4,R_TR5,R_TR6,R_TR7,
  85. R_MM0,R_MM1,R_MM2,R_MM3,R_MM4,R_MM5,R_MM6,R_MM7,
  86. R_XMM0,R_XMM1,R_XMM2,R_XMM3,R_XMM4,R_XMM5,R_XMM6,R_XMM7,
  87. {$ifdef x86_64}
  88. R_XMM8,R_XMM9,R_XMM10,R_XMM11,R_XMM12,R_XMM13,R_XMM14,R_XMM15,
  89. {$endif x86_64}
  90. R_INTREGISTER,R_FLOATREGISTER,R_MMXREGISTER,R_KNIREGISTER
  91. );
  92. { The new register coding:
  93. For now we'll use this, when the old register coding is away, we
  94. can change this into a cardinal or something so the amount of
  95. possible registers increases.
  96. High byte: Register number
  97. Low byte: Subregister
  98. Example:
  99. $0100 AL
  100. $0101 AH
  101. $0102 AX
  102. $0103 EAX
  103. $0104 RAX
  104. $0201 BL
  105. $0203 EBX
  106. }
  107. {Super register numbers:}
  108. const
  109. {$ifdef x86_64}
  110. RS_SPECIAL = $00; {Special register}
  111. RS_RAX = $01; {EAX}
  112. RS_RBX = $02; {EBX}
  113. RS_RCX = $03; {ECX}
  114. RS_RDX = $04; {EDX}
  115. RS_RSI = $05; {ESI}
  116. RS_RDI = $06; {EDI}
  117. RS_RBP = $07; {EBP}
  118. RS_RSP = $08; {ESP}
  119. RS_R8 = $09; {R8}
  120. RS_R9 = $0a; {R9}
  121. RS_R10 = $0b; {R10}
  122. RS_R11 = $0c; {R11}
  123. RS_R12 = $0d; {R12}
  124. RS_R13 = $0e; {R13}
  125. RS_R14 = $0f; {R14}
  126. RS_R15 = $10; {R15}
  127. { create aliases to allow code sharing between x86-64 and i386 }
  128. RS_EAX = RS_RAX;
  129. RS_EBX = RS_RBX;
  130. RS_ECX = RS_RCX;
  131. RS_EDX = RS_RDX;
  132. RS_ESI = RS_RSI;
  133. RS_EDI = RS_RDI;
  134. RS_EBP = RS_RBP;
  135. RS_ESP = RS_RSP;
  136. {$else x86_64}
  137. RS_SPECIAL = $00; {Special register}
  138. RS_EAX = $01; {EAX}
  139. RS_EBX = $02; {EBX}
  140. RS_ECX = $03; {ECX}
  141. RS_EDX = $04; {EDX}
  142. RS_ESI = $05; {ESI}
  143. RS_EDI = $06; {EDI}
  144. RS_EBP = $07; {EBP}
  145. RS_ESP = $08; {ESP}
  146. {$endif x86_64}
  147. {Number of first and last superregister.}
  148. first_supreg = $01;
  149. last_supreg = $10;
  150. {Number of first and last imaginary register.}
  151. first_imreg = $12;
  152. last_imreg = $ff;
  153. {Sub register numbers:}
  154. R_SUBL = $00; {Like AL}
  155. R_SUBH = $01; {Like AH}
  156. R_SUBW = $02; {Like AX}
  157. R_SUBD = $03; {Like EAX}
  158. R_SUBQ = $04; {Like RAX}
  159. {The subregister that specifies the entire register.}
  160. {$ifdef x86_64}
  161. R_SUBWHOLE = R_SUBQ; {Hammer}
  162. {$else x86_64}
  163. R_SUBWHOLE = R_SUBD; {i386}
  164. {$endif x86_64}
  165. { special registers }
  166. NR_NO = $0000; {Invalid register}
  167. NR_CS = $0001; {CS}
  168. NR_DS = $0002; {DS}
  169. NR_ES = $0003; {ES}
  170. NR_SS = $0004; {SS}
  171. NR_FS = $0005; {FS}
  172. NR_GS = $0006; {GS}
  173. NR_RIP = $000F; {RIP}
  174. NR_DR0 = $0010; {DR0}
  175. NR_DR1 = $0011; {DR1}
  176. NR_DR2 = $0012; {DR2}
  177. NR_DR3 = $0013; {DR3}
  178. NR_DR6 = $0016; {DR6}
  179. NR_DR7 = $0017; {DR7}
  180. NR_CR0 = $0020; {CR0}
  181. NR_CR2 = $0021; {CR1}
  182. NR_CR3 = $0022; {CR2}
  183. NR_CR4 = $0023; {CR3}
  184. NR_TR3 = $0030; {R_TR3}
  185. NR_TR4 = $0031; {R_TR4}
  186. NR_TR5 = $0032; {R_TR5}
  187. NR_TR6 = $0033; {R_TR6}
  188. NR_TR7 = $0034; {R_TR7}
  189. { normal registers: }
  190. NR_AL = $0100; {AL}
  191. NR_AH = $0101; {AH}
  192. NR_AX = $0102; {AX}
  193. NR_EAX = $0103; {EAX}
  194. NR_RAX = $0104; {RAX}
  195. NR_BL = $0200; {BL}
  196. NR_BH = $0201; {BH}
  197. NR_BX = $0202; {BX}
  198. NR_EBX = $0203; {EBX}
  199. NR_RBX = $0204; {RBX}
  200. NR_CL = $0300; {CL}
  201. NR_CH = $0301; {CH}
  202. NR_CX = $0302; {CX}
  203. NR_ECX = $0303; {ECX}
  204. NR_RCX = $0304; {RCX}
  205. NR_DL = $0400; {DL}
  206. NR_DH = $0401; {DH}
  207. NR_DX = $0402; {DX}
  208. NR_EDX = $0403; {EDX}
  209. NR_RDX = $0404; {RDX}
  210. NR_SIL = $0500; {SIL}
  211. NR_SI = $0502; {SI}
  212. NR_ESI = $0503; {ESI}
  213. NR_RSI = $0504; {RSI}
  214. NR_DIL = $0600; {DIL}
  215. NR_DI = $0602; {DI}
  216. NR_EDI = $0603; {EDI}
  217. NR_RDI = $0604; {RDI}
  218. NR_BPL = $0700; {BPL}
  219. NR_BP = $0702; {BP}
  220. NR_EBP = $0703; {EBP}
  221. NR_RBP = $0704; {RBP}
  222. NR_SPL = $0800; {SPL}
  223. NR_SP = $0802; {SP}
  224. NR_ESP = $0803; {ESP}
  225. NR_RSP = $0804; {RSP}
  226. NR_R8L = $0900; {R8L}
  227. NR_R8W = $0902; {R8W}
  228. NR_R8D = $0903; {R8D}
  229. NR_R8 = $0904; {R8}
  230. NR_R9L = $0a00; {R9D}
  231. NR_R9W = $0a02; {R9W}
  232. NR_R9D = $0a03; {R9D}
  233. NR_R9 = $0a04; {R9}
  234. NR_R10L = $0b00; {R10L}
  235. NR_R10W = $0b02; {R10W}
  236. NR_R10D = $0b03; {R10D}
  237. NR_R10 = $0b04; {R10}
  238. NR_R11L = $0c00; {R11L}
  239. NR_R11W = $0c02; {R11W}
  240. NR_R11D = $0c03; {R11D}
  241. NR_R11 = $0c04; {R11}
  242. NR_R12L = $0d00; {R12L}
  243. NR_R12W = $0d02; {R12W}
  244. NR_R12D = $0d03; {R12D}
  245. NR_R12 = $0d04; {R12}
  246. NR_R13L = $0e00; {R13L}
  247. NR_R13W = $0e02; {R13W}
  248. NR_R13D = $0e03; {R13D}
  249. NR_R13 = $0e04; {R13}
  250. NR_R14L = $0f00; {R14L}
  251. NR_R14W = $0f02; {R14W}
  252. NR_R14D = $0f03; {R14D}
  253. NR_R14 = $0f04; {R14}
  254. NR_R15L = $1000; {R15L}
  255. NR_R15W = $1002; {R15W}
  256. NR_R15D = $1003; {R15D}
  257. NR_R15 = $1004; {R15}
  258. type
  259. tnewregister=word;
  260. Tregister = packed record
  261. enum:Toldregister;
  262. number:Tnewregister; {This is a word for now, change to cardinal
  263. when the old register coding is away.}
  264. end;
  265. Tsuperregister=byte;
  266. Tsubregister=byte;
  267. { A type to store register locations for 64 Bit values. }
  268. {$ifdef x86_64}
  269. tregister64 = tregister;
  270. {$else x86_64}
  271. tregister64 = packed record
  272. reglo,reghi : tregister;
  273. end;
  274. {$endif x86_64}
  275. { alias for compact code }
  276. treg64 = tregister64;
  277. {# Set type definition for registers }
  278. tregisterset = set of toldregister;
  279. tsupregset = set of tsuperregister;
  280. const
  281. {# First register in the tregister enumeration }
  282. firstreg = low(toldregister);
  283. {$ifdef x86_64}
  284. { Last register in the tregister enumeration }
  285. lastreg = R_XMM15;
  286. {$else x86_64}
  287. { Last register in the tregister enumeration }
  288. lastreg = R_XMM7;
  289. {$endif x86_64}
  290. firstsreg = R_CS;
  291. lastsreg = R_GS;
  292. nfirstsreg = NR_CS;
  293. nlastsreg = NR_GS;
  294. regset8bit : tregisterset = [R_AL..R_DH];
  295. regset16bit : tregisterset = [R_AX..R_DI,R_CS..R_SS];
  296. regset32bit : tregisterset = [R_EAX..R_EDI];
  297. type
  298. {# Type definition for the array of string of register names }
  299. reg2strtable = array[firstreg..lastreg] of string[6];
  300. regname2regnumrec = record
  301. name:string[6];
  302. number:Tnewregister;
  303. end;
  304. {*****************************************************************************
  305. Conditions
  306. *****************************************************************************}
  307. type
  308. TAsmCond=(C_None,
  309. C_A,C_AE,C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_NA,C_NAE,
  310. C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_NO,C_NP,
  311. C_NS,C_NZ,C_O,C_P,C_PE,C_PO,C_S,C_Z
  312. );
  313. const
  314. cond2str:array[TAsmCond] of string[3]=('',
  315. 'a','ae','b','be','c','e','g','ge','l','le','na','nae',
  316. 'nb','nbe','nc','ne','ng','nge','nl','nle','no','np',
  317. 'ns','nz','o','p','pe','po','s','z'
  318. );
  319. inverse_cond:array[TAsmCond] of TAsmCond=(C_None,
  320. C_NA,C_NAE,C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_A,C_AE,
  321. C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_O,C_P,
  322. C_S,C_Z,C_NO,C_NP,C_NP,C_P,C_NS,C_NZ
  323. );
  324. {*****************************************************************************
  325. Flags
  326. *****************************************************************************}
  327. type
  328. TResFlags = (F_E,F_NE,F_G,F_L,F_GE,F_LE,F_C,F_NC,F_A,F_AE,F_B,F_BE);
  329. {*****************************************************************************
  330. Reference
  331. *****************************************************************************}
  332. type
  333. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  334. { reference record }
  335. preference = ^treference;
  336. treference = packed record
  337. segment,
  338. base,
  339. index : tregister;
  340. scalefactor : byte;
  341. offset : longint;
  342. symbol : tasmsymbol;
  343. offsetfixup : longint;
  344. options : trefoptions;
  345. end;
  346. { reference record }
  347. pparareference = ^tparareference;
  348. tparareference = packed record
  349. index : tregister;
  350. offset : longint;
  351. end;
  352. {*****************************************************************************
  353. Operands
  354. *****************************************************************************}
  355. { Types of operand }
  356. toptype=(top_none,top_reg,top_ref,top_const,top_symbol);
  357. toper=record
  358. ot : longint;
  359. case typ : toptype of
  360. top_none : ();
  361. top_reg : (reg:tregister);
  362. top_ref : (ref:preference);
  363. top_const : (val:aword);
  364. top_symbol : (sym:tasmsymbol;symofs:longint);
  365. end;
  366. {*****************************************************************************
  367. Generic Location
  368. *****************************************************************************}
  369. type
  370. { tparamlocation describes where a parameter for a procedure is stored.
  371. References are given from the caller's point of view. The usual
  372. TLocation isn't used, because contains a lot of unnessary fields.
  373. }
  374. tparalocation = packed record
  375. size : TCGSize;
  376. loc : TCGLoc;
  377. sp_fixup : longint;
  378. case TCGLoc of
  379. LOC_REFERENCE : (reference : tparareference);
  380. { segment in reference at the same place as in loc_register }
  381. LOC_REGISTER,LOC_CREGISTER : (
  382. case longint of
  383. 1 : (register,registerhigh : tregister);
  384. { overlay a registerlow }
  385. 2 : (registerlow : tregister);
  386. { overlay a 64 Bit register type }
  387. 3 : (reg64 : tregister64);
  388. 4 : (register64 : tregister64);
  389. );
  390. { it's only for better handling }
  391. LOC_MMXREGISTER,LOC_CMMXREGISTER : (mmxreg : tregister);
  392. end;
  393. tlocation = packed record
  394. loc : TCGLoc;
  395. size : TCGSize;
  396. case TCGLoc of
  397. LOC_FLAGS : (resflags : tresflags);
  398. LOC_CONSTANT : (
  399. case longint of
  400. 1 : (value : AWord);
  401. { can't do this, this layout depends on the host cpu. Use }
  402. { lo(valueqword)/hi(valueqword) instead (JM) }
  403. { 2 : (valuelow, valuehigh:AWord); }
  404. { overlay a complete 64 Bit value }
  405. 3 : (valueqword : qword);
  406. );
  407. LOC_CREFERENCE,
  408. LOC_REFERENCE : (reference : treference);
  409. { segment in reference at the same place as in loc_register }
  410. LOC_REGISTER,LOC_CREGISTER : (
  411. case longint of
  412. 1 : (register,registerhigh,segment : tregister);
  413. { overlay a registerlow }
  414. 2 : (registerlow : tregister);
  415. { overlay a 64 Bit register type }
  416. 3 : (reg64 : tregister64);
  417. 4 : (register64 : tregister64);
  418. );
  419. { it's only for better handling }
  420. LOC_MMXREGISTER,LOC_CMMXREGISTER : (mmxreg : tregister);
  421. end;
  422. {*****************************************************************************
  423. Constants
  424. *****************************************************************************}
  425. const
  426. { declare aliases }
  427. LOC_MMREGISTER = LOC_SSEREGISTER;
  428. LOC_CMMREGISTER = LOC_CSSEREGISTER;
  429. max_operands = 3;
  430. {# Constant defining possibly all registers which might require saving }
  431. ALL_REGISTERS = [firstreg..lastreg];
  432. ALL_INTREGISTERS = [1..255];
  433. {# low and high of the available maximum width integer general purpose }
  434. { registers }
  435. LoGPReg = R_EAX;
  436. HiGPReg = R_EDX;
  437. {# low and high of every possible width general purpose register (same as }
  438. { above on most architctures apart from the 80x86) }
  439. LoReg = R_EAX;
  440. HiReg = R_DH;
  441. {# Table of registers which can be allocated by the code generator
  442. internally, when generating the code.
  443. }
  444. { legend: }
  445. { xxxregs = set of all possibly used registers of that type in the code }
  446. { generator }
  447. { usableregsxxx = set of all 32bit components of registers that can be }
  448. { possible allocated to a regvar or using getregisterxxx (this }
  449. { excludes registers which can be only used for parameter }
  450. { passing on ABI's that define this) }
  451. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  452. maxintregs = 4;
  453. intregs = [R_EAX..R_BL]-[R_ESI,R_SI];
  454. maxfpuregs = 8;
  455. fpuregs = [R_ST0..R_ST7];
  456. usableregsfpu = [];
  457. c_countusableregsfpu = 0;
  458. mmregs = [R_MM0..R_MM7];
  459. usableregsmm = [R_MM0..R_MM7];
  460. c_countusableregsmm = 8;
  461. {*****************************************************************************
  462. CPU Dependent Constants
  463. *****************************************************************************}
  464. {$i cpubase.inc}
  465. {*****************************************************************************
  466. Helpers
  467. *****************************************************************************}
  468. procedure convert_register_to_enum(var r:Tregister);
  469. function cgsize2subreg(s:Tcgsize):Tsubregister;
  470. function reg2opsize(r:tregister):topsize;
  471. function is_calljmp(o:tasmop):boolean;
  472. function flags_to_cond(const f: TResFlags) : TAsmCond;
  473. implementation
  474. uses verbose;
  475. {*****************************************************************************
  476. Helpers
  477. *****************************************************************************}
  478. procedure convert_register_to_enum(var r:Tregister);
  479. begin
  480. if r.enum=R_INTREGISTER then
  481. case r.number of
  482. NR_NO: r.enum:=R_NO;
  483. NR_EAX: r.enum:=R_EAX; NR_EBX: r.enum:=R_EBX;
  484. NR_ECX: r.enum:=R_ECX; NR_EDX: r.enum:=R_EDX;
  485. NR_ESI: r.enum:=R_ESI; NR_EDI: r.enum:=R_EDI;
  486. NR_ESP: r.enum:=R_ESP; NR_EBP: r.enum:=R_EBP;
  487. NR_AX: r.enum:=R_AX; NR_BX: r.enum:=R_BX;
  488. NR_CX: r.enum:=R_CX; NR_DX: r.enum:=R_DX;
  489. NR_SI: r.enum:=R_SI; NR_DI: r.enum:=R_DI;
  490. NR_SP: r.enum:=R_SP; NR_BP: r.enum:=R_BP;
  491. NR_AL: r.enum:=R_AL; NR_BL: r.enum:=R_BL;
  492. NR_CL: r.enum:=R_CL; NR_DL: r.enum:=R_DL;
  493. NR_AH: r.enum:=R_AH; NR_BH: r.enum:=R_BH;
  494. NR_CH: r.enum:=R_CH; NR_DH: r.enum:=R_DH;
  495. NR_CS: r.enum:=R_CS; NR_DS: r.enum:=R_DS;
  496. NR_ES: r.enum:=R_ES; NR_FS: r.enum:=R_FS;
  497. NR_GS: r.enum:=R_GS; NR_SS: r.enum:=R_SS;
  498. else
  499. { internalerror(200301082);}
  500. r.enum:=R_TR3;
  501. end;
  502. end;
  503. function cgsize2subreg(s:Tcgsize):Tsubregister;
  504. begin
  505. case s of
  506. OS_8,OS_S8:
  507. cgsize2subreg:=R_SUBL;
  508. OS_16,OS_S16:
  509. cgsize2subreg:=R_SUBW;
  510. OS_32,OS_S32:
  511. cgsize2subreg:=R_SUBD;
  512. OS_64,OS_S64:
  513. cgsize2subreg:=R_SUBQ;
  514. else
  515. internalerror(200301231);
  516. end;
  517. end;
  518. function reg2opsize(r:Tregister):topsize;
  519. const
  520. subreg2opsize : array[0..4] of topsize = (S_B,S_B,S_W,S_L,S_D);
  521. {$ifdef x86_64}
  522. enum2opsize:array[firstreg..lastreg] of topsize = (S_NO,
  523. S_Q,S_Q,S_Q,S_Q,S_Q,S_Q,S_Q,S_Q,
  524. S_Q,S_Q,S_Q,S_Q,S_Q,S_Q,S_Q,S_Q,S_Q,
  525. S_L,S_L,S_L,S_L,S_L,S_L,S_L,S_L,
  526. S_L,S_L,S_L,S_L,S_L,S_L,S_L,S_L,
  527. S_W,S_W,S_W,S_W,S_W,S_W,S_W,S_W,
  528. S_W,S_W,S_W,S_W,S_W,S_W,S_W,S_W,
  529. S_B,S_B,S_B,S_B,S_B,S_B,S_B,S_B,
  530. S_B,S_B,S_B,S_B,S_B,S_B,S_B,S_B,
  531. S_B,S_B,S_B,S_B,
  532. S_W,S_W,S_W,S_W,S_W,S_W,
  533. S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,
  534. S_L,S_L,S_L,S_L,S_L,S_L,
  535. S_L,S_L,S_L,S_L,
  536. S_L,S_L,S_L,S_L,S_L,
  537. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D,
  538. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D,
  539. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D
  540. );
  541. {$else x86_64}
  542. enum2opsize : array[firstreg..lastreg] of topsize = (S_NO,
  543. S_L,S_L,S_L,S_L,S_L,S_L,S_L,S_L,
  544. S_W,S_W,S_W,S_W,S_W,S_W,S_W,S_W,
  545. S_B,S_B,S_B,S_B,S_B,S_B,S_B,S_B,
  546. S_W,S_W,S_W,S_W,S_W,S_W,
  547. S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,
  548. S_L,S_L,S_L,S_L,S_L,S_L,
  549. S_L,S_L,S_L,S_L,
  550. S_L,S_L,S_L,S_L,S_L,
  551. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D,
  552. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D
  553. );
  554. {$endif x86_64}
  555. begin
  556. reg2opsize:=S_L;
  557. if (r.enum=R_INTREGISTER) then
  558. begin
  559. if (r.number shr 8)=0 then
  560. begin
  561. case r.number of
  562. NR_CS,NR_DS,NR_ES,
  563. NR_SS,NR_FS,NR_GS :
  564. reg2opsize:=S_W;
  565. end;
  566. end
  567. else
  568. begin
  569. if (r.number and $ff)>4 then
  570. internalerror(200303181);
  571. reg2opsize:=subreg2opsize[r.number and $ff];
  572. end;
  573. end
  574. else
  575. begin
  576. reg2opsize:=enum2opsize[r.enum];
  577. end;
  578. end;
  579. {$ifdef unused}
  580. function supreg_name(r:Tsuperregister):string;
  581. var s:string[4];
  582. const supreg_names:array[0..last_supreg] of string[4]=
  583. ('INV',
  584. 'eax','ebx','ecx','edx','esi','edi','ebp','esp',
  585. 'r8' ,'r9', 'r10','r11','r12','r13','r14','r15');
  586. begin
  587. if r in [0..last_supreg] then
  588. supreg_name:=supreg_names[r]
  589. else
  590. begin
  591. str(r,s);
  592. supreg_name:='reg'+s;
  593. end;
  594. end;
  595. {$endif unused}
  596. function is_calljmp(o:tasmop):boolean;
  597. begin
  598. case o of
  599. A_CALL,
  600. A_JCXZ,
  601. A_JECXZ,
  602. A_JMP,
  603. A_LOOP,
  604. A_LOOPE,
  605. A_LOOPNE,
  606. A_LOOPNZ,
  607. A_LOOPZ,
  608. A_Jcc :
  609. is_calljmp:=true;
  610. else
  611. is_calljmp:=false;
  612. end;
  613. end;
  614. function flags_to_cond(const f: TResFlags) : TAsmCond;
  615. const
  616. flags_2_cond : array[TResFlags] of TAsmCond =
  617. (C_E,C_NE,C_G,C_L,C_GE,C_LE,C_C,C_NC,C_A,C_AE,C_B,C_BE);
  618. begin
  619. result := flags_2_cond[f];
  620. end;
  621. end.
  622. {
  623. $Log$
  624. Revision 1.5 2003-05-30 23:57:08 peter
  625. * more sparc cleanup
  626. * accumulator removed, splitted in function_return_reg (called) and
  627. function_result_reg (caller)
  628. Revision 1.4 2003/04/30 20:53:32 florian
  629. * error when address of an abstract method is taken
  630. * fixed some x86-64 problems
  631. * merged some more x86-64 and i386 code
  632. Revision 1.3 2002/04/25 20:15:40 florian
  633. * block nodes within expressions shouldn't release the used registers,
  634. fixed using a flag till the new rg is ready
  635. Revision 1.2 2002/04/25 16:12:09 florian
  636. * fixed more problems with cpubase and x86-64
  637. Revision 1.1 2003/04/25 11:12:09 florian
  638. * merged i386/cpubase and x86_64/cpubase to x86/cpubase;
  639. different stuff went to cpubase.inc
  640. Revision 1.50 2003/04/25 08:25:26 daniel
  641. * Ifdefs around a lot of calls to cleartempgen
  642. * Fixed registers that are allocated but not freed in several nodes
  643. * Tweak to register allocator to cause less spills
  644. * 8-bit registers now interfere with esi,edi and ebp
  645. Compiler can now compile rtl successfully when using new register
  646. allocator
  647. Revision 1.49 2003/04/22 23:50:23 peter
  648. * firstpass uses expectloc
  649. * checks if there are differences between the expectloc and
  650. location.loc from secondpass in EXTDEBUG
  651. Revision 1.48 2003/04/22 14:33:38 peter
  652. * removed some notes/hints
  653. Revision 1.47 2003/04/22 10:09:35 daniel
  654. + Implemented the actual register allocator
  655. + Scratch registers unavailable when new register allocator used
  656. + maybe_save/maybe_restore unavailable when new register allocator used
  657. Revision 1.46 2003/04/21 19:16:50 peter
  658. * count address regs separate
  659. Revision 1.45 2003/03/28 19:16:57 peter
  660. * generic constructor working for i386
  661. * remove fixed self register
  662. * esi added as address register for i386
  663. Revision 1.44 2003/03/18 18:15:53 peter
  664. * changed reg2opsize to function
  665. Revision 1.43 2003/03/08 08:59:07 daniel
  666. + $define newra will enable new register allocator
  667. + getregisterint will return imaginary registers with $newra
  668. + -sr switch added, will skip register allocation so you can see
  669. the direct output of the code generator before register allocation
  670. Revision 1.42 2003/02/19 22:00:15 daniel
  671. * Code generator converted to new register notation
  672. - Horribily outdated todo.txt removed
  673. Revision 1.41 2003/02/02 19:25:54 carl
  674. * Several bugfixes for m68k target (register alloc., opcode emission)
  675. + VIS target
  676. + Generic add more complete (still not verified)
  677. Revision 1.40 2003/01/13 18:37:44 daniel
  678. * Work on register conversion
  679. Revision 1.39 2003/01/09 20:41:00 daniel
  680. * Converted some code in cgx86.pas to new register numbering
  681. Revision 1.38 2003/01/09 15:49:56 daniel
  682. * Added register conversion
  683. Revision 1.37 2003/01/08 22:32:36 daniel
  684. * Added register convesrion procedure
  685. Revision 1.36 2003/01/08 18:43:57 daniel
  686. * Tregister changed into a record
  687. Revision 1.35 2003/01/05 13:36:53 florian
  688. * x86-64 compiles
  689. + very basic support for float128 type (x86-64 only)
  690. Revision 1.34 2002/11/17 18:26:16 mazen
  691. * fixed a compilation bug accmulator-->FUNCTION_RETURN_REG, in definition of return_result_reg
  692. Revision 1.33 2002/11/17 17:49:08 mazen
  693. + return_result_reg and FUNCTION_RESULT_REG are now used, in all plateforms, to pass functions result between called function and its caller. See the explanation of each one
  694. Revision 1.32 2002/10/05 12:43:29 carl
  695. * fixes for Delphi 6 compilation
  696. (warning : Some features do not work under Delphi)
  697. Revision 1.31 2002/08/14 18:41:48 jonas
  698. - remove valuelow/valuehigh fields from tlocation, because they depend
  699. on the endianess of the host operating system -> difficult to get
  700. right. Use lo/hi(location.valueqword) instead (remember to use
  701. valueqword and not value!!)
  702. Revision 1.30 2002/08/13 21:40:58 florian
  703. * more fixes for ppc calling conventions
  704. Revision 1.29 2002/08/12 15:08:41 carl
  705. + stab register indexes for powerpc (moved from gdb to cpubase)
  706. + tprocessor enumeration moved to cpuinfo
  707. + linker in target_info is now a class
  708. * many many updates for m68k (will soon start to compile)
  709. - removed some ifdef or correct them for correct cpu
  710. Revision 1.28 2002/08/06 20:55:23 florian
  711. * first part of ppc calling conventions fix
  712. Revision 1.27 2002/07/25 18:01:29 carl
  713. + FPURESULTREG -> FPU_RESULT_REG
  714. Revision 1.26 2002/07/07 09:52:33 florian
  715. * powerpc target fixed, very simple units can be compiled
  716. * some basic stuff for better callparanode handling, far from being finished
  717. Revision 1.25 2002/07/01 18:46:30 peter
  718. * internal linker
  719. * reorganized aasm layer
  720. Revision 1.24 2002/07/01 16:23:55 peter
  721. * cg64 patch
  722. * basics for currency
  723. * asnode updates for class and interface (not finished)
  724. Revision 1.23 2002/05/18 13:34:22 peter
  725. * readded missing revisions
  726. Revision 1.22 2002/05/16 19:46:50 carl
  727. + defines.inc -> fpcdefs.inc to avoid conflicts if compiling by hand
  728. + try to fix temp allocation (still in ifdef)
  729. + generic constructor calls
  730. + start of tassembler / tmodulebase class cleanup
  731. Revision 1.19 2002/05/12 16:53:16 peter
  732. * moved entry and exitcode to ncgutil and cgobj
  733. * foreach gets extra argument for passing local data to the
  734. iterator function
  735. * -CR checks also class typecasts at runtime by changing them
  736. into as
  737. * fixed compiler to cycle with the -CR option
  738. * fixed stabs with elf writer, finally the global variables can
  739. be watched
  740. * removed a lot of routines from cga unit and replaced them by
  741. calls to cgobj
  742. * u32bit-s32bit updates for and,or,xor nodes. When one element is
  743. u32bit then the other is typecasted also to u32bit without giving
  744. a rangecheck warning/error.
  745. * fixed pascal calling method with reversing also the high tree in
  746. the parast, detected by tcalcst3 test
  747. Revision 1.18 2002/04/21 15:31:40 carl
  748. - removed some other stuff to their units
  749. Revision 1.17 2002/04/20 21:37:07 carl
  750. + generic FPC_CHECKPOINTER
  751. + first parameter offset in stack now portable
  752. * rename some constants
  753. + move some cpu stuff to other units
  754. - remove unused constents
  755. * fix stacksize for some targets
  756. * fix generic size problems which depend now on EXTEND_SIZE constant
  757. * removing frame pointer in routines is only available for : i386,m68k and vis targets
  758. Revision 1.16 2002/04/15 19:53:54 peter
  759. * fixed conflicts between the last 2 commits
  760. Revision 1.15 2002/04/15 19:44:20 peter
  761. * fixed stackcheck that would be called recursively when a stack
  762. error was found
  763. * generic changeregsize(reg,size) for i386 register resizing
  764. * removed some more routines from cga unit
  765. * fixed returnvalue handling
  766. * fixed default stacksize of linux and go32v2, 8kb was a bit small :-)
  767. Revision 1.14 2002/04/15 19:12:09 carl
  768. + target_info.size_of_pointer -> pointer_size
  769. + some cleanup of unused types/variables
  770. * move several constants from cpubase to their specific units
  771. (where they are used)
  772. + att_Reg2str -> gas_reg2str
  773. + int_reg2str -> std_reg2str
  774. Revision 1.13 2002/04/14 16:59:41 carl
  775. + att_reg2str -> gas_reg2str
  776. Revision 1.12 2002/04/02 17:11:34 peter
  777. * tlocation,treference update
  778. * LOC_CONSTANT added for better constant handling
  779. * secondadd splitted in multiple routines
  780. * location_force_reg added for loading a location to a register
  781. of a specified size
  782. * secondassignment parses now first the right and then the left node
  783. (this is compatible with Kylix). This saves a lot of push/pop especially
  784. with string operations
  785. * adapted some routines to use the new cg methods
  786. Revision 1.11 2002/03/31 20:26:37 jonas
  787. + a_loadfpu_* and a_loadmm_* methods in tcg
  788. * register allocation is now handled by a class and is mostly processor
  789. independent (+rgobj.pas and i386/rgcpu.pas)
  790. * temp allocation is now handled by a class (+tgobj.pas, -i386\tgcpu.pas)
  791. * some small improvements and fixes to the optimizer
  792. * some register allocation fixes
  793. * some fpuvaroffset fixes in the unary minus node
  794. * push/popusedregisters is now called rg.save/restoreusedregisters and
  795. (for i386) uses temps instead of push/pop's when using -Op3 (that code is
  796. also better optimizable)
  797. * fixed and optimized register saving/restoring for new/dispose nodes
  798. * LOC_FPU locations now also require their "register" field to be set to
  799. R_ST, not R_ST0 (the latter is used for LOC_CFPUREGISTER locations only)
  800. - list field removed of the tnode class because it's not used currently
  801. and can cause hard-to-find bugs
  802. Revision 1.10 2002/03/04 19:10:12 peter
  803. * removed compiler warnings
  804. }