cgcpu.pas 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the PowerPC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$I fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, symtype, symdef, symsym,
  22. cgbase, cgobj,cgppc,
  23. aasmbase, aasmcpu, aasmtai,aasmdata,
  24. cpubase, cpuinfo, cgutils, rgcpu,
  25. parabase;
  26. type
  27. tcgppc = class(tcgppcgen)
  28. procedure init_register_allocators; override;
  29. procedure done_register_allocators; override;
  30. { passing parameters, per default the parameter is pushed }
  31. { nr gives the number of the parameter (enumerated from }
  32. { left to right), this allows to move the parameter to }
  33. { register, if the cpu supports register calling }
  34. { conventions }
  35. procedure a_param_ref(list: TAsmList; size: tcgsize; const r: treference;
  36. const paraloc: tcgpara); override;
  37. procedure a_call_name(list: TAsmList; const s: string); override;
  38. procedure a_call_reg(list: TAsmList; reg: tregister); override;
  39. procedure a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  40. aint; reg: TRegister); override;
  41. procedure a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  42. dst: TRegister); override;
  43. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  44. size: tcgsize; a: aint; src, dst: tregister); override;
  45. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  46. size: tcgsize; src1, src2, dst: tregister); override;
  47. { move instructions }
  48. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: aint; reg:
  49. tregister); override;
  50. { loads the memory pointed to by ref into register reg }
  51. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const
  52. Ref: treference; reg: tregister); override;
  53. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1,
  54. reg2: tregister); override;
  55. procedure a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister); override;
  56. procedure a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize; a: aint; const sreg: tsubsetregister); override;
  57. { comparison operations }
  58. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  59. topcmp; a: aint; reg: tregister;
  60. l: tasmlabel); override;
  61. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  62. topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  63. procedure a_jmp_name(list: TAsmList; const s: string); override;
  64. procedure a_jmp_always(list: TAsmList; l: tasmlabel); override;
  65. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  66. override;
  67. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags;
  68. reg: TRegister); override;
  69. procedure g_profilecode(list: TAsmList); override;
  70. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe:
  71. boolean); override;
  72. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  73. boolean); override;
  74. procedure g_save_standard_registers(list: TAsmList); override;
  75. procedure g_restore_standard_registers(list: TAsmList); override;
  76. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  77. tregister); override;
  78. procedure g_concatcopy(list: TAsmList; const source, dest: treference;
  79. len: aint); override;
  80. private
  81. procedure a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt); override;
  82. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  83. { Make sure ref is a valid reference for the PowerPC and sets the }
  84. { base to the value of the index if (base = R_NO). }
  85. { Returns true if the reference contained a base, index and an }
  86. { offset or symbol, in which case the base will have been changed }
  87. { to a tempreg (which has to be freed by the caller) containing }
  88. { the sum of part of the original reference }
  89. function fixref(list: TAsmList; var ref: treference): boolean; override;
  90. function load_got_symbol(list : TAsmList; symbol : string) : tregister;
  91. { returns whether a reference can be used immediately in a powerpc }
  92. { instruction }
  93. function issimpleref(const ref: treference): boolean;
  94. { contains the common code of a_load_reg_ref and a_load_ref_reg }
  95. procedure a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  96. ref: treference); override;
  97. { returns the lowest numbered FP register in use, and the number of used FP registers
  98. for the current procedure }
  99. procedure calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  100. { returns the lowest numbered GP register in use, and the number of used GP registers
  101. for the current procedure }
  102. procedure calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  103. { generates code to call a method with the given string name. The boolean options
  104. control code generation. If prependDot is true, a single dot character is prepended to
  105. the string, if addNOP is true a single NOP instruction is added after the call, and
  106. if includeCall is true, the method is marked as having a call, not if false. This
  107. option is particularly useful to prevent generation of a larger stack frame for the
  108. register save and restore helper functions. }
  109. procedure a_call_name_direct(list: TAsmList; s: string; prependDot : boolean;
  110. addNOP : boolean; includeCall : boolean = true);
  111. procedure a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  112. { emits code to store the given value a into the TOC (if not already in there), and load it from there
  113. as well }
  114. procedure loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  115. procedure profilecode_savepara(para : tparavarsym; list : TAsmList);
  116. procedure profilecode_restorepara(para : tparavarsym; list : TAsmList);
  117. end;
  118. const
  119. TShiftOpCG2AsmOpConst : array[boolean, OP_SAR..OP_SHR] of TAsmOp = (
  120. (A_SRAWI, A_SLWI, A_SRWI), (A_SRADI, A_SLDI, A_SRDI)
  121. );
  122. implementation
  123. uses
  124. sysutils, cclasses,
  125. globals, verbose, systems, cutils,
  126. symconst, fmodule,
  127. rgobj, tgobj, cpupi, procinfo, paramgr, cpupara;
  128. function ref2string(const ref : treference) : string;
  129. begin
  130. result := 'base : ' + inttostr(ord(ref.base)) + ' index : ' + inttostr(ord(ref.index)) + ' refaddr : ' + inttostr(ord(ref.refaddr)) + ' offset : ' + inttostr(ref.offset) + ' symbol : ';
  131. if (assigned(ref.symbol)) then
  132. result := result + ref.symbol.name;
  133. end;
  134. function cgsize2string(const size : TCgSize) : string;
  135. const
  136. cgsize_strings : array[TCgSize] of string[8] = (
  137. 'OS_NO', 'OS_8', 'OS_16', 'OS_32', 'OS_64', 'OS_128', 'OS_S8', 'OS_S16', 'OS_S32',
  138. 'OS_S64', 'OS_S128', 'OS_F32', 'OS_F64', 'OS_F80', 'OS_C64', 'OS_F128',
  139. 'OS_M8', 'OS_M16', 'OS_M32', 'OS_M64', 'OS_M128', 'OS_MS8', 'OS_MS16', 'OS_MS32',
  140. 'OS_MS64', 'OS_MS128');
  141. begin
  142. result := cgsize_strings[size];
  143. end;
  144. function cgop2string(const op : TOpCg) : String;
  145. const
  146. opcg_strings : array[TOpCg] of string[6] = (
  147. 'None', 'Move', 'Add', 'And', 'Div', 'IDiv', 'IMul', 'Mul',
  148. 'Neg', 'Not', 'Or', 'Sar', 'Shl', 'Shr', 'Sub', 'Xor'
  149. );
  150. begin
  151. result := opcg_strings[op];
  152. end;
  153. function is_signed_cgsize(const size : TCgSize) : Boolean;
  154. begin
  155. case size of
  156. OS_S8,OS_S16,OS_S32,OS_S64 : result := true;
  157. OS_8,OS_16,OS_32,OS_64 : result := false;
  158. else
  159. internalerror(2006050701);
  160. end;
  161. end;
  162. {$ifopt r+}
  163. {$r-}
  164. {$define rangeon}
  165. {$endif}
  166. {$ifopt q+}
  167. {$q-}
  168. {$define overflowon}
  169. {$endif}
  170. { helper function which calculate "magic" values for replacement of unsigned
  171. division by constant operation by multiplication. See the PowerPC compiler
  172. developer manual for more information }
  173. procedure getmagic_unsignedN(const N : byte; const d : aWord;
  174. out magic_m : aWord; out magic_add : boolean; out magic_shift : byte);
  175. var
  176. p : aInt;
  177. nc, delta, q1, r1, q2, r2, two_N_minus_1 : aWord;
  178. begin
  179. assert(d > 0);
  180. two_N_minus_1 := aWord(1) shl (N-1);
  181. magic_add := false;
  182. nc := - 1 - (-d) mod d;
  183. p := N-1; { initialize p }
  184. q1 := two_N_minus_1 div nc; { initialize q1 = 2p/nc }
  185. r1 := two_N_minus_1 - q1*nc; { initialize r1 = rem(2p,nc) }
  186. q2 := (two_N_minus_1-1) div d; { initialize q2 = (2p-1)/d }
  187. r2 := (two_N_minus_1-1) - q2*d; { initialize r2 = rem((2p-1),d) }
  188. repeat
  189. inc(p);
  190. if (r1 >= (nc - r1)) then begin
  191. q1 := 2 * q1 + 1; { update q1 }
  192. r1 := 2*r1 - nc; { update r1 }
  193. end else begin
  194. q1 := 2*q1; { update q1 }
  195. r1 := 2*r1; { update r1 }
  196. end;
  197. if ((r2 + 1) >= (d - r2)) then begin
  198. if (q2 >= (two_N_minus_1-1)) then
  199. magic_add := true;
  200. q2 := 2*q2 + 1; { update q2 }
  201. r2 := 2*r2 + 1 - d; { update r2 }
  202. end else begin
  203. if (q2 >= two_N_minus_1) then
  204. magic_add := true;
  205. q2 := 2*q2; { update q2 }
  206. r2 := 2*r2 + 1; { update r2 }
  207. end;
  208. delta := d - 1 - r2;
  209. until not ((p < (2*N)) and ((q1 < delta) or ((q1 = delta) and (r1 = 0))));
  210. magic_m := q2 + 1; { resulting magic number }
  211. magic_shift := p - N; { resulting shift }
  212. end;
  213. { helper function which calculate "magic" values for replacement of signed
  214. division by constant operation by multiplication. See the PowerPC compiler
  215. developer manual for more information }
  216. procedure getmagic_signedN(const N : byte; const d : aInt;
  217. out magic_m : aInt; out magic_s : aInt);
  218. var
  219. p : aInt;
  220. ad, anc, delta, q1, r1, q2, r2, t : aWord;
  221. two_N_minus_1 : aWord;
  222. begin
  223. assert((d < -1) or (d > 1));
  224. two_N_minus_1 := aWord(1) shl (N-1);
  225. ad := abs(d);
  226. t := two_N_minus_1 + (aWord(d) shr (N-1));
  227. anc := t - 1 - t mod ad; { absolute value of nc }
  228. p := (N-1); { initialize p }
  229. q1 := two_N_minus_1 div anc; { initialize q1 = 2p/abs(nc) }
  230. r1 := two_N_minus_1 - q1*anc; { initialize r1 = rem(2p,abs(nc)) }
  231. q2 := two_N_minus_1 div ad; { initialize q2 = 2p/abs(d) }
  232. r2 := two_N_minus_1 - q2*ad; { initialize r2 = rem(2p,abs(d)) }
  233. repeat
  234. inc(p);
  235. q1 := 2*q1; { update q1 = 2p/abs(nc) }
  236. r1 := 2*r1; { update r1 = rem(2p/abs(nc)) }
  237. if (r1 >= anc) then begin { must be unsigned comparison }
  238. inc(q1);
  239. dec(r1, anc);
  240. end;
  241. q2 := 2*q2; { update q2 = 2p/abs(d) }
  242. r2 := 2*r2; { update r2 = rem(2p/abs(d)) }
  243. if (r2 >= ad) then begin { must be unsigned comparison }
  244. inc(q2);
  245. dec(r2, ad);
  246. end;
  247. delta := ad - r2;
  248. until not ((q1 < delta) or ((q1 = delta) and (r1 = 0)));
  249. magic_m := q2 + 1;
  250. if (d < 0) then begin
  251. magic_m := -magic_m; { resulting magic number }
  252. end;
  253. magic_s := p - N; { resulting shift }
  254. end;
  255. {$ifdef rangeon}
  256. {$r+}
  257. {$undef rangeon}
  258. {$endif}
  259. {$ifdef overflowon}
  260. {$q+}
  261. {$undef overflowon}
  262. {$endif}
  263. { finds positive and negative powers of two of the given value, returning the
  264. power and whether it's a negative power or not in addition to the actual result
  265. of the function }
  266. function ispowerof2(value : aInt; out power : byte; out neg : boolean) : boolean;
  267. var
  268. i : longint;
  269. hl : aInt;
  270. begin
  271. neg := false;
  272. { also try to find negative power of two's by negating if the
  273. value is negative. low(aInt) is special because it can not be
  274. negated. Simply return the appropriate values for it }
  275. if (value < 0) then begin
  276. neg := true;
  277. if (value = low(aInt)) then begin
  278. power := sizeof(aInt)*8-1;
  279. result := true;
  280. exit;
  281. end;
  282. value := -value;
  283. end;
  284. if ((value and (value-1)) <> 0) then begin
  285. result := false;
  286. exit;
  287. end;
  288. hl := 1;
  289. for i := 0 to (sizeof(aInt)*8-1) do begin
  290. if (hl = value) then begin
  291. result := true;
  292. power := i;
  293. exit;
  294. end;
  295. hl := hl shl 1;
  296. end;
  297. end;
  298. { returns the number of instruction required to load the given integer into a register.
  299. This is basically a stripped down version of a_load_const_reg, increasing a counter
  300. instead of emitting instructions. }
  301. function getInstructionLength(a : aint) : longint;
  302. function get32bitlength(a : longint; var length : longint) : boolean; inline;
  303. var
  304. is_half_signed : byte;
  305. begin
  306. { if the lower 16 bits are zero, do a single LIS }
  307. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  308. inc(length);
  309. get32bitlength := longint(a) < 0;
  310. end else begin
  311. is_half_signed := ord(smallint(lo(a)) < 0);
  312. inc(length);
  313. if smallint(hi(a) + is_half_signed) <> 0 then
  314. inc(length);
  315. get32bitlength := (smallint(a) < 0) or (a < 0);
  316. end;
  317. end;
  318. var
  319. extendssign : boolean;
  320. begin
  321. result := 0;
  322. if (lo(a) = 0) and (hi(a) <> 0) then begin
  323. get32bitlength(hi(a), result);
  324. inc(result);
  325. end else begin
  326. extendssign := get32bitlength(lo(a), result);
  327. if (extendssign) and (hi(a) = 0) then
  328. inc(result)
  329. else if (not
  330. ((extendssign and (longint(hi(a)) = -1)) or
  331. ((not extendssign) and (hi(a)=0)))
  332. ) then begin
  333. get32bitlength(hi(a), result);
  334. inc(result);
  335. end;
  336. end;
  337. end;
  338. procedure tcgppc.init_register_allocators;
  339. begin
  340. inherited init_register_allocators;
  341. if (target_info.system <> system_powerpc64_darwin) then
  342. // r13 is tls, do not use, r2 is not available
  343. rg[R_INTREGISTER] := trgintcpu.create(R_INTREGISTER, R_SUBWHOLE,
  344. [{$ifdef user0} RS_R0, {$endif} RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  345. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  346. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  347. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  348. RS_R14], first_int_imreg, [])
  349. else
  350. { special for darwin/ppc64: r2 available volatile, r13 = tls }
  351. rg[R_INTREGISTER] := trgintcpu.create(R_INTREGISTER, R_SUBWHOLE,
  352. [{$ifdef user0} RS_R0, {$endif} RS_R2, RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  353. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  354. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  355. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  356. RS_R14], first_int_imreg, []);
  357. rg[R_FPUREGISTER] := trgcpu.create(R_FPUREGISTER, R_SUBNONE,
  358. [RS_F0, RS_F1, RS_F2, RS_F3, RS_F4, RS_F5, RS_F6, RS_F7, RS_F8, RS_F9,
  359. RS_F10, RS_F11, RS_F12, RS_F13, RS_F31, RS_F30, RS_F29, RS_F28, RS_F27,
  360. RS_F26, RS_F25, RS_F24, RS_F23, RS_F22, RS_F21, RS_F20, RS_F19, RS_F18,
  361. RS_F17, RS_F16, RS_F15, RS_F14], first_fpu_imreg, []);
  362. {$WARNING FIX ME}
  363. rg[R_MMREGISTER] := trgcpu.create(R_MMREGISTER, R_SUBNONE,
  364. [RS_M0, RS_M1, RS_M2], first_mm_imreg, []);
  365. end;
  366. procedure tcgppc.done_register_allocators;
  367. begin
  368. rg[R_INTREGISTER].free;
  369. rg[R_FPUREGISTER].free;
  370. rg[R_MMREGISTER].free;
  371. inherited done_register_allocators;
  372. end;
  373. procedure tcgppc.a_param_ref(list: TAsmList; size: tcgsize; const r:
  374. treference; const paraloc: tcgpara);
  375. var
  376. tmpref, ref: treference;
  377. location: pcgparalocation;
  378. sizeleft: aint;
  379. adjusttail : boolean;
  380. begin
  381. location := paraloc.location;
  382. tmpref := r;
  383. sizeleft := paraloc.intsize;
  384. adjusttail := false;
  385. while assigned(location) do begin
  386. case location^.loc of
  387. LOC_REGISTER, LOC_CREGISTER:
  388. begin
  389. if (size <> OS_NO) then
  390. a_load_ref_reg(list, size, location^.size, tmpref,
  391. location^.register)
  392. else begin
  393. { load non-integral sized memory location into register. This
  394. memory location be 1-sizeleft byte sized.
  395. Always assume that this memory area is properly aligned, eg. start
  396. loading the larger quantities for "odd" quantities first }
  397. case sizeleft of
  398. 1,2,4,8 :
  399. a_load_ref_reg(list, int_cgsize(sizeleft), location^.size, tmpref,
  400. location^.register);
  401. 3 : begin
  402. a_reg_alloc(list, NR_R12);
  403. a_load_ref_reg(list, OS_16, location^.size, tmpref,
  404. NR_R12);
  405. inc(tmpref.offset, tcgsize2size[OS_16]);
  406. a_load_ref_reg(list, OS_8, location^.size, tmpref,
  407. location^.register);
  408. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 40));
  409. a_reg_dealloc(list, NR_R12);
  410. end;
  411. 5 : begin
  412. a_reg_alloc(list, NR_R12);
  413. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  414. inc(tmpref.offset, tcgsize2size[OS_32]);
  415. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  416. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 24));
  417. a_reg_dealloc(list, NR_R12);
  418. end;
  419. 6 : begin
  420. a_reg_alloc(list, NR_R12);
  421. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  422. inc(tmpref.offset, tcgsize2size[OS_32]);
  423. a_load_ref_reg(list, OS_16, location^.size, tmpref, location^.register);
  424. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 16, 16));
  425. a_reg_dealloc(list, NR_R12);
  426. end;
  427. 7 : begin
  428. a_reg_alloc(list, NR_R12);
  429. a_reg_alloc(list, NR_R0);
  430. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  431. inc(tmpref.offset, tcgsize2size[OS_32]);
  432. a_load_ref_reg(list, OS_16, location^.size, tmpref, NR_R0);
  433. inc(tmpref.offset, tcgsize2size[OS_16]);
  434. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  435. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, NR_R0, NR_R12, 16, 16));
  436. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R0, 8, 8));
  437. a_reg_dealloc(list, NR_R0);
  438. a_reg_dealloc(list, NR_R12);
  439. end;
  440. else begin
  441. { still > 8 bytes to load, so load data single register now }
  442. a_load_ref_reg(list, location^.size, location^.size, tmpref,
  443. location^.register);
  444. { the block is > 8 bytes, so we have to store any bytes not
  445. a multiple of the register size beginning with the MSB }
  446. adjusttail := true;
  447. end;
  448. end;
  449. if (adjusttail) and (sizeleft < tcgsize2size[OS_INT]) then
  450. a_op_const_reg(list, OP_SHL, OS_INT,
  451. (tcgsize2size[OS_INT] - sizeleft) * tcgsize2size[OS_INT],
  452. location^.register);
  453. end;
  454. end;
  455. LOC_REFERENCE:
  456. begin
  457. reference_reset_base(ref, location^.reference.index,
  458. location^.reference.offset);
  459. g_concatcopy(list, tmpref, ref, sizeleft);
  460. if assigned(location^.next) then
  461. internalerror(2005010710);
  462. end;
  463. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  464. case location^.size of
  465. OS_F32, OS_F64:
  466. a_loadfpu_ref_reg(list, location^.size, location^.size, tmpref, location^.register);
  467. else
  468. internalerror(2002072801);
  469. end;
  470. LOC_VOID:
  471. { nothing to do }
  472. ;
  473. else
  474. internalerror(2002081103);
  475. end;
  476. inc(tmpref.offset, tcgsize2size[location^.size]);
  477. dec(sizeleft, tcgsize2size[location^.size]);
  478. location := location^.next;
  479. end;
  480. end;
  481. { calling a procedure by name }
  482. procedure tcgppc.a_call_name(list: TAsmList; const s: string);
  483. begin
  484. if (target_info.system <> system_powerpc64_darwin) then
  485. a_call_name_direct(list, s, true, true)
  486. else
  487. begin
  488. list.concat(taicpu.op_sym(A_BL,get_darwin_call_stub(s)));
  489. include(current_procinfo.flags,pi_do_call);
  490. end;
  491. end;
  492. procedure tcgppc.a_call_name_direct(list: TAsmList; s: string; prependDot : boolean; addNOP : boolean; includeCall : boolean);
  493. begin
  494. if (prependDot) then
  495. s := '.' + s;
  496. list.concat(taicpu.op_sym(A_BL, current_asmdata.RefAsmSymbol(s)));
  497. if (addNOP) then
  498. list.concat(taicpu.op_none(A_NOP));
  499. if (includeCall) then
  500. include(current_procinfo.flags, pi_do_call);
  501. end;
  502. { calling a procedure by address }
  503. procedure tcgppc.a_call_reg(list: TAsmList; reg: tregister);
  504. var
  505. tmpref: treference;
  506. tempreg : TRegister;
  507. begin
  508. if (target_info.system = system_powerpc64_darwin) then
  509. inherited a_call_reg(list,reg)
  510. else if (not (cs_opt_size in current_settings.optimizerswitches)) then begin
  511. tempreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  512. { load actual function entry (reg contains the reference to the function descriptor)
  513. into tempreg }
  514. reference_reset_base(tmpref, reg, 0);
  515. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, tempreg);
  516. { save TOC pointer in stackframe }
  517. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF);
  518. a_load_reg_ref(list, OS_ADDR, OS_ADDR, NR_RTOC, tmpref);
  519. { move actual function pointer to CTR register }
  520. list.concat(taicpu.op_reg(A_MTCTR, tempreg));
  521. { load new TOC pointer from function descriptor into RTOC register }
  522. reference_reset_base(tmpref, reg, tcgsize2size[OS_ADDR]);
  523. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  524. { load new environment pointer from function descriptor into R11 register }
  525. reference_reset_base(tmpref, reg, 2*tcgsize2size[OS_ADDR]);
  526. a_reg_alloc(list, NR_R11);
  527. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_R11);
  528. { call function }
  529. list.concat(taicpu.op_none(A_BCTRL));
  530. a_reg_dealloc(list, NR_R11);
  531. end else begin
  532. { call ptrgl helper routine which expects the pointer to the function descriptor
  533. in R11 }
  534. a_reg_alloc(list, NR_R11);
  535. a_load_reg_reg(list, OS_ADDR, OS_ADDR, reg, NR_R11);
  536. a_call_name_direct(list, '.ptrgl', false, false);
  537. a_reg_dealloc(list, NR_R11);
  538. end;
  539. { we need to load the old RTOC from stackframe because we changed it}
  540. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF);
  541. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  542. include(current_procinfo.flags, pi_do_call);
  543. end;
  544. {********************** load instructions ********************}
  545. procedure tcgppc.a_load_const_reg(list: TAsmList; size: TCGSize; a: aint;
  546. reg: TRegister);
  547. { loads a 32 bit constant into the given register, using an optimal instruction sequence.
  548. This is either LIS, LI or LI+ADDIS.
  549. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  550. sign extension was performed) }
  551. function load32bitconstant(list : TAsmList; size : TCGSize; a : longint;
  552. reg : TRegister) : boolean;
  553. var
  554. is_half_signed : byte;
  555. begin
  556. { if the lower 16 bits are zero, do a single LIS }
  557. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  558. list.concat(taicpu.op_reg_const(A_LIS, reg, smallint(hi(a))));
  559. load32bitconstant := longint(a) < 0;
  560. end else begin
  561. is_half_signed := ord(smallint(lo(a)) < 0);
  562. list.concat(taicpu.op_reg_const(A_LI, reg, smallint(a and $ffff)));
  563. if smallint(hi(a) + is_half_signed) <> 0 then begin
  564. list.concat(taicpu.op_reg_reg_const(A_ADDIS, reg, reg, smallint(hi(a) + is_half_signed)));
  565. end;
  566. load32bitconstant := (smallint(a) < 0) or (a < 0);
  567. end;
  568. end;
  569. { loads a 32 bit constant into R0, using an optimal instruction sequence.
  570. This is either LIS, LI or LI+ORIS.
  571. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  572. sign extension was performed) }
  573. function load32bitconstantR0(list : TAsmList; size : TCGSize; a : longint) : boolean;
  574. begin
  575. { if it's a value we can load with a single LI, do it }
  576. if (a >= low(smallint)) and (a <= high(smallint)) then begin
  577. list.concat(taicpu.op_reg_const(A_LI, NR_R0, smallint(a)));
  578. end else begin
  579. { if the lower 16 bits are zero, do a single LIS }
  580. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, smallint(a shr 16)));
  581. if (smallint(a) <> 0) then begin
  582. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(a)));
  583. end;
  584. end;
  585. load32bitconstantR0 := a < 0;
  586. end;
  587. { emits the code to load a constant by emitting various instructions into the output
  588. code}
  589. procedure loadConstantNormal(list: TAsmList; size : TCgSize; a: aint; reg: TRegister);
  590. var
  591. extendssign : boolean;
  592. instr : taicpu;
  593. begin
  594. if (lo(a) = 0) and (hi(a) <> 0) then begin
  595. { load only upper 32 bits, and shift }
  596. load32bitconstant(list, size, longint(hi(a)), reg);
  597. list.concat(taicpu.op_reg_reg_const(A_SLDI, reg, reg, 32));
  598. end else begin
  599. { load lower 32 bits }
  600. extendssign := load32bitconstant(list, size, longint(lo(a)), reg);
  601. if (extendssign) and (hi(a) = 0) then
  602. { if upper 32 bits are zero, but loading the lower 32 bit resulted in automatic
  603. sign extension, clear those bits }
  604. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, reg, reg, 0, 32))
  605. else if (not
  606. ((extendssign and (longint(hi(a)) = -1)) or
  607. ((not extendssign) and (hi(a)=0)))
  608. ) then begin
  609. { only load the upper 32 bits, if the automatic sign extension is not okay,
  610. that is, _not_ if
  611. - loading the lower 32 bits resulted in -1 in the upper 32 bits, and the upper
  612. 32 bits should contain -1
  613. - loading the lower 32 bits resulted in 0 in the upper 32 bits, and the upper
  614. 32 bits should contain 0 }
  615. a_reg_alloc(list, NR_R0);
  616. load32bitconstantR0(list, size, longint(hi(a)));
  617. { combine both registers }
  618. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, reg, NR_R0, 32, 0));
  619. a_reg_dealloc(list, NR_R0);
  620. end;
  621. end;
  622. end;
  623. {$IFDEF EXTDEBUG}
  624. var
  625. astring : string;
  626. {$ENDIF EXTDEBUG}
  627. begin
  628. {$IFDEF EXTDEBUG}
  629. astring := 'a_load_const_reg ' + inttostr(hi(a)) + ' ' + inttostr(lo(a)) + ' ' + inttostr(ord(size)) + ' ' + inttostr(tcgsize2size[size]) + ' ' + hexstr(a, 16);
  630. list.concat(tai_comment.create(strpnew(astring)));
  631. {$ENDIF EXTDEBUG}
  632. if not (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  633. internalerror(2002090902);
  634. { if PIC or basic optimizations are enabled, and the number of instructions which would be
  635. required to load the value is greater than 2, store (and later load) the value from there }
  636. if (((cs_opt_peephole in current_settings.optimizerswitches) or (cs_create_pic in current_settings.moduleswitches)) and
  637. (getInstructionLength(a) > 2)) then
  638. loadConstantPIC(list, size, a, reg)
  639. else
  640. loadConstantNormal(list, size, a, reg);
  641. end;
  642. procedure tcgppc.a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize;
  643. const ref: treference; reg: tregister);
  644. const
  645. LoadInstr: array[OS_8..OS_S64, boolean, boolean] of TAsmOp =
  646. { indexed? updating? }
  647. (((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  648. ((A_LHZ, A_LHZU), (A_LHZX, A_LHZUX)),
  649. ((A_LWZ, A_LWZU), (A_LWZX, A_LWZUX)),
  650. ((A_LD, A_LDU), (A_LDX, A_LDUX)),
  651. { 128bit stuff too }
  652. ((A_NONE, A_NONE), (A_NONE, A_NONE)),
  653. { there's no load-byte-with-sign-extend :( }
  654. ((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  655. ((A_LHA, A_LHAU), (A_LHAX, A_LHAUX)),
  656. { there's no load-word-arithmetic-indexed with update, simulate it in code :( }
  657. ((A_LWA, A_NOP), (A_LWAX, A_LWAUX)),
  658. ((A_LD, A_LDU), (A_LDX, A_LDUX))
  659. );
  660. var
  661. op: tasmop;
  662. ref2: treference;
  663. begin
  664. {$IFDEF EXTDEBUG}
  665. list.concat(tai_comment.create(strpnew('a_load_ref_reg ' + ref2string(ref))));
  666. {$ENDIF EXTDEBUG}
  667. if not (fromsize in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  668. internalerror(2002090904);
  669. ref2 := ref;
  670. fixref(list, ref2);
  671. { the caller is expected to have adjusted the reference already
  672. in this case }
  673. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  674. fromsize := tosize;
  675. op := loadinstr[fromsize, ref2.index <> NR_NO, false];
  676. { there is no LWAU instruction, simulate using ADDI and LWA }
  677. if (op = A_NOP) then begin
  678. list.concat(taicpu.op_reg_reg_const(A_ADDI, reg, reg, ref2.offset));
  679. ref2.offset := 0;
  680. op := A_LWA;
  681. end;
  682. a_load_store(list, op, reg, ref2);
  683. { sign extend shortint if necessary, since there is no
  684. load instruction that does that automatically (JM) }
  685. if fromsize = OS_S8 then
  686. list.concat(taicpu.op_reg_reg(A_EXTSB, reg, reg));
  687. end;
  688. procedure tcgppc.a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize;
  689. reg1, reg2: tregister);
  690. var
  691. instr: TAiCpu;
  692. bytesize : byte;
  693. begin
  694. {$ifdef extdebug}
  695. list.concat(tai_comment.create(strpnew('a_load_reg_reg from : ' + cgsize2string(fromsize) + ' to ' + cgsize2string(tosize))));
  696. {$endif}
  697. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  698. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  699. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  700. ( is_signed_cgsize(fromsize) and (not is_signed_cgsize(tosize)) and
  701. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> tcgsize2size[OS_INT]) ) then begin
  702. case tosize of
  703. OS_S8:
  704. instr := taicpu.op_reg_reg(A_EXTSB,reg2,reg1);
  705. OS_S16:
  706. instr := taicpu.op_reg_reg(A_EXTSH,reg2,reg1);
  707. OS_S32:
  708. instr := taicpu.op_reg_reg(A_EXTSW,reg2,reg1);
  709. OS_8, OS_16, OS_32:
  710. instr := taicpu.op_reg_reg_const_const(A_RLDICL, reg2, reg1, 0, (8-tcgsize2size[tosize])*8);
  711. OS_S64, OS_64:
  712. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  713. end;
  714. end else
  715. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  716. list.concat(instr);
  717. rg[R_INTREGISTER].add_move_instruction(instr);
  718. end;
  719. procedure tcgppc.a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister);
  720. begin
  721. {$ifdef extdebug}
  722. list.concat(tai_comment.create(strpnew('a_load_subsetreg_reg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' tosize = ' + cgsize2string(tosize))));
  723. {$endif}
  724. { do the extraction if required and then extend the sign correctly. (The latter is actually required only for signed subsets
  725. and if that subset is not >= the tosize). }
  726. if (sreg.startbit <> 0) or
  727. (sreg.bitlen <> tcgsize2size[subsetsize]*8) then begin
  728. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, destreg, sreg.subsetreg, (64 - sreg.startbit) and 63, 64 - sreg.bitlen));
  729. if (subsetsize in [OS_S8..OS_S128]) then
  730. if ((sreg.bitlen mod 8) = 0) then begin
  731. a_load_reg_reg(list, tcgsize2unsigned[subsetsize], subsetsize, destreg, destreg);
  732. a_load_reg_reg(list, subsetsize, tosize, destreg, destreg);
  733. end else begin
  734. a_op_const_reg(list,OP_SHL,OS_INT,64-sreg.bitlen,destreg);
  735. a_op_const_reg(list,OP_SAR,OS_INT,64-sreg.bitlen,destreg);
  736. end;
  737. end else begin
  738. a_load_reg_reg(list, tcgsize2unsigned[sreg.subsetregsize], subsetsize, sreg.subsetreg, destreg);
  739. a_load_reg_reg(list, subsetsize, tosize, destreg, destreg);
  740. end;
  741. end;
  742. procedure tcgppc.a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt);
  743. begin
  744. {$ifdef extdebug}
  745. list.concat(tai_comment.create(strpnew('a_load_reg_subsetreg fromsize = ' + cgsize2string(fromsize) + ' subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + IntToStr(sreg.startbit))));
  746. {$endif}
  747. if (slopt in [SL_SETZERO,SL_SETMAX]) then
  748. inherited a_load_regconst_subsetreg_intern(list,fromsize,subsetsize,fromreg,sreg,slopt)
  749. else if (sreg.bitlen <> sizeof(aint)*8) then
  750. { simply use the INSRDI instruction }
  751. list.concat(taicpu.op_reg_reg_const_const(A_INSRDI, sreg.subsetreg, fromreg, sreg.bitlen, (64 - (sreg.startbit + sreg.bitlen)) and 63))
  752. else
  753. a_load_reg_reg(list, fromsize, subsetsize, fromreg, sreg.subsetreg);
  754. end;
  755. procedure tcgppc.a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize;
  756. a: aint; const sreg: tsubsetregister);
  757. var
  758. tmpreg : TRegister;
  759. begin
  760. {$ifdef extdebug}
  761. list.concat(tai_comment.create(strpnew('a_load_const_subsetreg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' a = ' + intToStr(a))));
  762. {$endif}
  763. { loading the constant into the lowest bits of a temp register and then inserting is
  764. better than loading some usually large constants and do some masking and shifting on ppc64 }
  765. tmpreg := getintregister(list,subsetsize);
  766. a_load_const_reg(list,subsetsize,a,tmpreg);
  767. a_load_reg_subsetreg(list, subsetsize, subsetsize, tmpreg, sreg);
  768. end;
  769. procedure tcgppc.a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  770. aint; reg: TRegister);
  771. begin
  772. a_op_const_reg_reg(list, op, size, a, reg, reg);
  773. end;
  774. procedure tcgppc.a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  775. dst: TRegister);
  776. begin
  777. a_op_reg_reg_reg(list, op, size, src, dst, dst);
  778. end;
  779. procedure tcgppc.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  780. size: tcgsize; a: aint; src, dst: tregister);
  781. var
  782. useReg : boolean;
  783. procedure do_lo_hi(loOp, hiOp : TAsmOp);
  784. begin
  785. { Optimization for logical ops (excluding AND), trying to do this as efficiently
  786. as possible by only generating code for the affected halfwords. Note that all
  787. the instructions handled here must have "X op 0 = X" for every halfword. }
  788. usereg := false;
  789. if (aword(a) > high(dword)) then begin
  790. usereg := true;
  791. end else begin
  792. if (word(a) <> 0) then begin
  793. list.concat(taicpu.op_reg_reg_const(loOp, dst, src, word(a)));
  794. if (word(a shr 16) <> 0) then
  795. list.concat(taicpu.op_reg_reg_const(hiOp, dst, dst, word(a shr 16)));
  796. end else if (word(a shr 16) <> 0) then
  797. list.concat(taicpu.op_reg_reg_const(hiOp, dst, src, word(a shr 16)));
  798. end;
  799. end;
  800. procedure do_lo_hi_and;
  801. begin
  802. { optimization logical and with immediate: only use "andi." for 16 bit
  803. ands, otherwise use register method. Doing this for 32 bit constants
  804. would not give any advantage to the register method (via useReg := true),
  805. requiring a scratch register and three instructions. }
  806. usereg := false;
  807. if (aword(a) > high(word)) then
  808. usereg := true
  809. else
  810. list.concat(taicpu.op_reg_reg_const(A_ANDI_, dst, src, word(a)));
  811. end;
  812. procedure do_constant_div(list : TAsmList; size : TCgSize; a : aint; src, dst : TRegister;
  813. signed : boolean);
  814. const
  815. negops : array[boolean] of tasmop = (A_NEG, A_NEGO);
  816. var
  817. magic, shift : int64;
  818. u_magic : qword;
  819. u_shift : byte;
  820. u_add : boolean;
  821. power : byte;
  822. isNegPower : boolean;
  823. divreg : tregister;
  824. begin
  825. if (a = 0) then begin
  826. internalerror(2005061701);
  827. end else if (a = 1) then begin
  828. cg.a_load_reg_reg(current_asmdata.CurrAsmList, OS_INT, OS_INT, src, dst);
  829. end else if (a = -1) and (signed) then begin
  830. { note: only in the signed case possible..., may overflow }
  831. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(negops[cs_check_overflow in current_settings.localswitches], dst, src));
  832. end else if (ispowerof2(a, power, isNegPower)) then begin
  833. if (signed) then begin
  834. { From "The PowerPC Compiler Writer's Guide", pg. 52ff }
  835. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, power,
  836. src, dst);
  837. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_ADDZE, dst, dst));
  838. if (isNegPower) then
  839. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  840. end else begin
  841. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, power, src, dst)
  842. end;
  843. end else begin
  844. { replace division by multiplication, both implementations }
  845. { from "The PowerPC Compiler Writer's Guide" pg. 53ff }
  846. divreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  847. if (signed) then begin
  848. getmagic_signedN(sizeof(aInt)*8, a, magic, shift);
  849. { load magic value }
  850. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, magic, divreg);
  851. { multiply }
  852. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHD, dst, src, divreg));
  853. { add/subtract numerator }
  854. if (a > 0) and (magic < 0) then begin
  855. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, src, dst, dst);
  856. end else if (a < 0) and (magic > 0) then begin
  857. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, src, dst, dst);
  858. end;
  859. { shift shift places to the right (arithmetic) }
  860. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, shift, dst, dst);
  861. { extract and add sign bit }
  862. if (a >= 0) then begin
  863. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, src, divreg);
  864. end else begin
  865. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, dst, divreg);
  866. end;
  867. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, dst, divreg, dst);
  868. end else begin
  869. getmagic_unsignedN(sizeof(aWord)*8, a, u_magic, u_add, u_shift);
  870. { load magic in divreg }
  871. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, aint(u_magic), divreg);
  872. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHDU, dst, src, divreg));
  873. if (u_add) then begin
  874. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, dst, src, divreg);
  875. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 1, divreg, divreg);
  876. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, divreg, dst, divreg);
  877. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift-1, divreg, dst);
  878. end else begin
  879. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift, dst, dst);
  880. end;
  881. end;
  882. end;
  883. end;
  884. var
  885. scratchreg: tregister;
  886. shift : byte;
  887. shiftmask : longint;
  888. isneg : boolean;
  889. begin
  890. { subtraction is the same as addition with negative constant }
  891. if op = OP_SUB then begin
  892. a_op_const_reg_reg(list, OP_ADD, size, -a, src, dst);
  893. exit;
  894. end;
  895. {$IFDEF EXTDEBUG}
  896. list.concat(tai_comment.create(strpnew('a_op_const_reg_reg ' + cgop2string(op))));
  897. {$ENDIF EXTDEBUG}
  898. { This case includes some peephole optimizations for the various operations,
  899. (e.g. AND, OR, XOR, ..) - can't this be done at some higher level,
  900. independent of architecture? }
  901. { assume that we do not need a scratch register for the operation }
  902. useReg := false;
  903. case (op) of
  904. OP_DIV, OP_IDIV:
  905. if (cs_opt_level1 in current_settings.optimizerswitches) then
  906. do_constant_div(list, size, a, src, dst, op = OP_IDIV)
  907. else
  908. usereg := true;
  909. OP_IMUL, OP_MUL:
  910. { idea: factorize constant multiplicands and use adds/shifts with few factors;
  911. however, even a 64 bit multiply is already quite fast on PPC64 }
  912. if (a = 0) then
  913. a_load_const_reg(list, size, 0, dst)
  914. else if (a = -1) then
  915. list.concat(taicpu.op_reg_reg(A_NEG, dst, dst))
  916. else if (a = 1) then
  917. a_load_reg_reg(list, OS_INT, OS_INT, src, dst)
  918. else if ispowerof2(a, shift, isneg) then begin
  919. list.concat(taicpu.op_reg_reg_const(A_SLDI, dst, src, shift));
  920. if (isneg) then
  921. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  922. end else if (a >= low(smallint)) and (a <= high(smallint)) then
  923. list.concat(taicpu.op_reg_reg_const(A_MULLI, dst, src,
  924. smallint(a)))
  925. else
  926. usereg := true;
  927. OP_ADD:
  928. if (a = 0) then
  929. a_load_reg_reg(list, size, size, src, dst)
  930. else if (a >= low(smallint)) and (a <= high(smallint)) then
  931. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst, src, smallint(a)))
  932. else
  933. useReg := true;
  934. OP_OR:
  935. if (a = 0) then
  936. a_load_reg_reg(list, size, size, src, dst)
  937. else if (a = -1) then
  938. a_load_const_reg(list, size, -1, dst)
  939. else
  940. do_lo_hi(A_ORI, A_ORIS);
  941. OP_AND:
  942. if (a = 0) then
  943. a_load_const_reg(list, size, 0, dst)
  944. else if (a = -1) then
  945. a_load_reg_reg(list, size, size, src, dst)
  946. else
  947. do_lo_hi_and;
  948. OP_XOR:
  949. if (a = 0) then
  950. a_load_reg_reg(list, size, size, src, dst)
  951. else if (a = -1) then
  952. list.concat(taicpu.op_reg_reg(A_NOT, dst, src))
  953. else
  954. do_lo_hi(A_XORI, A_XORIS);
  955. OP_SHL, OP_SHR, OP_SAR:
  956. begin
  957. if (size in [OS_64, OS_S64]) then
  958. shift := 6
  959. else
  960. shift := 5;
  961. shiftmask := (1 shl shift)-1;
  962. if (a and shiftmask) <> 0 then begin
  963. list.concat(taicpu.op_reg_reg_const(
  964. TShiftOpCG2AsmOpConst[size in [OS_64, OS_S64], op], dst, src, a and shiftmask));
  965. end else
  966. a_load_reg_reg(list, size, size, src, dst);
  967. if ((a shr shift) <> 0) then
  968. internalError(68991);
  969. end
  970. else
  971. internalerror(200109091);
  972. end;
  973. { if all else failed, load the constant in a register and then
  974. perform the operation }
  975. if (useReg) then begin
  976. scratchreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  977. a_load_const_reg(list, size, a, scratchreg);
  978. a_op_reg_reg_reg(list, op, size, scratchreg, src, dst);
  979. end else
  980. maybeadjustresult(list, op, size, dst);
  981. end;
  982. procedure tcgppc.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  983. size: tcgsize; src1, src2, dst: tregister);
  984. const
  985. op_reg_reg_opcg2asmop32: array[TOpCG] of tasmop =
  986. (A_NONE, A_MR, A_ADD, A_AND, A_DIVWU, A_DIVW, A_MULLW, A_MULLW, A_NEG, A_NOT, A_OR,
  987. A_SRAW, A_SLW, A_SRW, A_SUB, A_XOR);
  988. op_reg_reg_opcg2asmop64: array[TOpCG] of tasmop =
  989. (A_NONE, A_MR, A_ADD, A_AND, A_DIVDU, A_DIVD, A_MULLD, A_MULLD, A_NEG, A_NOT, A_OR,
  990. A_SRAD, A_SLD, A_SRD, A_SUB, A_XOR);
  991. begin
  992. case op of
  993. OP_NEG, OP_NOT:
  994. begin
  995. list.concat(taicpu.op_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src1));
  996. if (op = OP_NOT) and not (size in [OS_64, OS_S64]) then
  997. { zero/sign extend result again, fromsize is not important here }
  998. a_load_reg_reg(list, OS_S64, size, dst, dst)
  999. end;
  1000. else
  1001. if (size in [OS_64, OS_S64]) then begin
  1002. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src2,
  1003. src1));
  1004. end else begin
  1005. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop32[op], dst, src2,
  1006. src1));
  1007. maybeadjustresult(list, op, size, dst);
  1008. end;
  1009. end;
  1010. end;
  1011. {*************** compare instructructions ****************}
  1012. procedure tcgppc.a_cmp_const_reg_label(list: TAsmList; size: tcgsize;
  1013. cmp_op: topcmp; a: aint; reg: tregister; l: tasmlabel);
  1014. const
  1015. { unsigned useconst 32bit-op }
  1016. cmpop_table : array[boolean, boolean, boolean] of TAsmOp = (
  1017. ((A_CMPD, A_CMPW), (A_CMPDI, A_CMPWI)),
  1018. ((A_CMPLD, A_CMPLW), (A_CMPLDI, A_CMPLWI))
  1019. );
  1020. var
  1021. tmpreg : TRegister;
  1022. signed, useconst : boolean;
  1023. opsize : TCgSize;
  1024. op : TAsmOp;
  1025. begin
  1026. {$IFDEF EXTDEBUG}
  1027. list.concat(tai_comment.create(strpnew('a_cmp_const_reg_label ' + cgsize2string(size) + ' ' + booltostr(cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE]) + ' ' + inttostr(a) )));
  1028. {$ENDIF EXTDEBUG}
  1029. signed := cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE];
  1030. { in the following case, we generate more efficient code when
  1031. signed is true }
  1032. if (cmp_op in [OC_EQ, OC_NE]) and
  1033. (aword(a) > $FFFF) then
  1034. signed := true;
  1035. opsize := size;
  1036. { do we need to change the operand size because ppc64 only supports 32 and
  1037. 64 bit compares? }
  1038. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then begin
  1039. if (signed) then
  1040. opsize := OS_S32
  1041. else
  1042. opsize := OS_32;
  1043. a_load_reg_reg(current_asmdata.CurrAsmList, size, opsize, reg, reg);
  1044. end;
  1045. { can we use immediate compares? }
  1046. useconst := (signed and ( (a >= low(smallint)) and (a <= high(smallint)))) or
  1047. ((not signed) and (aword(a) <= $FFFF));
  1048. op := cmpop_table[not signed, useconst, opsize in [OS_32, OS_S32]];
  1049. if (useconst) then begin
  1050. list.concat(taicpu.op_reg_reg_const(op, NR_CR0, reg, a));
  1051. end else begin
  1052. tmpreg := getintregister(current_asmdata.CurrAsmList, OS_INT);
  1053. a_load_const_reg(current_asmdata.CurrAsmList, opsize, a, tmpreg);
  1054. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg, tmpreg));
  1055. end;
  1056. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1057. end;
  1058. procedure tcgppc.a_cmp_reg_reg_label(list: TAsmList; size: tcgsize;
  1059. cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  1060. var
  1061. op: tasmop;
  1062. begin
  1063. {$IFDEF extdebug}
  1064. list.concat(tai_comment.create(strpnew('a_cmp_reg_reg_label, size ' + cgsize2string(size) + ' op ' + inttostr(ord(cmp_op)))));
  1065. {$ENDIF extdebug}
  1066. {$note Commented out below check because of compiler weirdness}
  1067. {
  1068. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then
  1069. internalerror(200606041);
  1070. }
  1071. if cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE] then
  1072. if (size in [OS_64, OS_S64]) then
  1073. op := A_CMPD
  1074. else
  1075. op := A_CMPW
  1076. else
  1077. if (size in [OS_64, OS_S64]) then
  1078. op := A_CMPLD
  1079. else
  1080. op := A_CMPLW;
  1081. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg2, reg1));
  1082. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1083. end;
  1084. procedure tcgppc.a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  1085. var
  1086. p: taicpu;
  1087. begin
  1088. if (prependDot) then
  1089. s := '.' + s;
  1090. p := taicpu.op_sym(A_B, current_asmdata.RefAsmSymbol(s));
  1091. p.is_jmp := true;
  1092. list.concat(p)
  1093. end;
  1094. procedure tcgppc.a_jmp_name(list: TAsmList; const s: string);
  1095. var
  1096. p: taicpu;
  1097. begin
  1098. if (target_info.system = system_powerpc64_darwin) then
  1099. begin
  1100. p := taicpu.op_sym(A_B,get_darwin_call_stub(s));
  1101. p.is_jmp := true;
  1102. list.concat(p)
  1103. end
  1104. else
  1105. a_jmp_name_direct(list, s, true);
  1106. end;
  1107. procedure tcgppc.a_jmp_always(list: TAsmList; l: tasmlabel);
  1108. begin
  1109. a_jmp(list, A_B, C_None, 0, l);
  1110. end;
  1111. procedure tcgppc.a_jmp_flags(list: TAsmList; const f: TResFlags; l:
  1112. tasmlabel);
  1113. var
  1114. c: tasmcond;
  1115. begin
  1116. c := flags_to_cond(f);
  1117. a_jmp(list, A_BC, c.cond, c.cr - RS_CR0, l);
  1118. end;
  1119. procedure tcgppc.g_flags2reg(list: TAsmList; size: TCgSize; const f:
  1120. TResFlags; reg: TRegister);
  1121. var
  1122. testbit: byte;
  1123. bitvalue: boolean;
  1124. begin
  1125. { get the bit to extract from the conditional register + its requested value (0 or 1) }
  1126. testbit := ((f.cr - RS_CR0) * 4);
  1127. case f.flag of
  1128. F_EQ, F_NE:
  1129. begin
  1130. inc(testbit, 2);
  1131. bitvalue := f.flag = F_EQ;
  1132. end;
  1133. F_LT, F_GE:
  1134. begin
  1135. bitvalue := f.flag = F_LT;
  1136. end;
  1137. F_GT, F_LE:
  1138. begin
  1139. inc(testbit);
  1140. bitvalue := f.flag = F_GT;
  1141. end;
  1142. else
  1143. internalerror(200112261);
  1144. end;
  1145. { load the conditional register in the destination reg }
  1146. list.concat(taicpu.op_reg(A_MFCR, reg));
  1147. { we will move the bit that has to be tested to bit 0 by rotating left }
  1148. testbit := (testbit + 1) and 31;
  1149. { extract bit }
  1150. list.concat(taicpu.op_reg_reg_const_const_const(
  1151. A_RLWINM,reg,reg,testbit,31,31));
  1152. { if we need the inverse, xor with 1 }
  1153. if not bitvalue then
  1154. list.concat(taicpu.op_reg_reg_const(A_XORI, reg, reg, 1));
  1155. end;
  1156. { *********** entry/exit code and address loading ************ }
  1157. procedure tcgppc.g_save_standard_registers(list: TAsmList);
  1158. begin
  1159. { this work is done in g_proc_entry; additionally it is not safe
  1160. to use it because it is called at some weird time }
  1161. end;
  1162. procedure tcgppc.g_restore_standard_registers(list: TAsmList);
  1163. begin
  1164. { this work is done in g_proc_exit; mainly because it is not safe to
  1165. put the register restore code here because it is called at some weird time }
  1166. end;
  1167. procedure tcgppc.calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  1168. var
  1169. reg : TSuperRegister;
  1170. begin
  1171. fprcount := 0;
  1172. firstfpr := RS_F31;
  1173. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1174. for reg := RS_F14 to RS_F31 do
  1175. if reg in rg[R_FPUREGISTER].used_in_proc then begin
  1176. fprcount := ord(RS_F31)-ord(reg)+1;
  1177. firstfpr := reg;
  1178. break;
  1179. end;
  1180. end;
  1181. procedure tcgppc.calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  1182. var
  1183. reg : TSuperRegister;
  1184. begin
  1185. gprcount := 0;
  1186. firstgpr := RS_R31;
  1187. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1188. for reg := RS_R14 to RS_R31 do
  1189. if reg in rg[R_INTREGISTER].used_in_proc then begin
  1190. gprcount := ord(RS_R31)-ord(reg)+1;
  1191. firstgpr := reg;
  1192. break;
  1193. end;
  1194. end;
  1195. procedure tcgppc.profilecode_savepara(para : tparavarsym; list : TAsmList);
  1196. begin
  1197. case (para.paraloc[calleeside].location^.loc) of
  1198. LOC_REGISTER, LOC_CREGISTER:
  1199. a_load_reg_ref(list, OS_INT, para.paraloc[calleeside].Location^.size,
  1200. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1201. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1202. a_loadfpu_reg_ref(list, para.paraloc[calleeside].Location^.size,
  1203. para.paraloc[calleeside].Location^.size,
  1204. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1205. LOC_MMREGISTER, LOC_CMMREGISTER:
  1206. { not supported }
  1207. internalerror(2006041801);
  1208. end;
  1209. end;
  1210. procedure tcgppc.profilecode_restorepara(para : tparavarsym; list : TAsmList);
  1211. begin
  1212. case (para.paraloc[calleeside].Location^.loc) of
  1213. LOC_REGISTER, LOC_CREGISTER:
  1214. a_load_ref_reg(list, para.paraloc[calleeside].Location^.size, OS_INT,
  1215. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1216. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1217. a_loadfpu_ref_reg(list, para.paraloc[calleeside].Location^.size,
  1218. para.paraloc[calleeside].Location^.size,
  1219. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1220. LOC_MMREGISTER, LOC_CMMREGISTER:
  1221. { not supported }
  1222. internalerror(2006041802);
  1223. end;
  1224. end;
  1225. procedure tcgppc.g_profilecode(list: TAsmList);
  1226. begin
  1227. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_savepara), list);
  1228. a_call_name_direct(list, '_mcount', false, true);
  1229. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_restorepara), list);
  1230. end;
  1231. { Generates the entry code of a procedure/function.
  1232. This procedure may be called before, as well as after g_return_from_proc
  1233. is called. localsize is the sum of the size necessary for local variables
  1234. and the maximum possible combined size of ALL the parameters of a procedure
  1235. called by the current one
  1236. IMPORTANT: registers are not to be allocated through the register
  1237. allocator here, because the register colouring has already occured !!
  1238. }
  1239. procedure tcgppc.g_proc_entry(list: TAsmList; localsize: longint;
  1240. nostackframe: boolean);
  1241. var
  1242. firstregfpu, firstreggpr: TSuperRegister;
  1243. needslinkreg: boolean;
  1244. fprcount, gprcount : aint;
  1245. { Save standard registers, both FPR and GPR; does not support VMX/Altivec }
  1246. procedure save_standard_registers;
  1247. var
  1248. regcount : TSuperRegister;
  1249. href : TReference;
  1250. mayNeedLRStore : boolean;
  1251. begin
  1252. { there are two ways to do this: manually, by generating a few "std" instructions,
  1253. or via the restore helper functions. The latter are selected by the -Og switch,
  1254. i.e. "optimize for size" }
  1255. if (cs_opt_size in current_settings.optimizerswitches) then begin
  1256. mayNeedLRStore := false;
  1257. if ((fprcount > 0) and (gprcount > 0)) then begin
  1258. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1259. a_call_name_direct(list, '_savegpr1_' + intToStr(32-gprcount), false, false, false);
  1260. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false);
  1261. end else if (gprcount > 0) then
  1262. a_call_name_direct(list, '_savegpr0_' + intToStr(32-gprcount), false, false, false)
  1263. else if (fprcount > 0) then
  1264. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false)
  1265. else
  1266. mayNeedLRStore := true;
  1267. end else begin
  1268. { save registers, FPU first, then GPR }
  1269. reference_reset_base(href, NR_STACK_POINTER_REG, -8);
  1270. if (fprcount > 0) then
  1271. for regcount := RS_F31 downto firstregfpu do begin
  1272. a_loadfpu_reg_ref(list, OS_FLOAT, OS_FLOAT, newreg(R_FPUREGISTER,
  1273. regcount, R_SUBNONE), href);
  1274. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1275. end;
  1276. if (gprcount > 0) then
  1277. for regcount := RS_R31 downto firstreggpr do begin
  1278. a_load_reg_ref(list, OS_INT, OS_INT, newreg(R_INTREGISTER, regcount,
  1279. R_SUBNONE), href);
  1280. dec(href.offset, tcgsize2size[OS_INT]);
  1281. end;
  1282. { VMX registers not supported by FPC atm }
  1283. { in this branch we always need to store LR ourselves}
  1284. mayNeedLRStore := true;
  1285. end;
  1286. { we may need to store R0 (=LR) ourselves }
  1287. if ((cs_profile in init_settings.moduleswitches) or (mayNeedLRStore)) and (needslinkreg) then begin
  1288. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1289. list.concat(taicpu.op_reg_ref(A_STD, NR_R0, href));
  1290. end;
  1291. end;
  1292. var
  1293. href: treference;
  1294. begin
  1295. calcFirstUsedFPR(firstregfpu, fprcount);
  1296. calcFirstUsedGPR(firstreggpr, gprcount);
  1297. { calculate real stack frame size }
  1298. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1299. gprcount, fprcount);
  1300. { determine whether we need to save the link register }
  1301. needslinkreg :=
  1302. not(nostackframe) and
  1303. (((not (po_assembler in current_procinfo.procdef.procoptions)) and
  1304. ((pi_do_call in current_procinfo.flags) or (cs_profile in init_settings.moduleswitches))) or
  1305. ((cs_opt_size in current_settings.optimizerswitches) and ((fprcount > 0) or (gprcount > 0))) or
  1306. ([cs_lineinfo, cs_debuginfo] * current_settings.moduleswitches <> []));
  1307. a_reg_alloc(list, NR_STACK_POINTER_REG);
  1308. a_reg_alloc(list, NR_R0);
  1309. { move link register to r0 }
  1310. if (needslinkreg) then
  1311. list.concat(taicpu.op_reg(A_MFLR, NR_R0));
  1312. save_standard_registers;
  1313. { save old stack frame pointer }
  1314. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then begin
  1315. a_reg_alloc(list, NR_OLD_STACK_POINTER_REG);
  1316. list.concat(taicpu.op_reg_reg(A_MR, NR_OLD_STACK_POINTER_REG, NR_STACK_POINTER_REG));
  1317. end;
  1318. { create stack frame }
  1319. if (not nostackframe) and (localsize > 0) and
  1320. tppcprocinfo(current_procinfo).needstackframe then begin
  1321. if (localsize <= high(smallint)) then begin
  1322. reference_reset_base(href, NR_STACK_POINTER_REG, -localsize);
  1323. a_load_store(list, A_STDU, NR_STACK_POINTER_REG, href);
  1324. end else begin
  1325. reference_reset_base(href, NR_NO, -localsize);
  1326. { Use R0 for loading the constant (which is definitely > 32k when entering
  1327. this branch).
  1328. Inlined at this position because it must not use temp registers because
  1329. register allocations have already been done }
  1330. { Code template:
  1331. lis r0,ofs@highest
  1332. ori r0,r0,ofs@higher
  1333. sldi r0,r0,32
  1334. oris r0,r0,ofs@h
  1335. ori r0,r0,ofs@l
  1336. }
  1337. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1338. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1339. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1340. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1341. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1342. list.concat(taicpu.op_reg_reg_reg(A_STDUX, NR_R1, NR_R1, NR_R0));
  1343. end;
  1344. end;
  1345. { CR register not used by FPC atm }
  1346. { keep R1 allocated??? }
  1347. a_reg_dealloc(list, NR_R0);
  1348. end;
  1349. { Generates the exit code for a method.
  1350. This procedure may be called before, as well as after g_stackframe_entry
  1351. is called.
  1352. IMPORTANT: registers are not to be allocated through the register
  1353. allocator here, because the register colouring has already occured !!
  1354. }
  1355. procedure tcgppc.g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  1356. boolean);
  1357. var
  1358. firstregfpu, firstreggpr: TSuperRegister;
  1359. needslinkreg : boolean;
  1360. fprcount, gprcount: aint;
  1361. { Restore standard registers, both FPR and GPR; does not support VMX/Altivec }
  1362. procedure restore_standard_registers;
  1363. var
  1364. { flag indicating whether we need to manually add the exit code (e.g. blr instruction)
  1365. or not }
  1366. needsExitCode : Boolean;
  1367. href : treference;
  1368. regcount : TSuperRegister;
  1369. begin
  1370. { there are two ways to do this: manually, by generating a few "ld" instructions,
  1371. or via the restore helper functions. The latter are selected by the -Og switch,
  1372. i.e. "optimize for size" }
  1373. if (cs_opt_size in current_settings.optimizerswitches) then begin
  1374. needsExitCode := false;
  1375. if ((fprcount > 0) and (gprcount > 0)) then begin
  1376. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1377. a_call_name_direct(list, '_restgpr1_' + intToStr(32-gprcount), false, false, false);
  1378. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false);
  1379. end else if (gprcount > 0) then
  1380. a_jmp_name_direct(list, '_restgpr0_' + intToStr(32-gprcount), false)
  1381. else if (fprcount > 0) then
  1382. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false)
  1383. else
  1384. needsExitCode := true;
  1385. end else begin
  1386. needsExitCode := true;
  1387. { restore registers, FPU first, GPR next }
  1388. reference_reset_base(href, NR_STACK_POINTER_REG, -tcgsize2size[OS_FLOAT]);
  1389. if (fprcount > 0) then
  1390. for regcount := RS_F31 downto firstregfpu do begin
  1391. a_loadfpu_ref_reg(list, OS_FLOAT, OS_FLOAT, href, newreg(R_FPUREGISTER, regcount,
  1392. R_SUBNONE));
  1393. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1394. end;
  1395. if (gprcount > 0) then
  1396. for regcount := RS_R31 downto firstreggpr do begin
  1397. a_load_ref_reg(list, OS_INT, OS_INT, href, newreg(R_INTREGISTER, regcount,
  1398. R_SUBNONE));
  1399. dec(href.offset, tcgsize2size[OS_INT]);
  1400. end;
  1401. { VMX not supported by FPC atm }
  1402. end;
  1403. if (needsExitCode) then begin
  1404. { restore LR (if needed) }
  1405. if (needslinkreg) then begin
  1406. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1407. list.concat(taicpu.op_reg_ref(A_LD, NR_R0, href));
  1408. list.concat(taicpu.op_reg(A_MTLR, NR_R0));
  1409. end;
  1410. { generate return instruction }
  1411. list.concat(taicpu.op_none(A_BLR));
  1412. end;
  1413. end;
  1414. var
  1415. href: treference;
  1416. localsize : aint;
  1417. begin
  1418. calcFirstUsedFPR(firstregfpu, fprcount);
  1419. calcFirstUsedGPR(firstreggpr, gprcount);
  1420. { determine whether we need to restore the link register }
  1421. needslinkreg :=
  1422. not(nostackframe) and
  1423. (((not (po_assembler in current_procinfo.procdef.procoptions)) and
  1424. ((pi_do_call in current_procinfo.flags) or (cs_profile in init_settings.moduleswitches))) or
  1425. ((cs_opt_size in current_settings.optimizerswitches) and ((fprcount > 0) or (gprcount > 0))) or
  1426. ([cs_lineinfo, cs_debuginfo] * current_settings.moduleswitches <> []));
  1427. { calculate stack frame }
  1428. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1429. gprcount, fprcount);
  1430. { CR register not supported }
  1431. { restore stack pointer }
  1432. if (not nostackframe) and (localsize > 0) and
  1433. tppcprocinfo(current_procinfo).needstackframe then begin
  1434. if (localsize <= high(smallint)) then begin
  1435. list.concat(taicpu.op_reg_reg_const(A_ADDI, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, localsize));
  1436. end else begin
  1437. reference_reset_base(href, NR_NO, localsize);
  1438. { use R0 for loading the constant (which is definitely > 32k when entering
  1439. this branch)
  1440. Inlined because it must not use temp registers because register allocations
  1441. have already been done
  1442. }
  1443. { Code template:
  1444. lis r0,ofs@highest
  1445. ori r0,ofs@higher
  1446. sldi r0,r0,32
  1447. oris r0,r0,ofs@h
  1448. ori r0,r0,ofs@l
  1449. }
  1450. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1451. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1452. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1453. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1454. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1455. list.concat(taicpu.op_reg_reg_reg(A_ADD, NR_R1, NR_R1, NR_R0));
  1456. end;
  1457. end;
  1458. restore_standard_registers;
  1459. end;
  1460. procedure tcgppc.a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  1461. tregister);
  1462. var
  1463. ref2, tmpref: treference;
  1464. { register used to construct address }
  1465. tempreg : TRegister;
  1466. begin
  1467. if (target_info.system = system_powerpc64_darwin) then
  1468. begin
  1469. inherited a_loadaddr_ref_reg(list,ref,r);
  1470. exit;
  1471. end;
  1472. ref2 := ref;
  1473. fixref(list, ref2);
  1474. { load a symbol }
  1475. if (assigned(ref2.symbol) or (hasLargeOffset(ref2))) then begin
  1476. { add the symbol's value to the base of the reference, and if the }
  1477. { reference doesn't have a base, create one }
  1478. reference_reset(tmpref);
  1479. tmpref.offset := ref2.offset;
  1480. tmpref.symbol := ref2.symbol;
  1481. tmpref.relsymbol := ref2.relsymbol;
  1482. { load 64 bit reference into r. If the reference already has a base register,
  1483. first load the 64 bit value into a temp register, then add it to the result
  1484. register rD }
  1485. if (ref2.base <> NR_NO) then begin
  1486. { already have a base register, so allocate a new one }
  1487. tempreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1488. end else begin
  1489. tempreg := r;
  1490. end;
  1491. { code for loading a reference from a symbol into a register rD }
  1492. (*
  1493. lis rX,SYM@highest
  1494. ori rX,SYM@higher
  1495. sldi rX,rX,32
  1496. oris rX,rX,SYM@h
  1497. ori rX,rX,SYM@l
  1498. *)
  1499. {$IFDEF EXTDEBUG}
  1500. list.concat(tai_comment.create(strpnew('loadaddr_ref_reg ')));
  1501. {$ENDIF EXTDEBUG}
  1502. if (assigned(tmpref.symbol)) then begin
  1503. tmpref.refaddr := addr_highest;
  1504. list.concat(taicpu.op_reg_ref(A_LIS, tempreg, tmpref));
  1505. tmpref.refaddr := addr_higher;
  1506. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1507. list.concat(taicpu.op_reg_reg_const(A_SLDI, tempreg, tempreg, 32));
  1508. tmpref.refaddr := addr_high;
  1509. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tempreg, tempreg, tmpref));
  1510. tmpref.refaddr := addr_low;
  1511. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1512. end else
  1513. a_load_const_reg(list, OS_ADDR, tmpref.offset, tempreg);
  1514. { if there's already a base register, add the temp register contents to
  1515. the base register }
  1516. if (ref2.base <> NR_NO) then begin
  1517. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, tempreg, ref2.base));
  1518. end;
  1519. end else if (ref2.offset <> 0) then begin
  1520. { no symbol, but offset <> 0 }
  1521. if (ref2.base <> NR_NO) then begin
  1522. a_op_const_reg_reg(list, OP_ADD, OS_64, ref2.offset, ref2.base, r)
  1523. { FixRef makes sure that "(ref.index <> R_NO) and (ref.offset <> 0)" never
  1524. occurs, so now only ref.offset has to be loaded }
  1525. end else begin
  1526. a_load_const_reg(list, OS_64, ref2.offset, r);
  1527. end;
  1528. end else if (ref2.index <> NR_NO) then begin
  1529. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, ref2.base, ref2.index))
  1530. end else if (ref2.base <> NR_NO) and
  1531. (r <> ref2.base) then begin
  1532. a_load_reg_reg(list, OS_ADDR, OS_ADDR, ref2.base, r)
  1533. end else begin
  1534. list.concat(taicpu.op_reg_const(A_LI, r, 0));
  1535. end;
  1536. end;
  1537. { ************* concatcopy ************ }
  1538. const
  1539. maxmoveunit = 8;
  1540. procedure tcgppc.g_concatcopy(list: TAsmList; const source, dest: treference;
  1541. len: aint);
  1542. var
  1543. countreg, tempreg: TRegister;
  1544. src, dst: TReference;
  1545. lab: tasmlabel;
  1546. count, count2: longint;
  1547. size: tcgsize;
  1548. begin
  1549. {$IFDEF extdebug}
  1550. if len > high(aint) then
  1551. internalerror(2002072704);
  1552. list.concat(tai_comment.create(strpnew('g_concatcopy1 ' + inttostr(len) + ' bytes left ')));
  1553. {$ENDIF extdebug}
  1554. { if the references are equal, exit, there is no need to copy anything }
  1555. if (references_equal(source, dest)) then
  1556. exit;
  1557. { make sure short loads are handled as optimally as possible;
  1558. note that the data here never overlaps, so we can do a forward
  1559. copy at all times.
  1560. NOTE: maybe use some scratch registers to pair load/store instructions
  1561. }
  1562. if (len <= maxmoveunit) then begin
  1563. src := source; dst := dest;
  1564. {$IFDEF extdebug}
  1565. list.concat(tai_comment.create(strpnew('g_concatcopy3 ' + inttostr(src.offset) + ' ' + inttostr(dst.offset))));
  1566. {$ENDIF extdebug}
  1567. while (len <> 0) do begin
  1568. if (len = 8) then begin
  1569. a_load_ref_ref(list, OS_64, OS_64, src, dst);
  1570. dec(len, 8);
  1571. end else if (len >= 4) then begin
  1572. a_load_ref_ref(list, OS_32, OS_32, src, dst);
  1573. inc(src.offset, 4); inc(dst.offset, 4);
  1574. dec(len, 4);
  1575. end else if (len >= 2) then begin
  1576. a_load_ref_ref(list, OS_16, OS_16, src, dst);
  1577. inc(src.offset, 2); inc(dst.offset, 2);
  1578. dec(len, 2);
  1579. end else begin
  1580. a_load_ref_ref(list, OS_8, OS_8, src, dst);
  1581. inc(src.offset, 1); inc(dst.offset, 1);
  1582. dec(len, 1);
  1583. end;
  1584. end;
  1585. exit;
  1586. end;
  1587. {$IFDEF extdebug}
  1588. list.concat(tai_comment.create(strpnew('g_concatcopy2 ' + inttostr(len) + ' bytes left ')));
  1589. {$ENDIF extdebug}
  1590. count := len div maxmoveunit;
  1591. reference_reset(src);
  1592. reference_reset(dst);
  1593. { load the address of source into src.base }
  1594. if (count > 4) or
  1595. not issimpleref(source) or
  1596. ((source.index <> NR_NO) and
  1597. ((source.offset + len) > high(smallint))) then begin
  1598. src.base := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1599. a_loadaddr_ref_reg(list, source, src.base);
  1600. end else begin
  1601. src := source;
  1602. end;
  1603. { load the address of dest into dst.base }
  1604. if (count > 4) or
  1605. not issimpleref(dest) or
  1606. ((dest.index <> NR_NO) and
  1607. ((dest.offset + len) > high(smallint))) then begin
  1608. dst.base := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1609. a_loadaddr_ref_reg(list, dest, dst.base);
  1610. end else begin
  1611. dst := dest;
  1612. end;
  1613. { generate a loop }
  1614. if count > 4 then begin
  1615. { the offsets are zero after the a_loadaddress_ref_reg and just
  1616. have to be set to 8. I put an Inc there so debugging may be
  1617. easier (should offset be different from zero here, it will be
  1618. easy to notice in the generated assembler }
  1619. inc(dst.offset, 8);
  1620. inc(src.offset, 8);
  1621. list.concat(taicpu.op_reg_reg_const(A_SUBI, src.base, src.base, 8));
  1622. list.concat(taicpu.op_reg_reg_const(A_SUBI, dst.base, dst.base, 8));
  1623. countreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1624. a_load_const_reg(list, OS_64, count, countreg);
  1625. { explicitely allocate F0 since it can be used safely here
  1626. (for holding date that's being copied) }
  1627. a_reg_alloc(list, NR_F0);
  1628. current_asmdata.getjumplabel(lab);
  1629. a_label(list, lab);
  1630. list.concat(taicpu.op_reg_reg_const(A_SUBIC_, countreg, countreg, 1));
  1631. list.concat(taicpu.op_reg_ref(A_LFDU, NR_F0, src));
  1632. list.concat(taicpu.op_reg_ref(A_STFDU, NR_F0, dst));
  1633. a_jmp(list, A_BC, C_NE, 0, lab);
  1634. a_reg_dealloc(list, NR_F0);
  1635. len := len mod 8;
  1636. end;
  1637. count := len div 8;
  1638. { unrolled loop }
  1639. if count > 0 then begin
  1640. a_reg_alloc(list, NR_F0);
  1641. for count2 := 1 to count do begin
  1642. a_loadfpu_ref_reg(list, OS_F64, OS_F64, src, NR_F0);
  1643. a_loadfpu_reg_ref(list, OS_F64, OS_F64, NR_F0, dst);
  1644. inc(src.offset, 8);
  1645. inc(dst.offset, 8);
  1646. end;
  1647. a_reg_dealloc(list, NR_F0);
  1648. len := len mod 8;
  1649. end;
  1650. if (len and 4) <> 0 then begin
  1651. a_reg_alloc(list, NR_R0);
  1652. a_load_ref_reg(list, OS_32, OS_32, src, NR_R0);
  1653. a_load_reg_ref(list, OS_32, OS_32, NR_R0, dst);
  1654. inc(src.offset, 4);
  1655. inc(dst.offset, 4);
  1656. a_reg_dealloc(list, NR_R0);
  1657. end;
  1658. { copy the leftovers }
  1659. if (len and 2) <> 0 then begin
  1660. a_reg_alloc(list, NR_R0);
  1661. a_load_ref_reg(list, OS_16, OS_16, src, NR_R0);
  1662. a_load_reg_ref(list, OS_16, OS_16, NR_R0, dst);
  1663. inc(src.offset, 2);
  1664. inc(dst.offset, 2);
  1665. a_reg_dealloc(list, NR_R0);
  1666. end;
  1667. if (len and 1) <> 0 then begin
  1668. a_reg_alloc(list, NR_R0);
  1669. a_load_ref_reg(list, OS_8, OS_8, src, NR_R0);
  1670. a_load_reg_ref(list, OS_8, OS_8, NR_R0, dst);
  1671. a_reg_dealloc(list, NR_R0);
  1672. end;
  1673. end;
  1674. {***************** This is private property, keep out! :) *****************}
  1675. procedure tcgppc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  1676. const
  1677. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  1678. begin
  1679. {$IFDEF EXTDEBUG}
  1680. list.concat(tai_comment.create(strpnew('maybeadjustresult op = ' + cgop2string(op) + ' size = ' + cgsize2string(size))));
  1681. {$ENDIF EXTDEBUG}
  1682. if (op in overflowops) and (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32]) then
  1683. a_load_reg_reg(list, OS_64, size, dst, dst);
  1684. end;
  1685. function tcgppc.issimpleref(const ref: treference): boolean;
  1686. begin
  1687. if (ref.base = NR_NO) and
  1688. (ref.index <> NR_NO) then
  1689. internalerror(200208101);
  1690. result :=
  1691. not (assigned(ref.symbol)) and
  1692. (((ref.index = NR_NO) and
  1693. (ref.offset >= low(smallint)) and
  1694. (ref.offset <= high(smallint))) or
  1695. ((ref.index <> NR_NO) and
  1696. (ref.offset = 0)));
  1697. end;
  1698. function tcgppc.load_got_symbol(list: TAsmList; symbol : string) : tregister;
  1699. var
  1700. l: tasmsymbol;
  1701. ref: treference;
  1702. symname : string;
  1703. begin
  1704. l:=current_asmdata.getasmsymbol(symbol);
  1705. reference_reset_symbol(ref,l,0);
  1706. ref.base := NR_R2;
  1707. ref.refaddr := addr_pic;
  1708. result := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1709. {$IFDEF EXTDEBUG}
  1710. list.concat(tai_comment.create(strpnew('loading got reference for ' + symbol)));
  1711. {$ENDIF EXTDEBUG}
  1712. // cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,ref,result);
  1713. list.concat(taicpu.op_reg_ref(A_LD, result, ref));
  1714. end;
  1715. function tcgppc.fixref(list: TAsmList; var ref: treference): boolean;
  1716. var
  1717. tmpreg: tregister;
  1718. name : string;
  1719. begin
  1720. result := false;
  1721. { Avoids recursion. }
  1722. if (ref.refaddr = addr_pic) then exit;
  1723. {$IFDEF EXTDEBUG}
  1724. list.concat(tai_comment.create(strpnew('fixref0 ' + ref2string(ref))));
  1725. {$ENDIF EXTDEBUG}
  1726. if (target_info.system = system_powerpc64_darwin) and
  1727. assigned(ref.symbol) and
  1728. (ref.symbol.bind = AB_EXTERNAL) then
  1729. begin
  1730. tmpreg := g_indirect_sym_load(list,ref.symbol.name);
  1731. if (ref.base = NR_NO) then
  1732. ref.base := tmpreg
  1733. else if (ref.index = NR_NO) then
  1734. ref.index := tmpreg
  1735. else
  1736. begin
  1737. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  1738. ref.base := tmpreg;
  1739. end;
  1740. ref.symbol := nil;
  1741. end;
  1742. { if we have to create PIC, add the symbol to the TOC/GOT }
  1743. if (target_info.system <> system_powerpc64_darwin) and
  1744. (cs_create_pic in current_settings.moduleswitches) and
  1745. (assigned(ref.symbol)) then begin
  1746. tmpreg := load_got_symbol(list, ref.symbol.name);
  1747. if (ref.base = NR_NO) then
  1748. ref.base := tmpreg
  1749. else if (ref.index = NR_NO) then
  1750. ref.index := tmpreg
  1751. else begin
  1752. a_op_reg_reg_reg(list, OP_ADD, OS_ADDR, ref.base, tmpreg, tmpreg);
  1753. ref.base := tmpreg;
  1754. end;
  1755. ref.symbol := nil;
  1756. {$IFDEF EXTDEBUG}
  1757. list.concat(tai_comment.create(strpnew('fixref-pic ' + ref2string(ref))));
  1758. {$ENDIF EXTDEBUG}
  1759. end;
  1760. if (ref.base = NR_NO) then begin
  1761. ref.base := ref.index;
  1762. ref.index := NR_NO;
  1763. end;
  1764. if (ref.base <> NR_NO) and (ref.index <> NR_NO) and
  1765. ((ref.offset <> 0) or assigned(ref.symbol)) then begin
  1766. result := true;
  1767. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1768. a_op_reg_reg_reg(list, OP_ADD, OS_ADDR, ref.base, ref.index, tmpreg);
  1769. ref.base := tmpreg;
  1770. ref.index := NR_NO;
  1771. end;
  1772. if (ref.index <> NR_NO) and (assigned(ref.symbol) or (ref.offset <> 0)) then
  1773. internalerror(2006010506);
  1774. {$IFDEF EXTDEBUG}
  1775. list.concat(tai_comment.create(strpnew('fixref1 ' + ref2string(ref))));
  1776. {$ENDIF EXTDEBUG}
  1777. end;
  1778. procedure tcgppc.a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  1779. ref: treference);
  1780. procedure maybefixup64bitoffset;
  1781. var
  1782. tmpreg: tregister;
  1783. begin
  1784. { for some instructions we need to check that the offset is divisible by at
  1785. least four. If not, add the bytes which are "off" to the base register and
  1786. adjust the offset accordingly }
  1787. case op of
  1788. A_LD, A_LDU, A_STD, A_STDU, A_LWA :
  1789. if ((ref.offset mod 4) <> 0) then begin
  1790. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1791. if (ref.base <> NR_NO) then begin
  1792. a_op_const_reg_reg(list, OP_ADD, OS_ADDR, ref.offset mod 4, ref.base, tmpreg);
  1793. ref.base := tmpreg;
  1794. end else begin
  1795. list.concat(taicpu.op_reg_const(A_LI, tmpreg, ref.offset mod 4));
  1796. ref.base := tmpreg;
  1797. end;
  1798. ref.offset := (ref.offset div 4) * 4;
  1799. end;
  1800. end;
  1801. end;
  1802. var
  1803. tmpreg, tmpreg2: tregister;
  1804. tmpref: treference;
  1805. largeOffset: Boolean;
  1806. begin
  1807. if (target_info.system = system_powerpc64_darwin) then
  1808. begin
  1809. { darwin/ppc64 works with 32 bit relocatable symbol addresses }
  1810. maybefixup64bitoffset;
  1811. inherited a_load_store(list,op,reg,ref);
  1812. exit
  1813. end;
  1814. { at this point there must not be a combination of values in the ref treference
  1815. which is not possible to directly map to instructions of the PowerPC architecture }
  1816. if (ref.index <> NR_NO) and ((ref.offset <> 0) or (assigned(ref.symbol))) then
  1817. internalerror(200310131);
  1818. { if this is a PIC'ed address, handle it and exit }
  1819. if (ref.refaddr = addr_pic) then begin
  1820. if (ref.offset <> 0) then
  1821. internalerror(2006010501);
  1822. if (ref.index <> NR_NO) then
  1823. internalerror(2006010502);
  1824. if (not assigned(ref.symbol)) then
  1825. internalerror(200601050);
  1826. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1827. exit;
  1828. end;
  1829. maybefixup64bitoffset;
  1830. {$IFDEF EXTDEBUG}
  1831. list.concat(tai_comment.create(strpnew('a_load_store1 ' + BoolToStr(ref.refaddr = addr_pic))));
  1832. {$ENDIF EXTDEBUG}
  1833. { if we have to load/store from a symbol or large addresses, use a temporary register
  1834. containing the address }
  1835. if (assigned(ref.symbol) or (hasLargeOffset(ref))) then begin
  1836. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1837. if (hasLargeOffset(ref) and (ref.base = NR_NO)) then begin
  1838. ref.base := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1839. a_load_const_reg(list, OS_ADDR, ref.offset, ref.base);
  1840. ref.offset := 0;
  1841. end;
  1842. reference_reset(tmpref);
  1843. tmpref.symbol := ref.symbol;
  1844. tmpref.relsymbol := ref.relsymbol;
  1845. tmpref.offset := ref.offset;
  1846. if (ref.base <> NR_NO) then begin
  1847. { As long as the TOC isn't working we try to achieve highest speed (in this
  1848. case by allowing instructions execute in parallel) as possible at the cost
  1849. of using another temporary register. So the code template when there is
  1850. a base register and an offset is the following:
  1851. lis rT1, SYM+offs@highest
  1852. ori rT1, rT1, SYM+offs@higher
  1853. lis rT2, SYM+offs@hi
  1854. ori rT2, SYM+offs@lo
  1855. rldimi rT2, rT1, 32
  1856. <op>X reg, base, rT2
  1857. }
  1858. tmpreg2 := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1859. if (assigned(tmpref.symbol)) then begin
  1860. tmpref.refaddr := addr_highest;
  1861. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1862. tmpref.refaddr := addr_higher;
  1863. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1864. tmpref.refaddr := addr_high;
  1865. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg2, tmpref));
  1866. tmpref.refaddr := addr_low;
  1867. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg2, tmpreg2, tmpref));
  1868. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, tmpreg2, tmpreg, 32, 0));
  1869. end else
  1870. a_load_const_reg(list, OS_ADDR, tmpref.offset, tmpreg2);
  1871. reference_reset(tmpref);
  1872. tmpref.base := ref.base;
  1873. tmpref.index := tmpreg2;
  1874. case op of
  1875. { the code generator doesn't generate update instructions anyway, so
  1876. error out on those instructions }
  1877. A_LBZ : op := A_LBZX;
  1878. A_LHZ : op := A_LHZX;
  1879. A_LWZ : op := A_LWZX;
  1880. A_LD : op := A_LDX;
  1881. A_LHA : op := A_LHAX;
  1882. A_LWA : op := A_LWAX;
  1883. A_LFS : op := A_LFSX;
  1884. A_LFD : op := A_LFDX;
  1885. A_STB : op := A_STBX;
  1886. A_STH : op := A_STHX;
  1887. A_STW : op := A_STWX;
  1888. A_STD : op := A_STDX;
  1889. A_STFS : op := A_STFSX;
  1890. A_STFD : op := A_STFDX;
  1891. else
  1892. { unknown load/store opcode }
  1893. internalerror(2005101302);
  1894. end;
  1895. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1896. end else begin
  1897. { when accessing value from a reference without a base register, use the
  1898. following code template:
  1899. lis rT,SYM+offs@highesta
  1900. ori rT,SYM+offs@highera
  1901. sldi rT,rT,32
  1902. oris rT,rT,SYM+offs@ha
  1903. ld rD,SYM+offs@l(rT)
  1904. }
  1905. tmpref.refaddr := addr_highesta;
  1906. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1907. tmpref.refaddr := addr_highera;
  1908. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1909. list.concat(taicpu.op_reg_reg_const(A_SLDI, tmpreg, tmpreg, 32));
  1910. tmpref.refaddr := addr_higha;
  1911. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tmpreg, tmpreg, tmpref));
  1912. tmpref.base := tmpreg;
  1913. tmpref.refaddr := addr_low;
  1914. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1915. end;
  1916. end else begin
  1917. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1918. end;
  1919. end;
  1920. procedure tcgppc.loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  1921. var
  1922. l: tasmsymbol;
  1923. ref: treference;
  1924. symname : string;
  1925. begin
  1926. maybe_new_object_file(current_asmdata.asmlists[al_picdata]);
  1927. symname := '_$' + current_asmdata.name + '$toc$' + hexstr(a, sizeof(a)*2);
  1928. l:=current_asmdata.getasmsymbol(symname);
  1929. if not(assigned(l)) then begin
  1930. l:=current_asmdata.DefineAsmSymbol(symname,AB_GLOBAL, AT_DATA);
  1931. current_asmdata.asmlists[al_picdata].concat(tai_section.create(sec_toc, '.toc', 8));
  1932. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create_global(l,0));
  1933. current_asmdata.asmlists[al_picdata].concat(tai_directive.create(asd_toc_entry, symname + '[TC], ' + inttostr(a)));
  1934. end;
  1935. reference_reset_symbol(ref,l,0);
  1936. ref.base := NR_R2;
  1937. ref.refaddr := addr_no;
  1938. {$IFDEF EXTDEBUG}
  1939. list.concat(tai_comment.create(strpnew('loading value from TOC reference for ' + symname)));
  1940. {$ENDIF EXTDEBUG}
  1941. cg.a_load_ref_reg(list, OS_INT, OS_INT, ref, reg);
  1942. end;
  1943. begin
  1944. cg := tcgppc.create;
  1945. end.