cgcpu.pas 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065
  1. {
  2. Copyright (c) 1998-2012 by Florian Klaempfl and David Zhang
  3. This unit implements the code generator for MIPS
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, parabase,
  22. cgbase, cgutils, cgobj, cg64f32, cpupara,
  23. aasmbase, aasmtai, aasmcpu, aasmdata,
  24. cpubase, cpuinfo,
  25. node, symconst, SymType, symdef,
  26. rgcpu;
  27. type
  28. TCGMIPS = class(tcg)
  29. public
  30. procedure init_register_allocators; override;
  31. procedure done_register_allocators; override;
  32. /// { needed by cg64 }
  33. procedure make_simple_ref(list: tasmlist; var ref: treference);
  34. procedure handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  35. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  36. procedure overflowcheck_internal(list: TAsmList; arg1, arg2: TRegister);
  37. { parameter }
  38. procedure a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara); override;
  39. procedure a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara); override;
  40. procedure a_call_name(list: tasmlist; const s: string; weak : boolean); override;
  41. procedure a_call_reg(list: tasmlist; Reg: TRegister); override;
  42. procedure a_call_sym_pic(list: tasmlist; sym: tasmsymbol);
  43. { General purpose instructions }
  44. procedure a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  45. procedure a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  46. procedure a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  47. procedure a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); override;
  48. procedure a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  49. procedure a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  50. { move instructions }
  51. procedure a_load_const_reg(list: tasmlist; size: tcgsize; a: tcgint; reg: tregister); override;
  52. procedure a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference); override;
  53. procedure a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCgSize; reg: TRegister; const ref: TReference); override;
  54. procedure a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister); override;
  55. procedure a_load_reg_reg(list: tasmlist; FromSize, ToSize: TCgSize; reg1, reg2: tregister); override;
  56. procedure a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister); override;
  57. { fpu move instructions }
  58. procedure a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  59. procedure a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister); override;
  60. procedure a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference); override;
  61. { comparison operations }
  62. procedure a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  63. procedure a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  64. procedure a_jmp_flags(list: tasmlist; const f: TResFlags; l: tasmlabel); override;
  65. procedure g_flags2reg(list: tasmlist; size: TCgSize; const f: TResFlags; reg: tregister); override;
  66. procedure a_jmp_always(List: tasmlist; l: TAsmLabel); override;
  67. procedure a_jmp_name(list: tasmlist; const s: string); override;
  68. procedure a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  69. procedure g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef); override;
  70. procedure g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation); override;
  71. procedure g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean); override;
  72. procedure g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean); override;
  73. procedure g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  74. procedure g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  75. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  76. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint); override;
  77. procedure g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint); override;
  78. procedure g_external_wrapper(list : TAsmList; procdef: tprocdef; const externalname: string);override;
  79. procedure g_profilecode(list: TAsmList);override;
  80. end;
  81. TCg64MPSel = class(tcg64f32)
  82. public
  83. procedure a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference); override;
  84. procedure a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64); override;
  85. procedure a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara); override;
  86. procedure a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64); override;
  87. procedure a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64); override;
  88. procedure a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64); override;
  89. procedure a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64); override;
  90. procedure a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  91. procedure a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  92. end;
  93. procedure create_codegen;
  94. const
  95. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  96. C_EQ,C_GT,C_LT,C_GE,C_LE,C_NE,C_LEU,C_LTU,C_GEU,C_GTU
  97. );
  98. implementation
  99. uses
  100. globals, verbose, systems, cutils,
  101. paramgr, fmodule,
  102. symtable, symsym,
  103. tgobj,
  104. procinfo, cpupi;
  105. const
  106. TOpcg2AsmOp: array[TOpCg] of TAsmOp = (
  107. A_NONE,A_NONE,A_ADDU,A_AND,A_NONE,A_NONE,A_MULT,A_MULTU,A_NONE,A_NONE,
  108. A_OR,A_SRAV,A_SLLV,A_SRLV,A_SUBU,A_XOR,A_NONE,A_NONE
  109. );
  110. procedure TCGMIPS.make_simple_ref(list: tasmlist; var ref: treference);
  111. var
  112. tmpreg, tmpreg1: tregister;
  113. tmpref: treference;
  114. base_replaced: boolean;
  115. begin
  116. { Enforce some discipline for callers:
  117. - gp is always implicit
  118. - reference is processed only once }
  119. if (ref.base=NR_GP) or (ref.index=NR_GP) then
  120. InternalError(2013022801);
  121. if (ref.refaddr<>addr_no) then
  122. InternalError(2013022802);
  123. { fixup base/index, if both are present then add them together }
  124. base_replaced:=false;
  125. tmpreg:=ref.base;
  126. if (tmpreg=NR_NO) then
  127. tmpreg:=ref.index
  128. else if (ref.index<>NR_NO) then
  129. begin
  130. tmpreg:=getintregister(list,OS_ADDR);
  131. list.concat(taicpu.op_reg_reg_reg(A_ADDU,tmpreg,ref.base,ref.index));
  132. base_replaced:=true;
  133. end;
  134. ref.base:=tmpreg;
  135. ref.index:=NR_NO;
  136. if (ref.symbol=nil) and
  137. (ref.offset>=simm16lo) and
  138. (ref.offset<=simm16hi-sizeof(pint)) then
  139. exit;
  140. { Symbol present or offset > 16bits }
  141. if assigned(ref.symbol) then
  142. begin
  143. ref.base:=getintregister(list,OS_ADDR);
  144. reference_reset_symbol(tmpref,ref.symbol,ref.offset,ref.alignment);
  145. if (cs_create_pic in current_settings.moduleswitches) then
  146. begin
  147. if not (pi_needs_got in current_procinfo.flags) then
  148. InternalError(2013060102);
  149. { For PIC global symbols offset must be handled separately.
  150. Otherwise (non-PIC or local symbols) offset can be encoded
  151. into relocation even if exceeds 16 bits. }
  152. if (ref.symbol.bind<>AB_LOCAL) then
  153. tmpref.offset:=0;
  154. tmpref.refaddr:=addr_pic;
  155. tmpref.base:=NR_GP;
  156. list.concat(taicpu.op_reg_ref(A_LW,ref.base,tmpref));
  157. end
  158. else
  159. begin
  160. tmpref.refaddr:=addr_high;
  161. list.concat(taicpu.op_reg_ref(A_LUI,ref.base,tmpref));
  162. end;
  163. { Add original base/index, if any. }
  164. if (tmpreg<>NR_NO) then
  165. list.concat(taicpu.op_reg_reg_reg(A_ADDU,ref.base,tmpreg,ref.base));
  166. if (ref.symbol.bind=AB_LOCAL) or
  167. not (cs_create_pic in current_settings.moduleswitches) then
  168. begin
  169. ref.refaddr:=addr_low;
  170. exit;
  171. end;
  172. { PIC global symbol }
  173. ref.symbol:=nil;
  174. if (ref.offset=0) then
  175. exit;
  176. if (ref.offset>=simm16lo) and
  177. (ref.offset<=simm16hi-sizeof(pint)) then
  178. begin
  179. list.concat(taicpu.op_reg_reg_const(A_ADDIU,ref.base,ref.base,ref.offset));
  180. ref.offset:=0;
  181. exit;
  182. end;
  183. { fallthrough to the case of large offset }
  184. end;
  185. tmpreg1:=getintregister(list,OS_INT);
  186. a_load_const_reg(list,OS_INT,ref.offset,tmpreg1);
  187. if (ref.base=NR_NO) then
  188. ref.base:=tmpreg1 { offset alone, weird but possible }
  189. else
  190. begin
  191. if (not base_replaced) then
  192. ref.base:=getintregister(list,OS_ADDR);
  193. list.concat(taicpu.op_reg_reg_reg(A_ADDU,ref.base,tmpreg,tmpreg1))
  194. end;
  195. ref.offset:=0;
  196. end;
  197. procedure TCGMIPS.handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  198. var
  199. tmpreg: tregister;
  200. op2: Tasmop;
  201. negate: boolean;
  202. begin
  203. case op of
  204. A_ADD,A_SUB:
  205. op2:=A_ADDI;
  206. A_ADDU,A_SUBU:
  207. op2:=A_ADDIU;
  208. else
  209. InternalError(2013052001);
  210. end;
  211. negate:=op in [A_SUB,A_SUBU];
  212. { subtraction is actually addition of negated value, so possible range is
  213. off by one (-32767..32768) }
  214. if (a < simm16lo+ord(negate)) or
  215. (a > simm16hi+ord(negate)) then
  216. begin
  217. tmpreg := GetIntRegister(list, OS_INT);
  218. a_load_const_reg(list, OS_INT, a, tmpreg);
  219. list.concat(taicpu.op_reg_reg_reg(op, dst, src, tmpreg));
  220. end
  221. else
  222. begin
  223. if negate then
  224. a:=-a;
  225. list.concat(taicpu.op_reg_reg_const(op2, dst, src, a));
  226. end;
  227. end;
  228. {****************************************************************************
  229. Assembler code
  230. ****************************************************************************}
  231. procedure TCGMIPS.init_register_allocators;
  232. begin
  233. inherited init_register_allocators;
  234. { Keep RS_R25, i.e. $t9 for PIC call }
  235. if (cs_create_pic in current_settings.moduleswitches) and assigned(current_procinfo) and
  236. (pi_needs_got in current_procinfo.flags) then
  237. begin
  238. current_procinfo.got := NR_GP;
  239. rg[R_INTREGISTER] := Trgintcpu.Create(R_INTREGISTER, R_SUBD,
  240. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  241. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  242. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24{,RS_R25}],
  243. first_int_imreg, []);
  244. end
  245. else
  246. rg[R_INTREGISTER] := trgintcpu.Create(R_INTREGISTER, R_SUBD,
  247. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  248. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  249. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24{,RS_R25}],
  250. first_int_imreg, []);
  251. {
  252. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  253. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  254. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  255. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  256. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  257. first_fpu_imreg, []);
  258. }
  259. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  260. [RS_F0,RS_F2,RS_F4,RS_F6, RS_F8,RS_F10,RS_F12,RS_F14,
  261. RS_F16,RS_F18,RS_F20,RS_F22, RS_F24,RS_F26,RS_F28,RS_F30],
  262. first_fpu_imreg, []);
  263. end;
  264. procedure TCGMIPS.done_register_allocators;
  265. begin
  266. rg[R_INTREGISTER].Free;
  267. rg[R_FPUREGISTER].Free;
  268. inherited done_register_allocators;
  269. end;
  270. procedure TCGMIPS.a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara);
  271. var
  272. href, href2: treference;
  273. hloc: pcgparalocation;
  274. begin
  275. { TODO: inherited cannot deal with individual locations for each of OS_32 registers.
  276. Must change parameter management to allocate a single 64-bit register pair,
  277. then this method can be removed. }
  278. href := ref;
  279. hloc := paraloc.location;
  280. while assigned(hloc) do
  281. begin
  282. paramanager.allocparaloc(list,hloc);
  283. case hloc^.loc of
  284. LOC_REGISTER:
  285. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  286. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  287. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  288. LOC_REFERENCE:
  289. begin
  290. paraloc.check_simple_location;
  291. reference_reset_base(href2,paraloc.location^.reference.index,paraloc.location^.reference.offset,paraloc.alignment);
  292. { concatcopy should choose the best way to copy the data }
  293. g_concatcopy(list,ref,href2,tcgsize2size[size]);
  294. end;
  295. else
  296. internalerror(200408241);
  297. end;
  298. Inc(href.offset, tcgsize2size[hloc^.size]);
  299. hloc := hloc^.Next;
  300. end;
  301. end;
  302. procedure TCGMIPS.a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara);
  303. var
  304. href: treference;
  305. begin
  306. if paraloc.Location^.next=nil then
  307. begin
  308. inherited a_loadfpu_reg_cgpara(list,size,r,paraloc);
  309. exit;
  310. end;
  311. tg.GetTemp(list, TCGSize2Size[size], TCGSize2Size[size], tt_normal, href);
  312. a_loadfpu_reg_ref(list, size, size, r, href);
  313. a_loadfpu_ref_cgpara(list, size, href, paraloc);
  314. tg.Ungettemp(list, href);
  315. end;
  316. procedure TCGMIPS.a_call_sym_pic(list: tasmlist; sym: tasmsymbol);
  317. var
  318. href: treference;
  319. begin
  320. reference_reset_symbol(href,sym,0,sizeof(aint));
  321. if (sym.bind=AB_LOCAL) then
  322. href.refaddr:=addr_pic
  323. else
  324. href.refaddr:=addr_pic_call16;
  325. href.base:=NR_GP;
  326. list.concat(taicpu.op_reg_ref(A_LW,NR_PIC_FUNC,href));
  327. if (sym.bind=AB_LOCAL) then
  328. begin
  329. href.refaddr:=addr_low;
  330. list.concat(taicpu.op_reg_ref(A_ADDIU,NR_PIC_FUNC,href));
  331. end;
  332. list.concat(taicpu.op_reg(A_JALR,NR_PIC_FUNC));
  333. { Delay slot }
  334. list.concat(taicpu.op_none(A_NOP));
  335. { Restore GP if in PIC mode }
  336. if (cs_create_pic in current_settings.moduleswitches) then
  337. begin
  338. if TMIPSProcinfo(current_procinfo).save_gp_ref.offset=0 then
  339. InternalError(2013071001);
  340. list.concat(taicpu.op_reg_ref(A_LW,NR_GP,TMIPSProcinfo(current_procinfo).save_gp_ref));
  341. end;
  342. end;
  343. procedure TCGMIPS.a_call_name(list: tasmlist; const s: string; weak: boolean);
  344. var
  345. sym: tasmsymbol;
  346. begin
  347. if assigned(current_procinfo) and
  348. not (pi_do_call in current_procinfo.flags) then
  349. InternalError(2013022101);
  350. if weak then
  351. sym:=current_asmdata.WeakRefAsmSymbol(s)
  352. else
  353. sym:=current_asmdata.RefAsmSymbol(s);
  354. if (cs_create_pic in current_settings.moduleswitches) then
  355. a_call_sym_pic(list,sym)
  356. else
  357. begin
  358. list.concat(taicpu.op_sym(A_JAL,sym));
  359. { Delay slot }
  360. list.concat(taicpu.op_none(A_NOP));
  361. end;
  362. end;
  363. procedure TCGMIPS.a_call_reg(list: tasmlist; Reg: TRegister);
  364. begin
  365. if assigned(current_procinfo) and
  366. not (pi_do_call in current_procinfo.flags) then
  367. InternalError(2013022102);
  368. if (Reg <> NR_PIC_FUNC) then
  369. list.concat(taicpu.op_reg_reg(A_MOVE,NR_PIC_FUNC,reg));
  370. list.concat(taicpu.op_reg(A_JALR,NR_PIC_FUNC));
  371. { Delay slot }
  372. list.concat(taicpu.op_none(A_NOP));
  373. { Restore GP if in PIC mode }
  374. if (cs_create_pic in current_settings.moduleswitches) then
  375. begin
  376. if TMIPSProcinfo(current_procinfo).save_gp_ref.offset=0 then
  377. InternalError(2013071002);
  378. list.concat(taicpu.op_reg_ref(A_LW,NR_GP,TMIPSProcinfo(current_procinfo).save_gp_ref));
  379. end;
  380. end;
  381. {********************** load instructions ********************}
  382. procedure TCGMIPS.a_load_const_reg(list: tasmlist; size: TCGSize; a: tcgint; reg: TRegister);
  383. begin
  384. if (a = 0) then
  385. a_load_reg_reg(list, OS_INT, OS_INT, NR_R0, reg)
  386. else if (a >= simm16lo) and (a <= simm16hi) then
  387. list.concat(taicpu.op_reg_reg_const(A_ADDIU, reg, NR_R0, a))
  388. else if (a>=0) and (a <= 65535) then
  389. list.concat(taicpu.op_reg_reg_const(A_ORI, reg, NR_R0, a))
  390. else
  391. begin
  392. list.concat(taicpu.op_reg_const(A_LUI, reg, aint(a) shr 16));
  393. if (a and aint($FFFF))<>0 then
  394. list.concat(taicpu.op_reg_reg_const(A_ORI,reg,reg,a and aint($FFFF)));
  395. end;
  396. end;
  397. procedure TCGMIPS.a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference);
  398. begin
  399. if a = 0 then
  400. a_load_reg_ref(list, size, size, NR_R0, ref)
  401. else
  402. inherited a_load_const_ref(list, size, a, ref);
  403. end;
  404. procedure TCGMIPS.a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCGSize; reg: tregister; const Ref: TReference);
  405. var
  406. op: tasmop;
  407. href: treference;
  408. begin
  409. if (TCGSize2Size[fromsize] < TCGSize2Size[tosize]) then
  410. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  411. case tosize of
  412. OS_8,
  413. OS_S8:
  414. Op := A_SB;
  415. OS_16,
  416. OS_S16:
  417. Op := A_SH;
  418. OS_32,
  419. OS_S32:
  420. Op := A_SW;
  421. else
  422. InternalError(2002122100);
  423. end;
  424. href:=ref;
  425. make_simple_ref(list,href);
  426. list.concat(taicpu.op_reg_ref(op,reg,href));
  427. end;
  428. procedure TCGMIPS.a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister);
  429. var
  430. op: tasmop;
  431. href: treference;
  432. begin
  433. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  434. fromsize := tosize;
  435. case fromsize of
  436. OS_S8:
  437. Op := A_LB;{Load Signed Byte}
  438. OS_8:
  439. Op := A_LBU;{Load Unsigned Byte}
  440. OS_S16:
  441. Op := A_LH;{Load Signed Halfword}
  442. OS_16:
  443. Op := A_LHU;{Load Unsigned Halfword}
  444. OS_S32:
  445. Op := A_LW;{Load Word}
  446. OS_32:
  447. Op := A_LW;//A_LWU;{Load Unsigned Word}
  448. OS_S64,
  449. OS_64:
  450. Op := A_LD;{Load a Long Word}
  451. else
  452. InternalError(2002122101);
  453. end;
  454. href:=ref;
  455. make_simple_ref(list,href);
  456. list.concat(taicpu.op_reg_ref(op,reg,href));
  457. if (fromsize=OS_S8) and (tosize=OS_16) then
  458. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  459. end;
  460. procedure TCGMIPS.a_load_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  461. var
  462. instr: taicpu;
  463. done: boolean;
  464. begin
  465. if (tcgsize2size[tosize] < tcgsize2size[fromsize]) or
  466. (
  467. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and (tosize <> fromsize)
  468. ) or ((fromsize = OS_S8) and
  469. (tosize = OS_16)) then
  470. begin
  471. done:=true;
  472. case tosize of
  473. OS_8:
  474. list.concat(taicpu.op_reg_reg_const(A_ANDI, reg2, reg1, $ff));
  475. OS_16:
  476. list.concat(taicpu.op_reg_reg_const(A_ANDI, reg2, reg1, $ffff));
  477. OS_32,
  478. OS_S32:
  479. done:=false;
  480. OS_S8:
  481. begin
  482. if (CPUMIPS_HAS_ISA32R2 in cpu_capabilities[current_settings.cputype]) then
  483. list.concat(taicpu.op_reg_reg(A_SEB,reg2,reg1))
  484. else
  485. begin
  486. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 24));
  487. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 24));
  488. end;
  489. end;
  490. OS_S16:
  491. begin
  492. if (CPUMIPS_HAS_ISA32R2 in cpu_capabilities[current_settings.cputype]) then
  493. list.concat(taicpu.op_reg_reg(A_SEH,reg2,reg1))
  494. else
  495. begin
  496. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 16));
  497. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 16));
  498. end;
  499. end;
  500. else
  501. internalerror(2002090901);
  502. end;
  503. end
  504. else
  505. done:=false;
  506. if (not done) and (reg1 <> reg2) then
  507. begin
  508. { same size, only a register mov required }
  509. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  510. list.Concat(instr);
  511. { Notify the register allocator that we have written a move instruction so
  512. it can try to eliminate it. }
  513. add_move_instruction(instr);
  514. end;
  515. end;
  516. procedure TCGMIPS.a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister);
  517. var
  518. href: treference;
  519. hreg: tregister;
  520. begin
  521. { Enforce some discipline for callers:
  522. - reference must be a "raw" one and not use gp }
  523. if (ref.base=NR_GP) or (ref.index=NR_GP) then
  524. InternalError(2013022803);
  525. if (ref.refaddr<>addr_no) then
  526. InternalError(2013022804);
  527. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  528. InternalError(200306171);
  529. if (ref.symbol=nil) then
  530. begin
  531. if (ref.base<>NR_NO) then
  532. begin
  533. if (ref.offset<simm16lo) or (ref.offset>simm16hi) then
  534. begin
  535. hreg:=getintregister(list,OS_INT);
  536. a_load_const_reg(list,OS_INT,ref.offset,hreg);
  537. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,ref.base,hreg));
  538. end
  539. else if (ref.offset<>0) then
  540. list.concat(taicpu.op_reg_reg_const(A_ADDIU,r,ref.base,ref.offset))
  541. else
  542. a_load_reg_reg(list,OS_INT,OS_INT,ref.base,r); { emit optimizable move }
  543. if (ref.index<>NR_NO) then
  544. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,ref.index));
  545. end
  546. else
  547. a_load_const_reg(list,OS_INT,ref.offset,r);
  548. exit;
  549. end;
  550. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment);
  551. if (cs_create_pic in current_settings.moduleswitches) then
  552. begin
  553. if not (pi_needs_got in current_procinfo.flags) then
  554. InternalError(2013060103);
  555. { For PIC global symbols offset must be handled separately.
  556. Otherwise (non-PIC or local symbols) offset can be encoded
  557. into relocation even if exceeds 16 bits. }
  558. if (href.symbol.bind<>AB_LOCAL) then
  559. href.offset:=0;
  560. href.refaddr:=addr_pic;
  561. href.base:=NR_GP;
  562. list.concat(taicpu.op_reg_ref(A_LW,r,href));
  563. end
  564. else
  565. begin
  566. href.refaddr:=addr_high;
  567. list.concat(taicpu.op_reg_ref(A_LUI,r,href));
  568. end;
  569. { Add original base/index, if any. }
  570. if (ref.base<>NR_NO) then
  571. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,ref.base));
  572. if (ref.index<>NR_NO) then
  573. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,ref.index));
  574. { add low part if necessary }
  575. if (ref.symbol.bind=AB_LOCAL) or
  576. not (cs_create_pic in current_settings.moduleswitches) then
  577. begin
  578. href.refaddr:=addr_low;
  579. href.base:=NR_NO;
  580. list.concat(taicpu.op_reg_reg_ref(A_ADDIU,r,r,href));
  581. exit;
  582. end;
  583. if (ref.offset<simm16lo) or (ref.offset>simm16hi) then
  584. begin
  585. hreg:=getintregister(list,OS_INT);
  586. a_load_const_reg(list,OS_INT,ref.offset,hreg);
  587. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,hreg));
  588. end
  589. else if (ref.offset<>0) then
  590. list.concat(taicpu.op_reg_reg_const(A_ADDIU,r,r,ref.offset));
  591. end;
  592. procedure TCGMIPS.a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  593. const
  594. FpuMovInstr: array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  595. ((A_MOV_S, A_CVT_D_S),(A_CVT_S_D,A_MOV_D));
  596. var
  597. instr: taicpu;
  598. begin
  599. if (reg1 <> reg2) or (fromsize<>tosize) then
  600. begin
  601. instr := taicpu.op_reg_reg(fpumovinstr[fromsize,tosize], reg2, reg1);
  602. list.Concat(instr);
  603. { Notify the register allocator that we have written a move instruction so
  604. it can try to eliminate it. }
  605. if (fromsize=tosize) then
  606. add_move_instruction(instr);
  607. end;
  608. end;
  609. procedure TCGMIPS.a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);
  610. var
  611. href: TReference;
  612. begin
  613. href:=ref;
  614. make_simple_ref(list,href);
  615. case fromsize of
  616. OS_F32:
  617. list.concat(taicpu.op_reg_ref(A_LWC1,reg,href));
  618. OS_F64:
  619. list.concat(taicpu.op_reg_ref(A_LDC1,reg,href));
  620. else
  621. InternalError(2007042701);
  622. end;
  623. if tosize<>fromsize then
  624. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  625. end;
  626. procedure TCGMIPS.a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference);
  627. var
  628. href: TReference;
  629. begin
  630. if tosize<>fromsize then
  631. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  632. href:=ref;
  633. make_simple_ref(list,href);
  634. case tosize of
  635. OS_F32:
  636. list.concat(taicpu.op_reg_ref(A_SWC1,reg,href));
  637. OS_F64:
  638. list.concat(taicpu.op_reg_ref(A_SDC1,reg,href));
  639. else
  640. InternalError(2007042702);
  641. end;
  642. end;
  643. procedure TCGMIPS.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  644. const
  645. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  646. begin
  647. if (op in overflowops) and
  648. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  649. a_load_reg_reg(list,OS_32,size,dst,dst);
  650. end;
  651. procedure TCGMIPS.overflowcheck_internal(list: tasmlist; arg1, arg2: tregister);
  652. var
  653. carry, hreg: tregister;
  654. begin
  655. if (arg1=arg2) then
  656. InternalError(2013050501);
  657. carry:=GetIntRegister(list,OS_INT);
  658. hreg:=GetIntRegister(list,OS_INT);
  659. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,arg1,arg2));
  660. { if carry<>0, this will cause hardware overflow interrupt }
  661. a_load_const_reg(list,OS_INT,$80000000,hreg);
  662. list.concat(taicpu.op_reg_reg_reg(A_SUB,hreg,hreg,carry));
  663. end;
  664. const
  665. ops_add: array[boolean] of TAsmOp = (A_ADDU, A_ADD);
  666. ops_sub: array[boolean] of TAsmOp = (A_SUBU, A_SUB);
  667. ops_slt: array[boolean] of TAsmOp = (A_SLTU, A_SLT);
  668. ops_slti: array[boolean] of TAsmOp = (A_SLTIU, A_SLTI);
  669. ops_and: array[boolean] of TAsmOp = (A_AND, A_ANDI);
  670. ops_or: array[boolean] of TAsmOp = (A_OR, A_ORI);
  671. ops_xor: array[boolean] of TasmOp = (A_XOR, A_XORI);
  672. procedure TCGMIPS.a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  673. begin
  674. optimize_op_const(size,op,a);
  675. case op of
  676. OP_NONE:
  677. exit;
  678. OP_MOVE:
  679. a_load_const_reg(list,size,a,reg);
  680. OP_NEG,OP_NOT:
  681. internalerror(200306011);
  682. else
  683. a_op_const_reg_reg(list,op,size,a,reg,reg);
  684. end;
  685. end;
  686. procedure TCGMIPS.a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  687. begin
  688. case Op of
  689. OP_NEG:
  690. list.concat(taicpu.op_reg_reg_reg(A_SUBU, dst, NR_R0, src));
  691. OP_NOT:
  692. list.concat(taicpu.op_reg_reg_reg(A_NOR, dst, NR_R0, src));
  693. OP_IMUL,OP_MUL:
  694. begin
  695. list.concat(taicpu.op_reg_reg(TOpcg2AsmOp[op], dst, src));
  696. list.concat(taicpu.op_reg(A_MFLO, dst));
  697. end;
  698. else
  699. a_op_reg_reg_reg(list, op, size, src, dst, dst);
  700. exit;
  701. end;
  702. maybeadjustresult(list,op,size,dst);
  703. end;
  704. procedure TCGMIPS.a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  705. var
  706. l: TLocation;
  707. begin
  708. a_op_const_reg_reg_checkoverflow(list, op, size, a, src, dst, false, l);
  709. end;
  710. procedure TCGMIPS.a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister);
  711. begin
  712. if (TOpcg2AsmOp[op]=A_NONE) then
  713. InternalError(2013070305);
  714. if (op=OP_SAR) then
  715. begin
  716. if (size in [OS_S8,OS_S16]) then
  717. begin
  718. { Sign-extend before shiting }
  719. list.concat(taicpu.op_reg_reg_const(A_SLL, dst, src2, 32-(tcgsize2size[size]*8)));
  720. list.concat(taicpu.op_reg_reg_const(A_SRA, dst, dst, 32-(tcgsize2size[size]*8)));
  721. src2:=dst;
  722. end
  723. else if not (size in [OS_32,OS_S32]) then
  724. InternalError(2013070306);
  725. end;
  726. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op], dst, src2, src1));
  727. maybeadjustresult(list,op,size,dst);
  728. end;
  729. procedure TCGMIPS.a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation);
  730. var
  731. signed,immed: boolean;
  732. hreg: TRegister;
  733. asmop: TAsmOp;
  734. begin
  735. a:=aint(a);
  736. ovloc.loc := LOC_VOID;
  737. optimize_op_const(size,op,a);
  738. signed:=(size in [OS_S8,OS_S16,OS_S32]);
  739. if (setflags and (not signed) and (src=dst) and (op in [OP_ADD,OP_SUB])) then
  740. hreg:=GetIntRegister(list,OS_INT)
  741. else
  742. hreg:=dst;
  743. case op of
  744. OP_NONE:
  745. a_load_reg_reg(list,size,size,src,dst);
  746. OP_MOVE:
  747. a_load_const_reg(list,size,a,dst);
  748. OP_ADD:
  749. begin
  750. handle_reg_const_reg(list,ops_add[setflags and signed],src,a,hreg);
  751. if setflags and (not signed) then
  752. overflowcheck_internal(list,hreg,src);
  753. { does nothing if hreg=dst }
  754. a_load_reg_reg(list,OS_INT,OS_INT,hreg,dst);
  755. end;
  756. OP_SUB:
  757. begin
  758. handle_reg_const_reg(list,ops_sub[setflags and signed],src,a,hreg);
  759. if setflags and (not signed) then
  760. overflowcheck_internal(list,src,hreg);
  761. a_load_reg_reg(list,OS_INT,OS_INT,hreg,dst);
  762. end;
  763. OP_MUL,OP_IMUL:
  764. begin
  765. hreg:=GetIntRegister(list,OS_INT);
  766. a_load_const_reg(list,OS_INT,a,hreg);
  767. a_op_reg_reg_reg_checkoverflow(list,op,size,src,hreg,dst,setflags,ovloc);
  768. exit;
  769. end;
  770. OP_AND,OP_OR,OP_XOR:
  771. begin
  772. { logical operations zero-extend, not sign-extend, the immediate }
  773. immed:=(a>=0) and (a<=65535);
  774. case op of
  775. OP_AND: asmop:=ops_and[immed];
  776. OP_OR: asmop:=ops_or[immed];
  777. OP_XOR: asmop:=ops_xor[immed];
  778. else
  779. InternalError(2013050401);
  780. end;
  781. if immed then
  782. list.concat(taicpu.op_reg_reg_const(asmop,dst,src,a))
  783. else
  784. begin
  785. hreg:=GetIntRegister(list,OS_INT);
  786. a_load_const_reg(list,OS_INT,a,hreg);
  787. list.concat(taicpu.op_reg_reg_reg(asmop,dst,src,hreg));
  788. end;
  789. end;
  790. OP_SHL:
  791. list.concat(taicpu.op_reg_reg_const(A_SLL,dst,src,a));
  792. OP_SHR:
  793. list.concat(taicpu.op_reg_reg_const(A_SRL,dst,src,a));
  794. OP_SAR:
  795. begin
  796. if (size in [OS_S8,OS_S16]) then
  797. begin
  798. list.concat(taicpu.op_reg_reg_const(A_SLL,dst,src,32-(tcgsize2size[size]*8)));
  799. inc(a,32-tcgsize2size[size]*8);
  800. src:=dst;
  801. end
  802. else if not (size in [OS_32,OS_S32]) then
  803. InternalError(2013070303);
  804. list.concat(taicpu.op_reg_reg_const(A_SRA,dst,src,a));
  805. end;
  806. else
  807. internalerror(2007012601);
  808. end;
  809. maybeadjustresult(list,op,size,dst);
  810. end;
  811. procedure TCGMIPS.a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation);
  812. var
  813. signed: boolean;
  814. hreg,hreg2: TRegister;
  815. hl: tasmlabel;
  816. begin
  817. ovloc.loc := LOC_VOID;
  818. signed:=(size in [OS_S8,OS_S16,OS_S32]);
  819. if (setflags and (not signed) and (src2=dst) and (op in [OP_ADD,OP_SUB])) then
  820. hreg:=GetIntRegister(list,OS_INT)
  821. else
  822. hreg:=dst;
  823. case op of
  824. OP_ADD:
  825. begin
  826. list.concat(taicpu.op_reg_reg_reg(ops_add[setflags and signed], hreg, src2, src1));
  827. if setflags and (not signed) then
  828. overflowcheck_internal(list, hreg, src2);
  829. a_load_reg_reg(list, OS_INT, OS_INT, hreg, dst);
  830. end;
  831. OP_SUB:
  832. begin
  833. list.concat(taicpu.op_reg_reg_reg(ops_sub[setflags and signed], hreg, src2, src1));
  834. if setflags and (not signed) then
  835. overflowcheck_internal(list, src2, hreg);
  836. a_load_reg_reg(list, OS_INT, OS_INT, hreg, dst);
  837. end;
  838. OP_MUL,OP_IMUL:
  839. begin
  840. if (CPUMIPS_HAS_ISA32R2 in cpu_capabilities[current_settings.cputype]) and
  841. (not setflags) then
  842. { NOTE: MUL is actually mips32r1 instruction; on older cores it is handled as macro }
  843. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1))
  844. else
  845. begin
  846. list.concat(taicpu.op_reg_reg(TOpCg2AsmOp[op], src2, src1));
  847. list.concat(taicpu.op_reg(A_MFLO, dst));
  848. if setflags then
  849. begin
  850. current_asmdata.getjumplabel(hl);
  851. hreg:=GetIntRegister(list,OS_INT);
  852. list.concat(taicpu.op_reg(A_MFHI,hreg));
  853. if (op=OP_IMUL) then
  854. begin
  855. hreg2:=GetIntRegister(list,OS_INT);
  856. list.concat(taicpu.op_reg_reg_const(A_SRA,hreg2,dst,31));
  857. a_cmp_reg_reg_label(list,OS_INT,OC_EQ,hreg2,hreg,hl);
  858. end
  859. else
  860. a_cmp_reg_reg_label(list,OS_INT,OC_EQ,hreg,NR_R0,hl);
  861. list.concat(taicpu.op_const(A_BREAK,6));
  862. a_label(list,hl);
  863. end;
  864. end;
  865. end;
  866. OP_AND,OP_OR,OP_XOR:
  867. begin
  868. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op], dst, src2, src1));
  869. end;
  870. else
  871. internalerror(2007012602);
  872. end;
  873. maybeadjustresult(list,op,size,dst);
  874. end;
  875. {*************** compare instructructions ****************}
  876. procedure TCGMIPS.a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  877. var
  878. tmpreg: tregister;
  879. begin
  880. if a = 0 then
  881. a_cmp_reg_reg_label(list,size,cmp_op,NR_R0,reg,l)
  882. else
  883. begin
  884. tmpreg := GetIntRegister(list,OS_INT);
  885. if (a>=simm16lo) and (a<=simm16hi) and
  886. (cmp_op in [OC_LT,OC_B,OC_GTE,OC_AE]) then
  887. begin
  888. list.concat(taicpu.op_reg_reg_const(ops_slti[cmp_op in [OC_LT,OC_GTE]],tmpreg,reg,a));
  889. if cmp_op in [OC_LT,OC_B] then
  890. a_cmp_reg_reg_label(list,size,OC_NE,NR_R0,tmpreg,l)
  891. else
  892. a_cmp_reg_reg_label(list,size,OC_EQ,NR_R0,tmpreg,l);
  893. end
  894. else
  895. begin
  896. a_load_const_reg(list,OS_INT,a,tmpreg);
  897. a_cmp_reg_reg_label(list, size, cmp_op, tmpreg, reg, l);
  898. end;
  899. end;
  900. end;
  901. const
  902. TOpCmp2AsmCond_z : array[OC_GT..OC_LTE] of TAsmCond=(
  903. C_GTZ,C_LTZ,C_GEZ,C_LEZ
  904. );
  905. TOpCmp2AsmCond_eqne: array[topcmp] of TAsmCond = (C_NONE,
  906. { eq gt lt gte lte ne }
  907. C_NONE, C_NE, C_NE, C_EQ, C_EQ, C_NONE,
  908. { be b ae a }
  909. C_EQ, C_NE, C_EQ, C_NE
  910. );
  911. procedure TCGMIPS.a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  912. var
  913. ai : Taicpu;
  914. op: TAsmOp;
  915. hreg: TRegister;
  916. begin
  917. if not (cmp_op in [OC_EQ,OC_NE]) then
  918. begin
  919. if ((reg1=NR_R0) or (reg2=NR_R0)) and (cmp_op in [OC_GT,OC_LT,OC_GTE,OC_LTE]) then
  920. begin
  921. if (reg2=NR_R0) then
  922. begin
  923. ai:=taicpu.op_reg_sym(A_BC,reg1,l);
  924. ai.setcondition(TOpCmp2AsmCond_z[swap_opcmp(cmp_op)]);
  925. end
  926. else
  927. begin
  928. ai:=taicpu.op_reg_sym(A_BC,reg2,l);
  929. ai.setcondition(TOpCmp2AsmCond_z[cmp_op]);
  930. end;
  931. end
  932. else
  933. begin
  934. hreg:=GetIntRegister(list,OS_INT);
  935. op:=ops_slt[cmp_op in [OC_LT,OC_LTE,OC_GT,OC_GTE]];
  936. if (cmp_op in [OC_LTE,OC_GT,OC_BE,OC_A]) then { swap operands }
  937. list.concat(taicpu.op_reg_reg_reg(op,hreg,reg1,reg2))
  938. else
  939. list.concat(taicpu.op_reg_reg_reg(op,hreg,reg2,reg1));
  940. if (TOpCmp2AsmCond_eqne[cmp_op]=C_NONE) then
  941. InternalError(2013051501);
  942. ai:=taicpu.op_reg_reg_sym(A_BC,hreg,NR_R0,l);
  943. ai.SetCondition(TOpCmp2AsmCond_eqne[cmp_op]);
  944. end;
  945. end
  946. else
  947. begin
  948. ai:=taicpu.op_reg_reg_sym(A_BC,reg2,reg1,l);
  949. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  950. end;
  951. list.concat(ai);
  952. { Delay slot }
  953. list.Concat(TAiCpu.Op_none(A_NOP));
  954. end;
  955. procedure TCGMIPS.a_jmp_always(List: tasmlist; l: TAsmLabel);
  956. var
  957. ai : Taicpu;
  958. begin
  959. ai := taicpu.op_sym(A_BA, l);
  960. list.concat(ai);
  961. { Delay slot }
  962. list.Concat(TAiCpu.Op_none(A_NOP));
  963. end;
  964. procedure TCGMIPS.a_jmp_name(list: tasmlist; const s: string);
  965. begin
  966. List.Concat(TAiCpu.op_sym(A_BA, current_asmdata.RefAsmSymbol(s)));
  967. { Delay slot }
  968. list.Concat(TAiCpu.Op_none(A_NOP));
  969. end;
  970. procedure TCGMIPS.a_jmp_flags(list: tasmlist; const f: TResFlags; l: tasmlabel);
  971. var
  972. ai: taicpu;
  973. begin
  974. case f.reg1 of
  975. NR_FCC0..NR_FCC7:
  976. begin
  977. if (f.reg1=NR_FCC0) then
  978. ai:=taicpu.op_sym(A_BC,l)
  979. else
  980. ai:=taicpu.op_reg_sym(A_BC,f.reg1,l);
  981. list.concat(ai);
  982. { delay slot }
  983. list.concat(taicpu.op_none(A_NOP));
  984. case f.cond of
  985. OC_NE: ai.SetCondition(C_COP1TRUE);
  986. OC_EQ: ai.SetCondition(C_COP1FALSE);
  987. else
  988. InternalError(2014082901);
  989. end;
  990. exit;
  991. end;
  992. end;
  993. if f.use_const then
  994. a_cmp_const_reg_label(list,OS_INT,f.cond,f.value,f.reg1,l)
  995. else
  996. a_cmp_reg_reg_label(list,OS_INT,f.cond,f.reg2,f.reg1,l);
  997. end;
  998. procedure TCGMIPS.g_flags2reg(list: tasmlist; size: tcgsize; const f: tresflags; reg: tregister);
  999. var
  1000. left,right: tregister;
  1001. unsigned: boolean;
  1002. hl: tasmlabel;
  1003. begin
  1004. case f.reg1 of
  1005. NR_FCC0..NR_FCC7:
  1006. begin
  1007. if (current_settings.cputype>=cpu_mips4) then
  1008. begin
  1009. a_load_const_reg(list,size,1,reg);
  1010. case f.cond of
  1011. OC_NE: list.concat(taicpu.op_reg_reg_reg(A_MOVF,reg,NR_R0,f.reg1));
  1012. OC_EQ: list.concat(taicpu.op_reg_reg_reg(A_MOVT,reg,NR_R0,f.reg1));
  1013. else
  1014. InternalError(2014082902);
  1015. end;
  1016. end
  1017. else
  1018. begin
  1019. { TODO: still possible to do branchless by extracting appropriate bit from FCSR? }
  1020. current_asmdata.getjumplabel(hl);
  1021. a_load_const_reg(list,size,1,reg);
  1022. a_jmp_flags(list,f,hl);
  1023. a_load_const_reg(list,size,0,reg);
  1024. a_label(list,hl);
  1025. end;
  1026. exit;
  1027. end;
  1028. end;
  1029. if (f.cond in [OC_EQ,OC_NE]) then
  1030. begin
  1031. left:=reg;
  1032. if f.use_const and (f.value>=0) and (f.value<=65535) then
  1033. begin
  1034. if (f.value<>0) then
  1035. list.concat(taicpu.op_reg_reg_const(A_XORI,reg,f.reg1,f.value))
  1036. else
  1037. left:=f.reg1;
  1038. end
  1039. else
  1040. begin
  1041. if f.use_const then
  1042. begin
  1043. right:=GetIntRegister(list,OS_INT);
  1044. a_load_const_reg(list,OS_INT,f.value,right);
  1045. end
  1046. else
  1047. right:=f.reg2;
  1048. list.concat(taicpu.op_reg_reg_reg(A_XOR,reg,f.reg1,right));
  1049. end;
  1050. if f.cond=OC_EQ then
  1051. list.concat(taicpu.op_reg_reg_const(A_SLTIU,reg,left,1))
  1052. else
  1053. list.concat(taicpu.op_reg_reg_reg(A_SLTU,reg,NR_R0,left));
  1054. end
  1055. else
  1056. begin
  1057. {
  1058. sle x,a,b --> slt x,b,a; xori x,x,1 immediate not possible (or must be at left)
  1059. sgt x,a,b --> slt x,b,a likewise
  1060. sge x,a,b --> slt x,a,b; xori x,x,1
  1061. slt x,a,b --> unchanged
  1062. }
  1063. unsigned:=f.cond in [OC_GT,OC_LT,OC_GTE,OC_LTE];
  1064. if (f.cond in [OC_GTE,OC_LT,OC_B,OC_AE]) and
  1065. f.use_const and
  1066. (f.value>=simm16lo) and
  1067. (f.value<=simm16hi) then
  1068. list.Concat(taicpu.op_reg_reg_const(ops_slti[unsigned],reg,f.reg1,f.value))
  1069. else
  1070. begin
  1071. if f.use_const then
  1072. begin
  1073. if (f.value=0) then
  1074. right:=NR_R0
  1075. else
  1076. begin
  1077. right:=GetIntRegister(list,OS_INT);
  1078. a_load_const_reg(list,OS_INT,f.value,right);
  1079. end;
  1080. end
  1081. else
  1082. right:=f.reg2;
  1083. if (f.cond in [OC_LTE,OC_GT,OC_BE,OC_A]) then
  1084. list.Concat(taicpu.op_reg_reg_reg(ops_slt[unsigned],reg,right,f.reg1))
  1085. else
  1086. list.Concat(taicpu.op_reg_reg_reg(ops_slt[unsigned],reg,f.reg1,right));
  1087. end;
  1088. if (f.cond in [OC_LTE,OC_GTE,OC_BE,OC_AE]) then
  1089. list.Concat(taicpu.op_reg_reg_const(A_XORI,reg,reg,1));
  1090. end;
  1091. end;
  1092. procedure TCGMIPS.a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  1093. var
  1094. asmop: tasmop;
  1095. begin
  1096. case size of
  1097. OS_32: asmop:=A_MULTU;
  1098. OS_S32: asmop:=A_MULT;
  1099. else
  1100. InternalError(2014060802);
  1101. end;
  1102. list.concat(taicpu.op_reg_reg(asmop,src1,src2));
  1103. if (dstlo<>NR_NO) then
  1104. list.concat(taicpu.op_reg(A_MFLO,dstlo));
  1105. if (dsthi<>NR_NO) then
  1106. list.concat(taicpu.op_reg(A_MFHI,dsthi));
  1107. end;
  1108. procedure TCGMIPS.g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef);
  1109. begin
  1110. // this is an empty procedure
  1111. end;
  1112. procedure TCGMIPS.g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation);
  1113. begin
  1114. // this is an empty procedure
  1115. end;
  1116. { *********** entry/exit code and address loading ************ }
  1117. procedure FixupOffsets(p:TObject;arg:pointer);
  1118. var
  1119. sym: tabstractnormalvarsym absolute p;
  1120. begin
  1121. if (tsym(p).typ=paravarsym) and
  1122. (sym.localloc.loc=LOC_REFERENCE) and
  1123. (sym.localloc.reference.base=NR_FRAME_POINTER_REG) then
  1124. begin
  1125. sym.localloc.reference.base:=NR_STACK_POINTER_REG;
  1126. Inc(sym.localloc.reference.offset,PLongint(arg)^);
  1127. end;
  1128. end;
  1129. procedure TCGMIPS.g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean);
  1130. var
  1131. lastintoffset,lastfpuoffset,
  1132. nextoffset : aint;
  1133. i : longint;
  1134. ra_save,framesave : taicpu;
  1135. fmask,mask : dword;
  1136. saveregs : tcpuregisterset;
  1137. href: treference;
  1138. reg : Tsuperregister;
  1139. helplist : TAsmList;
  1140. largeoffs : boolean;
  1141. begin
  1142. list.concat(tai_directive.create(asd_ent,current_procinfo.procdef.mangledname));
  1143. if nostackframe then
  1144. begin
  1145. list.concat(taicpu.op_none(A_P_SET_NOMIPS16));
  1146. list.concat(taicpu.op_none(A_P_SET_NOREORDER));
  1147. exit;
  1148. end;
  1149. helplist:=TAsmList.Create;
  1150. reference_reset(href,0);
  1151. href.base:=NR_STACK_POINTER_REG;
  1152. fmask:=0;
  1153. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1154. lastfpuoffset:=LocalSize;
  1155. for reg := RS_F0 to RS_F31 do { to check: what if F30 is double? }
  1156. begin
  1157. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1158. begin
  1159. fmask:=fmask or (longword(1) shl ord(reg));
  1160. href.offset:=nextoffset;
  1161. lastfpuoffset:=nextoffset;
  1162. helplist.concat(taicpu.op_reg_ref(A_SWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1163. inc(nextoffset,4);
  1164. { IEEE Double values are stored in floating point
  1165. register pairs f2X/f2X+1,
  1166. as the f2X+1 register is not correctly marked as used for now,
  1167. we simply assume it is also used if f2X is used
  1168. Should be fixed by a proper inclusion of f2X+1 into used_in_proc }
  1169. if (ord(reg)-ord(RS_F0)) mod 2 = 0 then
  1170. include(rg[R_FPUREGISTER].used_in_proc,succ(reg));
  1171. end;
  1172. end;
  1173. mask:=0;
  1174. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1175. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1176. if (current_procinfo.flags*[pi_do_call,pi_is_assembler]<>[]) then
  1177. include(saveregs,RS_R31);
  1178. if (pi_needs_stackframe in current_procinfo.flags) then
  1179. include(saveregs,RS_FRAME_POINTER_REG);
  1180. lastintoffset:=LocalSize;
  1181. framesave:=nil;
  1182. ra_save:=nil;
  1183. for reg:=RS_R1 to RS_R31 do
  1184. begin
  1185. if reg in saveregs then
  1186. begin
  1187. mask:=mask or (longword(1) shl ord(reg));
  1188. href.offset:=nextoffset;
  1189. lastintoffset:=nextoffset;
  1190. if (reg=RS_FRAME_POINTER_REG) then
  1191. framesave:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1192. else if (reg=RS_R31) then
  1193. ra_save:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1194. else
  1195. helplist.concat(taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1196. inc(nextoffset,4);
  1197. end;
  1198. end;
  1199. //list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,current_procinfo.para_stack_size));
  1200. list.concat(Taicpu.op_none(A_P_SET_NOMIPS16));
  1201. list.concat(Taicpu.op_reg_const_reg(A_P_FRAME,current_procinfo.framepointer,LocalSize,NR_R31));
  1202. list.concat(Taicpu.op_const_const(A_P_MASK,aint(mask),-(LocalSize-lastintoffset)));
  1203. list.concat(Taicpu.op_const_const(A_P_FMASK,aint(Fmask),-(LocalSize-lastfpuoffset)));
  1204. list.concat(Taicpu.op_none(A_P_SET_NOREORDER));
  1205. if (cs_create_pic in current_settings.moduleswitches) and
  1206. (pi_needs_got in current_procinfo.flags) then
  1207. begin
  1208. list.concat(Taicpu.op_reg(A_P_CPLOAD,NR_PIC_FUNC));
  1209. end;
  1210. if (-LocalSize >= simm16lo) and (-LocalSize <= simm16hi) then
  1211. begin
  1212. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1213. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-LocalSize));
  1214. if assigned(ra_save) then
  1215. list.concat(ra_save);
  1216. if assigned(framesave) then
  1217. begin
  1218. list.concat(framesave);
  1219. list.concat(Taicpu.op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,
  1220. NR_STACK_POINTER_REG,LocalSize));
  1221. end;
  1222. end
  1223. else
  1224. begin
  1225. a_load_const_reg(list,OS_32,-LocalSize,NR_R9);
  1226. list.concat(Taicpu.Op_reg_reg_reg(A_ADDU,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R9));
  1227. if assigned(ra_save) then
  1228. list.concat(ra_save);
  1229. if assigned(framesave) then
  1230. begin
  1231. list.concat(framesave);
  1232. list.concat(Taicpu.op_reg_reg_reg(A_SUBU,NR_FRAME_POINTER_REG,
  1233. NR_STACK_POINTER_REG,NR_R9));
  1234. end;
  1235. { The instructions before are macros that can extend to multiple instructions,
  1236. the settings of R9 to -LocalSize surely does,
  1237. but the saving of RA and FP also might, and might
  1238. even use AT register, which is why we use R9 instead of AT here for -LocalSize }
  1239. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1240. end;
  1241. if (cs_create_pic in current_settings.moduleswitches) and
  1242. (pi_needs_got in current_procinfo.flags) then
  1243. begin
  1244. largeoffs:=(TMIPSProcinfo(current_procinfo).save_gp_ref.offset>simm16hi);
  1245. if largeoffs then
  1246. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1247. list.concat(Taicpu.op_const(A_P_CPRESTORE,TMIPSProcinfo(current_procinfo).save_gp_ref.offset));
  1248. if largeoffs then
  1249. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1250. end;
  1251. href.base:=NR_STACK_POINTER_REG;
  1252. for i:=0 to MIPS_MAX_REGISTERS_USED_IN_CALL-1 do
  1253. if TMIPSProcInfo(current_procinfo).register_used[i] then
  1254. begin
  1255. reg:=parasupregs[i];
  1256. href.offset:=i*sizeof(aint)+LocalSize;
  1257. list.concat(taicpu.op_reg_ref(A_SW, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1258. end;
  1259. list.concatList(helplist);
  1260. helplist.Free;
  1261. if current_procinfo.has_nestedprocs then
  1262. current_procinfo.procdef.parast.SymList.ForEachCall(@FixupOffsets,@LocalSize);
  1263. end;
  1264. procedure TCGMIPS.g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean);
  1265. var
  1266. href : treference;
  1267. stacksize : aint;
  1268. saveregs : tcpuregisterset;
  1269. nextoffset : aint;
  1270. reg : Tsuperregister;
  1271. begin
  1272. stacksize:=current_procinfo.calc_stackframe_size;
  1273. if nostackframe then
  1274. begin
  1275. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1276. list.concat(Taicpu.op_none(A_NOP));
  1277. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1278. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1279. end
  1280. else
  1281. begin
  1282. if TMIPSProcinfo(current_procinfo).save_gp_ref.offset<>0 then
  1283. tg.ungettemp(list,TMIPSProcinfo(current_procinfo).save_gp_ref);
  1284. reference_reset(href,0);
  1285. href.base:=NR_STACK_POINTER_REG;
  1286. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1287. for reg := RS_F0 to RS_F31 do
  1288. begin
  1289. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1290. begin
  1291. href.offset:=nextoffset;
  1292. list.concat(taicpu.op_reg_ref(A_LWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1293. inc(nextoffset,4);
  1294. end;
  1295. end;
  1296. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1297. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1298. if (current_procinfo.flags*[pi_do_call,pi_is_assembler]<>[]) then
  1299. include(saveregs,RS_R31);
  1300. if (pi_needs_stackframe in current_procinfo.flags) then
  1301. include(saveregs,RS_FRAME_POINTER_REG);
  1302. // GP does not need to be restored on exit
  1303. for reg:=RS_R1 to RS_R31 do
  1304. begin
  1305. if reg in saveregs then
  1306. begin
  1307. href.offset:=nextoffset;
  1308. list.concat(taicpu.op_reg_ref(A_LW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1309. inc(nextoffset,sizeof(aint));
  1310. end;
  1311. end;
  1312. if (-stacksize >= simm16lo) and (-stacksize <= simm16hi) then
  1313. begin
  1314. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1315. { correct stack pointer in the delay slot }
  1316. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, stacksize));
  1317. end
  1318. else
  1319. begin
  1320. a_load_const_reg(list,OS_32,stacksize,NR_R1);
  1321. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1322. { correct stack pointer in the delay slot }
  1323. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1324. end;
  1325. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1326. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1327. end;
  1328. list.concat(tai_directive.create(asd_ent_end,current_procinfo.procdef.mangledname));
  1329. end;
  1330. { ************* concatcopy ************ }
  1331. procedure TCGMIPS.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  1332. var
  1333. paraloc1, paraloc2, paraloc3: TCGPara;
  1334. pd: tprocdef;
  1335. begin
  1336. pd:=search_system_proc('MOVE');
  1337. paraloc1.init;
  1338. paraloc2.init;
  1339. paraloc3.init;
  1340. paramanager.getintparaloc(pd, 1, paraloc1);
  1341. paramanager.getintparaloc(pd, 2, paraloc2);
  1342. paramanager.getintparaloc(pd, 3, paraloc3);
  1343. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  1344. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  1345. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  1346. paramanager.freecgpara(list, paraloc3);
  1347. paramanager.freecgpara(list, paraloc2);
  1348. paramanager.freecgpara(list, paraloc1);
  1349. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1350. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1351. a_call_name(list, 'FPC_MOVE', false);
  1352. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1353. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1354. paraloc3.done;
  1355. paraloc2.done;
  1356. paraloc1.done;
  1357. end;
  1358. procedure TCGMIPS.g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint);
  1359. var
  1360. tmpreg1, hreg, countreg: TRegister;
  1361. src, dst: TReference;
  1362. lab: tasmlabel;
  1363. Count, count2: aint;
  1364. function reference_is_reusable(const ref: treference): boolean;
  1365. begin
  1366. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  1367. (ref.symbol=nil) and
  1368. (ref.offset>=simm16lo) and (ref.offset+len<=simm16hi);
  1369. end;
  1370. begin
  1371. if len > high(longint) then
  1372. internalerror(2002072704);
  1373. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  1374. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  1375. i.e. before secondpass. Other internal procedures request correct stack frame
  1376. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  1377. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  1378. { anybody wants to determine a good value here :)? }
  1379. if (len > 100) and
  1380. assigned(current_procinfo) and
  1381. (pi_do_call in current_procinfo.flags) then
  1382. g_concatcopy_move(list, Source, dest, len)
  1383. else
  1384. begin
  1385. Count := len div 4;
  1386. if (count<=4) and reference_is_reusable(source) then
  1387. src:=source
  1388. else
  1389. begin
  1390. reference_reset(src,sizeof(aint));
  1391. { load the address of source into src.base }
  1392. src.base := GetAddressRegister(list);
  1393. a_loadaddr_ref_reg(list, Source, src.base);
  1394. end;
  1395. if (count<=4) and reference_is_reusable(dest) then
  1396. dst:=dest
  1397. else
  1398. begin
  1399. reference_reset(dst,sizeof(aint));
  1400. { load the address of dest into dst.base }
  1401. dst.base := GetAddressRegister(list);
  1402. a_loadaddr_ref_reg(list, dest, dst.base);
  1403. end;
  1404. { generate a loop }
  1405. if Count > 4 then
  1406. begin
  1407. countreg := GetIntRegister(list, OS_INT);
  1408. tmpreg1 := GetIntRegister(list, OS_INT);
  1409. a_load_const_reg(list, OS_INT, Count, countreg);
  1410. current_asmdata.getjumplabel(lab);
  1411. a_label(list, lab);
  1412. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1413. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1414. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 4));
  1415. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 4));
  1416. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1417. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_R0,countreg,lab);
  1418. len := len mod 4;
  1419. end;
  1420. { unrolled loop }
  1421. Count := len div 4;
  1422. if Count > 0 then
  1423. begin
  1424. tmpreg1 := GetIntRegister(list, OS_INT);
  1425. for count2 := 1 to Count do
  1426. begin
  1427. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1428. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1429. Inc(src.offset, 4);
  1430. Inc(dst.offset, 4);
  1431. end;
  1432. len := len mod 4;
  1433. end;
  1434. if (len and 4) <> 0 then
  1435. begin
  1436. hreg := GetIntRegister(list, OS_INT);
  1437. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  1438. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  1439. Inc(src.offset, 4);
  1440. Inc(dst.offset, 4);
  1441. end;
  1442. { copy the leftovers }
  1443. if (len and 2) <> 0 then
  1444. begin
  1445. hreg := GetIntRegister(list, OS_INT);
  1446. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  1447. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  1448. Inc(src.offset, 2);
  1449. Inc(dst.offset, 2);
  1450. end;
  1451. if (len and 1) <> 0 then
  1452. begin
  1453. hreg := GetIntRegister(list, OS_INT);
  1454. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  1455. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  1456. end;
  1457. end;
  1458. end;
  1459. procedure TCGMIPS.g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint);
  1460. var
  1461. src, dst: TReference;
  1462. tmpreg1, countreg: TRegister;
  1463. i: aint;
  1464. lab: tasmlabel;
  1465. begin
  1466. if (len > 31) and
  1467. { see comment in g_concatcopy }
  1468. assigned(current_procinfo) and
  1469. (pi_do_call in current_procinfo.flags) then
  1470. g_concatcopy_move(list, Source, dest, len)
  1471. else
  1472. begin
  1473. reference_reset(src,sizeof(aint));
  1474. reference_reset(dst,sizeof(aint));
  1475. { load the address of source into src.base }
  1476. src.base := GetAddressRegister(list);
  1477. a_loadaddr_ref_reg(list, Source, src.base);
  1478. { load the address of dest into dst.base }
  1479. dst.base := GetAddressRegister(list);
  1480. a_loadaddr_ref_reg(list, dest, dst.base);
  1481. { generate a loop }
  1482. if len > 4 then
  1483. begin
  1484. countreg := GetIntRegister(list, OS_INT);
  1485. tmpreg1 := GetIntRegister(list, OS_INT);
  1486. a_load_const_reg(list, OS_INT, len, countreg);
  1487. current_asmdata.getjumplabel(lab);
  1488. a_label(list, lab);
  1489. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1490. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1491. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 1));
  1492. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 1));
  1493. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1494. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_R0,countreg,lab);
  1495. end
  1496. else
  1497. begin
  1498. { unrolled loop }
  1499. tmpreg1 := GetIntRegister(list, OS_INT);
  1500. for i := 1 to len do
  1501. begin
  1502. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1503. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1504. Inc(src.offset);
  1505. Inc(dst.offset);
  1506. end;
  1507. end;
  1508. end;
  1509. end;
  1510. procedure TCGMIPS.g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint);
  1511. var
  1512. make_global: boolean;
  1513. hsym: tsym;
  1514. href: treference;
  1515. paraloc: Pcgparalocation;
  1516. IsVirtual: boolean;
  1517. begin
  1518. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1519. Internalerror(200006137);
  1520. if not assigned(procdef.struct) or
  1521. (procdef.procoptions * [po_classmethod, po_staticmethod,
  1522. po_methodpointer, po_interrupt, po_iocheck] <> []) then
  1523. Internalerror(200006138);
  1524. if procdef.owner.symtabletype <> objectsymtable then
  1525. Internalerror(200109191);
  1526. make_global := False;
  1527. if (not current_module.is_unit) or create_smartlink or
  1528. (procdef.owner.defowner.owner.symtabletype = globalsymtable) then
  1529. make_global := True;
  1530. if make_global then
  1531. List.concat(Tai_symbol.Createname_global(labelname, AT_FUNCTION, 0))
  1532. else
  1533. List.concat(Tai_symbol.Createname(labelname, AT_FUNCTION, 0));
  1534. IsVirtual:=(po_virtualmethod in procdef.procoptions) and
  1535. not is_objectpascal_helper(procdef.struct);
  1536. if (cs_create_pic in current_settings.moduleswitches) and
  1537. (not IsVirtual) then
  1538. begin
  1539. list.concat(Taicpu.op_none(A_P_SET_NOREORDER));
  1540. list.concat(Taicpu.op_reg(A_P_CPLOAD,NR_PIC_FUNC));
  1541. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1542. end;
  1543. { set param1 interface to self }
  1544. procdef.init_paraloc_info(callerside);
  1545. hsym:=tsym(procdef.parast.Find('self'));
  1546. if not(assigned(hsym) and
  1547. (hsym.typ=paravarsym)) then
  1548. internalerror(2010103101);
  1549. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  1550. if assigned(paraloc^.next) then
  1551. InternalError(2013020101);
  1552. case paraloc^.loc of
  1553. LOC_REGISTER:
  1554. begin
  1555. if ((ioffset>=simm16lo) and (ioffset<=simm16hi)) then
  1556. a_op_const_reg(list,OP_SUB, paraloc^.size,ioffset,paraloc^.register)
  1557. else
  1558. begin
  1559. a_load_const_reg(list, paraloc^.size, ioffset, NR_R1);
  1560. a_op_reg_reg(list, OP_SUB, paraloc^.size, NR_R1, paraloc^.register);
  1561. end;
  1562. end;
  1563. else
  1564. internalerror(2010103102);
  1565. end;
  1566. if IsVirtual then
  1567. begin
  1568. { load VMT pointer }
  1569. reference_reset_base(href,paraloc^.register,0,sizeof(aint));
  1570. list.concat(taicpu.op_reg_ref(A_LW,NR_VMT,href));
  1571. if (procdef.extnumber=$ffff) then
  1572. Internalerror(200006139);
  1573. { TODO: case of large VMT is not handled }
  1574. { We have no reason not to use $t9 even in non-PIC mode. }
  1575. reference_reset_base(href, NR_VMT, tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber), sizeof(aint));
  1576. list.concat(taicpu.op_reg_ref(A_LW,NR_PIC_FUNC,href));
  1577. list.concat(taicpu.op_reg(A_JR, NR_PIC_FUNC));
  1578. end
  1579. else if not (cs_create_pic in current_settings.moduleswitches) then
  1580. list.concat(taicpu.op_sym(A_J,current_asmdata.RefAsmSymbol(procdef.mangledname)))
  1581. else
  1582. begin
  1583. { GAS does not expand "J symbol" into PIC sequence }
  1584. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(procdef.mangledname),0,sizeof(pint));
  1585. href.base:=NR_GP;
  1586. href.refaddr:=addr_pic_call16;
  1587. list.concat(taicpu.op_reg_ref(A_LW,NR_PIC_FUNC,href));
  1588. list.concat(taicpu.op_reg(A_JR,NR_PIC_FUNC));
  1589. end;
  1590. { Delay slot }
  1591. list.Concat(TAiCpu.Op_none(A_NOP));
  1592. List.concat(Tai_symbol_end.Createname(labelname));
  1593. end;
  1594. procedure TCGMIPS.g_external_wrapper(list: TAsmList; procdef: tprocdef; const externalname: string);
  1595. var
  1596. href: treference;
  1597. begin
  1598. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(externalname),0,sizeof(aint));
  1599. { Always do indirect jump using $t9, it won't harm in non-PIC mode }
  1600. if (cs_create_pic in current_settings.moduleswitches) then
  1601. begin
  1602. list.concat(taicpu.op_none(A_P_SET_NOREORDER));
  1603. list.concat(taicpu.op_reg(A_P_CPLOAD,NR_PIC_FUNC));
  1604. href.base:=NR_GP;
  1605. href.refaddr:=addr_pic_call16;
  1606. list.concat(taicpu.op_reg_ref(A_LW,NR_PIC_FUNC,href));
  1607. list.concat(taicpu.op_reg(A_JR,NR_PIC_FUNC));
  1608. { Delay slot }
  1609. list.Concat(taicpu.op_none(A_NOP));
  1610. list.Concat(taicpu.op_none(A_P_SET_REORDER));
  1611. end
  1612. else
  1613. begin
  1614. href.refaddr:=addr_high;
  1615. list.concat(taicpu.op_reg_ref(A_LUI,NR_PIC_FUNC,href));
  1616. href.refaddr:=addr_low;
  1617. list.concat(taicpu.op_reg_ref(A_ADDIU,NR_PIC_FUNC,href));
  1618. list.concat(taicpu.op_reg(A_JR,NR_PIC_FUNC));
  1619. { Delay slot }
  1620. list.Concat(taicpu.op_none(A_NOP));
  1621. end;
  1622. end;
  1623. procedure TCGMIPS.g_profilecode(list:TAsmList);
  1624. var
  1625. href: treference;
  1626. begin
  1627. if not (cs_create_pic in current_settings.moduleswitches) then
  1628. begin
  1629. reference_reset_symbol(href,current_asmdata.RefAsmSymbol('_gp'),0,sizeof(pint));
  1630. a_loadaddr_ref_reg(list,href,NR_GP);
  1631. end;
  1632. list.concat(taicpu.op_reg_reg(A_MOVE,NR_R1,NR_RA));
  1633. list.concat(taicpu.op_reg_reg_const(A_ADDIU,NR_SP,NR_SP,-8));
  1634. a_call_sym_pic(list,current_asmdata.RefAsmSymbol('_mcount'));
  1635. end;
  1636. procedure TCGMIPS.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1637. begin
  1638. { This method is integrated into g_intf_wrapper and shouldn't be called separately }
  1639. InternalError(2013020102);
  1640. end;
  1641. {****************************************************************************
  1642. TCG64_MIPSel
  1643. ****************************************************************************}
  1644. procedure TCg64MPSel.a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference);
  1645. var
  1646. tmpref: treference;
  1647. tmpreg: tregister;
  1648. begin
  1649. if target_info.endian = endian_big then
  1650. begin
  1651. tmpreg := reg.reglo;
  1652. reg.reglo := reg.reghi;
  1653. reg.reghi := tmpreg;
  1654. end;
  1655. tmpref := ref;
  1656. tcgmips(cg).make_simple_ref(list,tmpref);
  1657. list.concat(taicpu.op_reg_ref(A_SW,reg.reglo,tmpref));
  1658. Inc(tmpref.offset, 4);
  1659. list.concat(taicpu.op_reg_ref(A_SW,reg.reghi,tmpref));
  1660. end;
  1661. procedure TCg64MPSel.a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64);
  1662. var
  1663. tmpref: treference;
  1664. tmpreg: tregister;
  1665. begin
  1666. if target_info.endian = endian_big then
  1667. begin
  1668. tmpreg := reg.reglo;
  1669. reg.reglo := reg.reghi;
  1670. reg.reghi := tmpreg;
  1671. end;
  1672. tmpref := ref;
  1673. tcgmips(cg).make_simple_ref(list,tmpref);
  1674. list.concat(taicpu.op_reg_ref(A_LW,reg.reglo,tmpref));
  1675. Inc(tmpref.offset, 4);
  1676. list.concat(taicpu.op_reg_ref(A_LW,reg.reghi,tmpref));
  1677. end;
  1678. procedure TCg64MPSel.a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara);
  1679. var
  1680. hreg64: tregister64;
  1681. begin
  1682. { Override this function to prevent loading the reference twice.
  1683. Use here some extra registers, but those are optimized away by the RA }
  1684. hreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1685. hreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1686. a_load64_ref_reg(list, r, hreg64);
  1687. a_load64_reg_cgpara(list, hreg64, paraloc);
  1688. end;
  1689. procedure TCg64MPSel.a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64);
  1690. var
  1691. tmpreg1: TRegister;
  1692. begin
  1693. case op of
  1694. OP_NEG:
  1695. begin
  1696. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1697. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, NR_R0, regsrc.reglo));
  1698. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_R0, regdst.reglo));
  1699. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, NR_R0, regsrc.reghi));
  1700. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg1));
  1701. end;
  1702. OP_NOT:
  1703. begin
  1704. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reglo, NR_R0, regsrc.reglo));
  1705. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reghi, NR_R0, regsrc.reghi));
  1706. end;
  1707. else
  1708. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1709. end;
  1710. end;
  1711. procedure TCg64MPSel.a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64);
  1712. begin
  1713. a_op64_const_reg_reg(list, op, size, value, regdst, regdst);
  1714. end;
  1715. procedure TCg64MPSel.a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64);
  1716. var
  1717. l: tlocation;
  1718. begin
  1719. a_op64_const_reg_reg_checkoverflow(list, op, size, Value, regsrc, regdst, False, l);
  1720. end;
  1721. procedure TCg64MPSel.a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64);
  1722. var
  1723. l: tlocation;
  1724. begin
  1725. a_op64_reg_reg_reg_checkoverflow(list, op, size, regsrc1, regsrc2, regdst, False, l);
  1726. end;
  1727. procedure TCg64MPSel.a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1728. var
  1729. tmplo,carry: TRegister;
  1730. hisize: tcgsize;
  1731. begin
  1732. carry:=NR_NO;
  1733. if (size in [OS_S64]) then
  1734. hisize:=OS_S32
  1735. else
  1736. hisize:=OS_32;
  1737. case op of
  1738. OP_AND,OP_OR,OP_XOR:
  1739. begin
  1740. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  1741. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  1742. end;
  1743. OP_ADD:
  1744. begin
  1745. if lo(value)<>0 then
  1746. begin
  1747. tmplo:=cg.GetIntRegister(list,OS_32);
  1748. carry:=cg.GetIntRegister(list,OS_32);
  1749. tcgmips(cg).handle_reg_const_reg(list,A_ADDU,regsrc.reglo,aint(lo(value)),tmplo);
  1750. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,tmplo,regsrc.reglo));
  1751. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  1752. end
  1753. else
  1754. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  1755. { With overflow checking and unsigned args, this generates slighly suboptimal code
  1756. ($80000000 constant loaded twice). Other cases are fine. Getting it perfect does not
  1757. look worth the effort. }
  1758. cg.a_op_const_reg_reg_checkoverflow(list,OP_ADD,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi,setflags,ovloc);
  1759. if carry<>NR_NO then
  1760. cg.a_op_reg_reg_reg_checkoverflow(list,OP_ADD,hisize,carry,regdst.reghi,regdst.reghi,setflags,ovloc);
  1761. end;
  1762. OP_SUB:
  1763. begin
  1764. carry:=NR_NO;
  1765. if lo(value)<>0 then
  1766. begin
  1767. tmplo:=cg.GetIntRegister(list,OS_32);
  1768. carry:=cg.GetIntRegister(list,OS_32);
  1769. tcgmips(cg).handle_reg_const_reg(list,A_SUBU,regsrc.reglo,aint(lo(value)),tmplo);
  1770. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,regsrc.reglo,tmplo));
  1771. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  1772. end
  1773. else
  1774. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  1775. cg.a_op_const_reg_reg_checkoverflow(list,OP_SUB,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi,setflags,ovloc);
  1776. if carry<>NR_NO then
  1777. cg.a_op_reg_reg_reg_checkoverflow(list,OP_SUB,hisize,carry,regdst.reghi,regdst.reghi,setflags,ovloc);
  1778. end;
  1779. else
  1780. InternalError(2013050301);
  1781. end;
  1782. end;
  1783. procedure TCg64MPSel.a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1784. var
  1785. tmplo,tmphi,carry,hreg: TRegister;
  1786. signed: boolean;
  1787. begin
  1788. case op of
  1789. OP_ADD:
  1790. begin
  1791. signed:=(size in [OS_S64]);
  1792. tmplo := cg.GetIntRegister(list,OS_S32);
  1793. carry := cg.GetIntRegister(list,OS_S32);
  1794. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  1795. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmplo, regsrc2.reglo, regsrc1.reglo));
  1796. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmplo, regsrc2.reglo));
  1797. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1798. if signed or (not setflags) then
  1799. begin
  1800. list.concat(taicpu.op_reg_reg_reg(ops_add[setflags and signed], regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1801. list.concat(taicpu.op_reg_reg_reg(ops_add[setflags and signed], regdst.reghi, regdst.reghi, carry));
  1802. end
  1803. else
  1804. begin
  1805. tmphi:=cg.GetIntRegister(list,OS_INT);
  1806. hreg:=cg.GetIntRegister(list,OS_INT);
  1807. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1808. // first add carry to one of the addends
  1809. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmphi, regsrc2.reghi, carry));
  1810. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regsrc2.reghi));
  1811. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1812. // then add another addend
  1813. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, tmphi, regsrc1.reghi));
  1814. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regdst.reghi, tmphi));
  1815. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1816. end;
  1817. end;
  1818. OP_SUB:
  1819. begin
  1820. signed:=(size in [OS_S64]);
  1821. tmplo := cg.GetIntRegister(list,OS_S32);
  1822. carry := cg.GetIntRegister(list,OS_S32);
  1823. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  1824. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmplo, regsrc2.reglo, regsrc1.reglo));
  1825. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reglo,tmplo));
  1826. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1827. if signed or (not setflags) then
  1828. begin
  1829. list.concat(taicpu.op_reg_reg_reg(ops_sub[setflags and signed], regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1830. list.concat(taicpu.op_reg_reg_reg(ops_sub[setflags and signed], regdst.reghi, regdst.reghi, carry));
  1831. end
  1832. else
  1833. begin
  1834. tmphi:=cg.GetIntRegister(list,OS_INT);
  1835. hreg:=cg.GetIntRegister(list,OS_INT);
  1836. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1837. // first subtract the carry...
  1838. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmphi, regsrc2.reghi, carry));
  1839. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reghi, tmphi));
  1840. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1841. // ...then the subtrahend
  1842. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, tmphi, regsrc1.reghi));
  1843. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regdst.reghi));
  1844. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1845. end;
  1846. end;
  1847. OP_AND,OP_OR,OP_XOR:
  1848. begin
  1849. cg.a_op_reg_reg_reg(list,op,size,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  1850. cg.a_op_reg_reg_reg(list,op,size,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  1851. end;
  1852. else
  1853. internalerror(200306017);
  1854. end;
  1855. end;
  1856. procedure create_codegen;
  1857. begin
  1858. cg:=TCGMIPS.Create;
  1859. cg64:=TCg64MPSel.Create;
  1860. end;
  1861. end.