ncgutil.pas 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Helper routines for all code generators
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgutil;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,cpuinfo,
  22. globtype,
  23. cpubase,cgbase,parabase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. symconst,symbase,symdef,symsym,symtype,symtable
  26. {$ifndef cpu64bitalu}
  27. ,cg64f32
  28. {$endif not cpu64bitalu}
  29. ;
  30. type
  31. tloadregvars = (lr_dont_load_regvars, lr_load_regvars);
  32. pusedregvars = ^tusedregvars;
  33. tusedregvars = record
  34. intregvars, fpuregvars, mmregvars: Tsuperregisterworklist;
  35. end;
  36. {
  37. Not used currently, implemented because I thought we had to
  38. synchronise around if/then/else as well, but not needed. May
  39. still be useful for SSA once we get around to implementing
  40. that (JM)
  41. pusedregvarscommon = ^tusedregvarscommon;
  42. tusedregvarscommon = record
  43. allregvars, commonregvars, myregvars: tusedregvars;
  44. end;
  45. }
  46. procedure firstcomplex(p : tbinarynode);
  47. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  48. // procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  49. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  50. procedure location_allocate_register(list:TAsmList;out l: tlocation;def: tdef;constant: boolean);
  51. { loads a cgpara into a tlocation; assumes that loc.loc is already
  52. initialised }
  53. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  54. { allocate registers for a tlocation; assumes that loc.loc is already
  55. set to LOC_CREGISTER/LOC_CFPUREGISTER/... }
  56. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  57. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  58. function has_alias_name(pd:tprocdef;const s:string):boolean;
  59. procedure alloc_proc_symbol(pd: tprocdef);
  60. procedure gen_proc_entry_code(list:TAsmList);
  61. procedure gen_proc_exit_code(list:TAsmList);
  62. procedure gen_stack_check_size_para(list:TAsmList);
  63. procedure gen_stack_check_call(list:TAsmList);
  64. procedure gen_save_used_regs(list:TAsmList);
  65. procedure gen_restore_used_regs(list:TAsmList);
  66. procedure gen_load_para_value(list:TAsmList);
  67. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  68. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  69. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  70. { adds the regvars used in n and its children to rv.allregvars,
  71. those which were already in rv.allregvars to rv.commonregvars and
  72. uses rv.myregvars as scratch (so that two uses of the same regvar
  73. in a single tree to make it appear in commonregvars). Useful to
  74. find out which regvars are used in two different node trees
  75. e.g. in the "else" and "then" path, or in various case blocks }
  76. // procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  77. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  78. { Allocate the buffers for exception management and setjmp environment.
  79. Return a pointer to these buffers, send them to the utility routine
  80. so they are registered, and then call setjmp.
  81. Then compare the result of setjmp with 0, and if not equal
  82. to zero, then jump to exceptlabel.
  83. Also store the result of setjmp to a temporary space by calling g_save_exception_reason
  84. It is to note that this routine may be called *after* the stackframe of a
  85. routine has been called, therefore on machines where the stack cannot
  86. be modified, all temps should be allocated on the heap instead of the
  87. stack. }
  88. type
  89. texceptiontemps=record
  90. jmpbuf,
  91. envbuf,
  92. reasonbuf : treference;
  93. end;
  94. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  95. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  96. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  97. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  98. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  99. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  100. procedure location_free(list: TAsmList; const location : TLocation);
  101. function getprocalign : shortint;
  102. procedure gen_fpc_dummy(list : TAsmList);
  103. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  104. implementation
  105. uses
  106. version,
  107. cutils,cclasses,
  108. globals,systems,verbose,export,
  109. ppu,defutil,
  110. procinfo,paramgr,fmodule,
  111. regvars,dbgbase,
  112. pass_1,pass_2,
  113. nbas,ncon,nld,nmem,nutils,ngenutil,
  114. tgobj,cgobj,hlcgobj,hlcgcpu
  115. {$ifdef llvm}
  116. { override create_hlcodegen from hlcgcpu }
  117. , hlcgllvm
  118. {$endif}
  119. {$ifdef powerpc}
  120. , cpupi
  121. {$endif}
  122. {$ifdef powerpc64}
  123. , cpupi
  124. {$endif}
  125. {$ifdef SUPPORT_MMX}
  126. , cgx86
  127. {$endif SUPPORT_MMX}
  128. ;
  129. {*****************************************************************************
  130. Misc Helpers
  131. *****************************************************************************}
  132. {$if first_mm_imreg = 0}
  133. {$WARN 4044 OFF} { Comparison might be always false ... }
  134. {$endif}
  135. procedure location_free(list: TAsmList; const location : TLocation);
  136. begin
  137. case location.loc of
  138. LOC_VOID:
  139. ;
  140. LOC_REGISTER,
  141. LOC_CREGISTER:
  142. begin
  143. {$ifdef cpu64bitalu}
  144. { x86-64 system v abi:
  145. structs with up to 16 bytes are returned in registers }
  146. if location.size in [OS_128,OS_S128] then
  147. begin
  148. if getsupreg(location.register)<first_int_imreg then
  149. cg.ungetcpuregister(list,location.register);
  150. if getsupreg(location.registerhi)<first_int_imreg then
  151. cg.ungetcpuregister(list,location.registerhi);
  152. end
  153. {$else cpu64bitalu}
  154. if location.size in [OS_64,OS_S64] then
  155. begin
  156. if getsupreg(location.register64.reglo)<first_int_imreg then
  157. cg.ungetcpuregister(list,location.register64.reglo);
  158. if getsupreg(location.register64.reghi)<first_int_imreg then
  159. cg.ungetcpuregister(list,location.register64.reghi);
  160. end
  161. {$endif cpu64bitalu}
  162. else
  163. if getsupreg(location.register)<first_int_imreg then
  164. cg.ungetcpuregister(list,location.register);
  165. end;
  166. LOC_FPUREGISTER,
  167. LOC_CFPUREGISTER:
  168. begin
  169. if getsupreg(location.register)<first_fpu_imreg then
  170. cg.ungetcpuregister(list,location.register);
  171. end;
  172. LOC_MMREGISTER,
  173. LOC_CMMREGISTER :
  174. begin
  175. if getsupreg(location.register)<first_mm_imreg then
  176. cg.ungetcpuregister(list,location.register);
  177. end;
  178. LOC_REFERENCE,
  179. LOC_CREFERENCE :
  180. begin
  181. if paramanager.use_fixed_stack then
  182. location_freetemp(list,location);
  183. end;
  184. else
  185. internalerror(2004110211);
  186. end;
  187. end;
  188. procedure firstcomplex(p : tbinarynode);
  189. var
  190. fcl, fcr: longint;
  191. ncl, ncr: longint;
  192. begin
  193. { always calculate boolean AND and OR from left to right }
  194. if (p.nodetype in [orn,andn]) and
  195. is_boolean(p.left.resultdef) then
  196. begin
  197. if nf_swapped in p.flags then
  198. internalerror(200709253);
  199. end
  200. else
  201. begin
  202. fcl:=node_resources_fpu(p.left);
  203. fcr:=node_resources_fpu(p.right);
  204. ncl:=node_complexity(p.left);
  205. ncr:=node_complexity(p.right);
  206. { We swap left and right if
  207. a) right needs more floating point registers than left, and
  208. left needs more than 0 floating point registers (if it
  209. doesn't need any, swapping won't change the floating
  210. point register pressure)
  211. b) both left and right need an equal amount of floating
  212. point registers or right needs no floating point registers,
  213. and in addition right has a higher complexity than left
  214. (+- needs more integer registers, but not necessarily)
  215. }
  216. if ((fcr>fcl) and
  217. (fcl>0)) or
  218. (((fcr=fcl) or
  219. (fcr=0)) and
  220. (ncr>ncl)) then
  221. p.swapleftright
  222. end;
  223. end;
  224. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  225. {
  226. produces jumps to true respectively false labels using boolean expressions
  227. depending on whether the loading of regvars is currently being
  228. synchronized manually (such as in an if-node) or automatically (most of
  229. the other cases where this procedure is called), loadregvars can be
  230. "lr_load_regvars" or "lr_dont_load_regvars"
  231. }
  232. var
  233. opsize : tcgsize;
  234. storepos : tfileposinfo;
  235. tmpreg : tregister;
  236. begin
  237. if nf_error in p.flags then
  238. exit;
  239. storepos:=current_filepos;
  240. current_filepos:=p.fileinfo;
  241. if is_boolean(p.resultdef) then
  242. begin
  243. {$ifdef OLDREGVARS}
  244. if loadregvars = lr_load_regvars then
  245. load_all_regvars(list);
  246. {$endif OLDREGVARS}
  247. if is_constboolnode(p) then
  248. begin
  249. if Tordconstnode(p).value.uvalue<>0 then
  250. cg.a_jmp_always(list,current_procinfo.CurrTrueLabel)
  251. else
  252. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel)
  253. end
  254. else
  255. begin
  256. opsize:=def_cgsize(p.resultdef);
  257. case p.location.loc of
  258. LOC_SUBSETREG,LOC_CSUBSETREG,
  259. LOC_SUBSETREF,LOC_CSUBSETREF:
  260. begin
  261. tmpreg := cg.getintregister(list,OS_INT);
  262. hlcg.a_load_loc_reg(list,p.resultdef,osuinttype,p.location,tmpreg);
  263. cg.a_cmp_const_reg_label(list,OS_INT,OC_NE,0,tmpreg,current_procinfo.CurrTrueLabel);
  264. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  265. end;
  266. LOC_CREGISTER,LOC_REGISTER,LOC_CREFERENCE,LOC_REFERENCE :
  267. begin
  268. {$ifdef cpu64bitalu}
  269. if opsize in [OS_128,OS_S128] then
  270. begin
  271. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  272. tmpreg:=cg.getintregister(list,OS_64);
  273. cg.a_op_reg_reg_reg(list,OP_OR,OS_64,p.location.register128.reglo,p.location.register128.reghi,tmpreg);
  274. location_reset(p.location,LOC_REGISTER,OS_64);
  275. p.location.register:=tmpreg;
  276. opsize:=OS_64;
  277. end;
  278. {$else cpu64bitalu}
  279. if opsize in [OS_64,OS_S64] then
  280. begin
  281. hlcg.location_force_reg(list,p.location,p.resultdef,cgsize_orddef(opsize),true);
  282. tmpreg:=cg.getintregister(list,OS_32);
  283. cg.a_op_reg_reg_reg(list,OP_OR,OS_32,p.location.register64.reglo,p.location.register64.reghi,tmpreg);
  284. location_reset(p.location,LOC_REGISTER,OS_32);
  285. p.location.register:=tmpreg;
  286. opsize:=OS_32;
  287. end;
  288. {$endif cpu64bitalu}
  289. cg.a_cmp_const_loc_label(list,opsize,OC_NE,0,p.location,current_procinfo.CurrTrueLabel);
  290. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  291. end;
  292. LOC_JUMP:
  293. ;
  294. {$ifdef cpuflags}
  295. LOC_FLAGS :
  296. begin
  297. cg.a_jmp_flags(list,p.location.resflags,current_procinfo.CurrTrueLabel);
  298. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  299. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  300. end;
  301. {$endif cpuflags}
  302. else
  303. begin
  304. printnode(output,p);
  305. internalerror(200308241);
  306. end;
  307. end;
  308. end;
  309. end
  310. else
  311. internalerror(200112305);
  312. current_filepos:=storepos;
  313. end;
  314. (*
  315. This code needs fixing. It is not safe to use rgint; on the m68000 it
  316. would be rgaddr.
  317. procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  318. begin
  319. case t.loc of
  320. LOC_REGISTER:
  321. begin
  322. { can't be a regvar, since it would be LOC_CREGISTER then }
  323. exclude(regs,getsupreg(t.register));
  324. if t.register64.reghi<>NR_NO then
  325. exclude(regs,getsupreg(t.register64.reghi));
  326. end;
  327. LOC_CREFERENCE,LOC_REFERENCE:
  328. begin
  329. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  330. (getsupreg(t.reference.base) in cg.rgint.usableregs) then
  331. exclude(regs,getsupreg(t.reference.base));
  332. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  333. (getsupreg(t.reference.index) in cg.rgint.usableregs) then
  334. exclude(regs,getsupreg(t.reference.index));
  335. end;
  336. end;
  337. end;
  338. *)
  339. {*****************************************************************************
  340. EXCEPTION MANAGEMENT
  341. *****************************************************************************}
  342. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  343. begin
  344. tg.gethltemp(list,rec_exceptaddr,rec_exceptaddr.size,tt_persistent,t.envbuf);
  345. tg.gethltemp(list,rec_jmp_buf,rec_jmp_buf.size,tt_persistent,t.jmpbuf);
  346. tg.gethltemp(list,ossinttype,ossinttype.size,tt_persistent,t.reasonbuf);
  347. end;
  348. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  349. begin
  350. tg.Ungettemp(list,t.jmpbuf);
  351. tg.ungettemp(list,t.envbuf);
  352. tg.ungettemp(list,t.reasonbuf);
  353. end;
  354. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  355. var
  356. paraloc1, paraloc2, paraloc3, pushexceptres, setjmpres: tcgpara;
  357. pd: tprocdef;
  358. tmpresloc: tlocation;
  359. begin
  360. paraloc1.init;
  361. paraloc2.init;
  362. paraloc3.init;
  363. { fpc_pushexceptaddr(exceptionframetype, setjmp_buffer, exception_address_chain_entry) }
  364. pd:=search_system_proc('fpc_pushexceptaddr');
  365. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  366. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,2,paraloc2);
  367. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,3,paraloc3);
  368. if pd.is_pushleftright then
  369. begin
  370. { type of exceptionframe }
  371. hlcg.a_load_const_cgpara(list,paraloc1.def,1,paraloc1);
  372. { setjmp buffer }
  373. hlcg.a_loadaddr_ref_cgpara(list,rec_jmp_buf,t.jmpbuf,paraloc2);
  374. { exception address chain entry }
  375. hlcg.a_loadaddr_ref_cgpara(list,rec_exceptaddr,t.envbuf,paraloc3);
  376. end
  377. else
  378. begin
  379. hlcg.a_loadaddr_ref_cgpara(list,rec_exceptaddr,t.envbuf,paraloc3);
  380. hlcg.a_loadaddr_ref_cgpara(list,rec_jmp_buf,t.jmpbuf,paraloc2);
  381. hlcg.a_load_const_cgpara(list,paraloc1.def,1,paraloc1);
  382. end;
  383. paramanager.freecgpara(list,paraloc3);
  384. paramanager.freecgpara(list,paraloc2);
  385. paramanager.freecgpara(list,paraloc1);
  386. { perform the fpc_pushexceptaddr call }
  387. pushexceptres:=hlcg.g_call_system_proc(list,pd,[@paraloc1,@paraloc2,@paraloc3],nil);
  388. { get the result }
  389. location_reset(tmpresloc,LOC_REGISTER,def_cgsize(pushexceptres.def));
  390. tmpresloc.register:=hlcg.getaddressregister(list,pushexceptres.def);
  391. hlcg.gen_load_cgpara_loc(list,pushexceptres.def,pushexceptres,tmpresloc,true);
  392. pushexceptres.resetiftemp;
  393. { fpc_setjmp(result_of_pushexceptaddr_call) }
  394. pd:=search_system_proc('fpc_setjmp');
  395. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  396. hlcg.a_load_reg_cgpara(list,pushexceptres.def,tmpresloc.register,paraloc1);
  397. paramanager.freecgpara(list,paraloc1);
  398. { perform the fpc_setjmp call }
  399. setjmpres:=hlcg.g_call_system_proc(list,pd,[@paraloc1],nil);
  400. location_reset(tmpresloc,LOC_REGISTER,def_cgsize(setjmpres.def));
  401. tmpresloc.register:=hlcg.getintregister(list,setjmpres.def);
  402. hlcg.gen_load_cgpara_loc(list,setjmpres.def,setjmpres,tmpresloc,true);
  403. hlcg.g_exception_reason_save(list,setjmpres.def,ossinttype,tmpresloc.register,t.reasonbuf);
  404. { if we get 0 here in the function result register, it means that we
  405. longjmp'd back here }
  406. hlcg.a_cmp_const_reg_label(list,setjmpres.def,OC_NE,0,tmpresloc.register,exceptlabel);
  407. setjmpres.resetiftemp;
  408. paraloc1.done;
  409. paraloc2.done;
  410. paraloc3.done;
  411. end;
  412. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  413. var
  414. reasonreg: tregister;
  415. begin
  416. hlcg.g_call_system_proc(list,'fpc_popaddrstack',[],nil);
  417. if not onlyfree then
  418. begin
  419. reasonreg:=hlcg.getintregister(list,osuinttype);
  420. hlcg.g_exception_reason_load(list,osuinttype,osuinttype,t.reasonbuf,reasonreg);
  421. hlcg.a_cmp_const_reg_label(list,osuinttype,OC_EQ,a,reasonreg,endexceptlabel);
  422. end;
  423. end;
  424. {*****************************************************************************
  425. TLocation
  426. *****************************************************************************}
  427. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  428. var
  429. tmpreg: tregister;
  430. begin
  431. if (setbase<>0) then
  432. begin
  433. if not(l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  434. internalerror(2007091502);
  435. { subtract the setbase }
  436. case l.loc of
  437. LOC_CREGISTER:
  438. begin
  439. tmpreg := cg.getintregister(list,l.size);
  440. cg.a_op_const_reg_reg(list,OP_SUB,l.size,setbase,l.register,tmpreg);
  441. l.loc:=LOC_REGISTER;
  442. l.register:=tmpreg;
  443. end;
  444. LOC_REGISTER:
  445. begin
  446. cg.a_op_const_reg(list,OP_SUB,l.size,setbase,l.register);
  447. end;
  448. end;
  449. end;
  450. end;
  451. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  452. var
  453. reg : tregister;
  454. begin
  455. if (l.loc<>LOC_MMREGISTER) and
  456. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  457. begin
  458. reg:=cg.getmmregister(list,OS_VECTOR);
  459. cg.a_loadmm_loc_reg(list,OS_VECTOR,l,reg,nil);
  460. location_freetemp(list,l);
  461. location_reset(l,LOC_MMREGISTER,OS_VECTOR);
  462. l.register:=reg;
  463. end;
  464. end;
  465. procedure location_allocate_register(list: TAsmList;out l: tlocation;def: tdef;constant: boolean);
  466. begin
  467. l.size:=def_cgsize(def);
  468. if (def.typ=floatdef) and
  469. not(cs_fp_emulation in current_settings.moduleswitches) then
  470. begin
  471. if use_vectorfpu(def) then
  472. begin
  473. if constant then
  474. location_reset(l,LOC_CMMREGISTER,l.size)
  475. else
  476. location_reset(l,LOC_MMREGISTER,l.size);
  477. l.register:=cg.getmmregister(list,l.size);
  478. end
  479. else
  480. begin
  481. if constant then
  482. location_reset(l,LOC_CFPUREGISTER,l.size)
  483. else
  484. location_reset(l,LOC_FPUREGISTER,l.size);
  485. l.register:=cg.getfpuregister(list,l.size);
  486. end;
  487. end
  488. else
  489. begin
  490. if constant then
  491. location_reset(l,LOC_CREGISTER,l.size)
  492. else
  493. location_reset(l,LOC_REGISTER,l.size);
  494. {$ifdef cpu64bitalu}
  495. if l.size in [OS_128,OS_S128,OS_F128] then
  496. begin
  497. l.register128.reglo:=cg.getintregister(list,OS_64);
  498. l.register128.reghi:=cg.getintregister(list,OS_64);
  499. end
  500. else
  501. {$else cpu64bitalu}
  502. if l.size in [OS_64,OS_S64,OS_F64] then
  503. begin
  504. l.register64.reglo:=cg.getintregister(list,OS_32);
  505. l.register64.reghi:=cg.getintregister(list,OS_32);
  506. end
  507. else
  508. {$endif cpu64bitalu}
  509. { Note: for widths of records (and maybe objects, classes, etc.) an
  510. address register could be set here, but that is later
  511. changed to an intregister neverthless when in the
  512. tcgassignmentnode thlcgobj.maybe_change_load_node_reg is
  513. called for the temporary node; so the workaround for now is
  514. to fix the symptoms... }
  515. l.register:=cg.getintregister(list,l.size);
  516. end;
  517. end;
  518. {****************************************************************************
  519. Init/Finalize Code
  520. ****************************************************************************}
  521. { generates the code for incrementing the reference count of parameters and
  522. initialize out parameters }
  523. procedure init_paras(p:TObject;arg:pointer);
  524. var
  525. href : treference;
  526. hsym : tparavarsym;
  527. eldef : tdef;
  528. list : TAsmList;
  529. needs_inittable : boolean;
  530. begin
  531. list:=TAsmList(arg);
  532. if (tsym(p).typ=paravarsym) then
  533. begin
  534. needs_inittable:=is_managed_type(tparavarsym(p).vardef);
  535. if not needs_inittable then
  536. exit;
  537. case tparavarsym(p).varspez of
  538. vs_value :
  539. begin
  540. { variants are already handled by the call to fpc_variant_copy_overwrite if
  541. they are passed by reference }
  542. if not((tparavarsym(p).vardef.typ=variantdef) and
  543. paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  544. begin
  545. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,
  546. is_open_array(tparavarsym(p).vardef) or
  547. ((target_info.system in systems_caller_copy_addr_value_para) and
  548. paramanager.push_addr_param(vs_value,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)),
  549. sizeof(pint));
  550. if is_open_array(tparavarsym(p).vardef) then
  551. begin
  552. { open arrays do not contain correct element count in their rtti,
  553. the actual count must be passed separately. }
  554. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  555. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  556. if not assigned(hsym) then
  557. internalerror(201003031);
  558. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_addref_array');
  559. end
  560. else
  561. hlcg.g_incrrefcount(list,tparavarsym(p).vardef,href);
  562. end;
  563. end;
  564. vs_out :
  565. begin
  566. { we have no idea about the alignment at the callee side,
  567. and the user also cannot specify "unaligned" here, so
  568. assume worst case }
  569. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  570. if is_open_array(tparavarsym(p).vardef) then
  571. begin
  572. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  573. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  574. if not assigned(hsym) then
  575. internalerror(201103033);
  576. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_initialize_array');
  577. end
  578. else
  579. hlcg.g_initialize(list,tparavarsym(p).vardef,href);
  580. end;
  581. end;
  582. end;
  583. end;
  584. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  585. begin
  586. case loc.loc of
  587. LOC_CREGISTER:
  588. begin
  589. {$ifdef cpu64bitalu}
  590. if loc.size in [OS_128,OS_S128] then
  591. begin
  592. loc.register128.reglo:=cg.getintregister(list,OS_64);
  593. loc.register128.reghi:=cg.getintregister(list,OS_64);
  594. end
  595. else
  596. {$else cpu64bitalu}
  597. if loc.size in [OS_64,OS_S64] then
  598. begin
  599. loc.register64.reglo:=cg.getintregister(list,OS_32);
  600. loc.register64.reghi:=cg.getintregister(list,OS_32);
  601. end
  602. else
  603. {$endif cpu64bitalu}
  604. loc.register:=cg.getintregister(list,loc.size);
  605. end;
  606. LOC_CFPUREGISTER:
  607. begin
  608. loc.register:=cg.getfpuregister(list,loc.size);
  609. end;
  610. LOC_CMMREGISTER:
  611. begin
  612. loc.register:=cg.getmmregister(list,loc.size);
  613. end;
  614. end;
  615. end;
  616. procedure gen_alloc_regvar(list:TAsmList;sym: tabstractnormalvarsym; allocreg: boolean);
  617. begin
  618. if allocreg then
  619. gen_alloc_regloc(list,sym.initialloc);
  620. if (pi_has_label in current_procinfo.flags) then
  621. begin
  622. { Allocate register already, to prevent first allocation to be
  623. inside a loop }
  624. {$if defined(cpu64bitalu)}
  625. if sym.initialloc.size in [OS_128,OS_S128] then
  626. begin
  627. cg.a_reg_sync(list,sym.initialloc.register128.reglo);
  628. cg.a_reg_sync(list,sym.initialloc.register128.reghi);
  629. end
  630. else
  631. {$elseif defined(cpu32bitalu)}
  632. if sym.initialloc.size in [OS_64,OS_S64] then
  633. begin
  634. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  635. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  636. end
  637. else
  638. {$elseif defined(cpu16bitalu)}
  639. if sym.initialloc.size in [OS_64,OS_S64] then
  640. begin
  641. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  642. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  643. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  644. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  645. end
  646. else
  647. if sym.initialloc.size in [OS_32,OS_S32] then
  648. begin
  649. cg.a_reg_sync(list,sym.initialloc.register);
  650. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  651. end
  652. else
  653. {$elseif defined(cpu8bitalu)}
  654. if sym.initialloc.size in [OS_64,OS_S64] then
  655. begin
  656. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  657. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reglo));
  658. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reglo)));
  659. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reglo))));
  660. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  661. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register64.reghi));
  662. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register64.reghi)));
  663. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register64.reghi))));
  664. end
  665. else
  666. if sym.initialloc.size in [OS_32,OS_S32] then
  667. begin
  668. cg.a_reg_sync(list,sym.initialloc.register);
  669. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  670. cg.a_reg_sync(list,GetNextReg(GetNextReg(sym.initialloc.register)));
  671. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(sym.initialloc.register))));
  672. end
  673. else
  674. if sym.initialloc.size in [OS_16,OS_S16] then
  675. begin
  676. cg.a_reg_sync(list,sym.initialloc.register);
  677. cg.a_reg_sync(list,GetNextReg(sym.initialloc.register));
  678. end
  679. else
  680. {$endif}
  681. cg.a_reg_sync(list,sym.initialloc.register);
  682. end;
  683. sym.localloc:=sym.initialloc;
  684. end;
  685. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  686. procedure unget_para(const paraloc:TCGParaLocation);
  687. begin
  688. case paraloc.loc of
  689. LOC_REGISTER :
  690. begin
  691. if getsupreg(paraloc.register)<first_int_imreg then
  692. cg.ungetcpuregister(list,paraloc.register);
  693. end;
  694. LOC_MMREGISTER :
  695. begin
  696. if getsupreg(paraloc.register)<first_mm_imreg then
  697. cg.ungetcpuregister(list,paraloc.register);
  698. end;
  699. LOC_FPUREGISTER :
  700. begin
  701. if getsupreg(paraloc.register)<first_fpu_imreg then
  702. cg.ungetcpuregister(list,paraloc.register);
  703. end;
  704. end;
  705. end;
  706. var
  707. paraloc : pcgparalocation;
  708. href : treference;
  709. sizeleft : aint;
  710. alignment : longint;
  711. tempref : treference;
  712. {$ifdef mips}
  713. tmpreg : tregister;
  714. {$endif mips}
  715. {$ifndef cpu64bitalu}
  716. tempreg : tregister;
  717. reg64 : tregister64;
  718. {$if defined(cpu8bitalu)}
  719. curparaloc : PCGParaLocation;
  720. {$endif defined(cpu8bitalu)}
  721. {$endif not cpu64bitalu}
  722. begin
  723. paraloc:=para.location;
  724. if not assigned(paraloc) then
  725. internalerror(200408203);
  726. { skip e.g. empty records }
  727. if (paraloc^.loc = LOC_VOID) then
  728. exit;
  729. case destloc.loc of
  730. LOC_REFERENCE :
  731. begin
  732. { If the parameter location is reused we don't need to copy
  733. anything }
  734. if not reusepara then
  735. begin
  736. href:=destloc.reference;
  737. sizeleft:=para.intsize;
  738. while assigned(paraloc) do
  739. begin
  740. if (paraloc^.size=OS_NO) then
  741. begin
  742. { Can only be a reference that contains the rest
  743. of the parameter }
  744. if (paraloc^.loc<>LOC_REFERENCE) or
  745. assigned(paraloc^.next) then
  746. internalerror(2005013010);
  747. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  748. inc(href.offset,sizeleft);
  749. sizeleft:=0;
  750. end
  751. else
  752. begin
  753. cg.a_load_cgparaloc_ref(list,paraloc^,href,tcgsize2size[paraloc^.size],destloc.reference.alignment);
  754. inc(href.offset,TCGSize2Size[paraloc^.size]);
  755. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  756. end;
  757. unget_para(paraloc^);
  758. paraloc:=paraloc^.next;
  759. end;
  760. end;
  761. end;
  762. LOC_REGISTER,
  763. LOC_CREGISTER :
  764. begin
  765. {$ifdef cpu64bitalu}
  766. if (para.size in [OS_128,OS_S128,OS_F128]) and
  767. ({ in case of fpu emulation, or abi's that pass fpu values
  768. via integer registers }
  769. (vardef.typ=floatdef) or
  770. is_methodpointer(vardef) or
  771. is_record(vardef)) then
  772. begin
  773. case paraloc^.loc of
  774. LOC_REGISTER:
  775. begin
  776. if not assigned(paraloc^.next) then
  777. internalerror(200410104);
  778. if (target_info.endian=ENDIAN_BIG) then
  779. begin
  780. { paraloc^ -> high
  781. paraloc^.next -> low }
  782. unget_para(paraloc^);
  783. gen_alloc_regloc(list,destloc);
  784. { reg->reg, alignment is irrelevant }
  785. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  786. unget_para(paraloc^.next^);
  787. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  788. end
  789. else
  790. begin
  791. { paraloc^ -> low
  792. paraloc^.next -> high }
  793. unget_para(paraloc^);
  794. gen_alloc_regloc(list,destloc);
  795. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  796. unget_para(paraloc^.next^);
  797. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  798. end;
  799. end;
  800. LOC_REFERENCE:
  801. begin
  802. gen_alloc_regloc(list,destloc);
  803. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  804. cg128.a_load128_ref_reg(list,href,destloc.register128);
  805. unget_para(paraloc^);
  806. end;
  807. else
  808. internalerror(2012090607);
  809. end
  810. end
  811. else
  812. {$else cpu64bitalu}
  813. if (para.size in [OS_64,OS_S64,OS_F64]) and
  814. (is_64bit(vardef) or
  815. { in case of fpu emulation, or abi's that pass fpu values
  816. via integer registers }
  817. (vardef.typ=floatdef) or
  818. is_methodpointer(vardef) or
  819. is_record(vardef)) then
  820. begin
  821. case paraloc^.loc of
  822. LOC_REGISTER:
  823. begin
  824. case para.locations_count of
  825. {$if defined(cpu8bitalu)}
  826. { 8 paralocs? }
  827. 8:
  828. if (target_info.endian=ENDIAN_BIG) then
  829. begin
  830. { is there any big endian 8 bit ALU/16 bit Addr CPU? }
  831. internalerror(2015041003);
  832. { paraloc^ -> high
  833. paraloc^.next^.next^.next^.next -> low }
  834. unget_para(paraloc^);
  835. gen_alloc_regloc(list,destloc);
  836. { reg->reg, alignment is irrelevant }
  837. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),1);
  838. unget_para(paraloc^.next^);
  839. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,1);
  840. unget_para(paraloc^.next^.next^);
  841. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),1);
  842. unget_para(paraloc^.next^.next^.next^);
  843. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,1);
  844. end
  845. else
  846. begin
  847. { paraloc^ -> low
  848. paraloc^.next^.next^.next^.next -> high }
  849. curparaloc:=paraloc;
  850. unget_para(curparaloc^);
  851. gen_alloc_regloc(list,destloc);
  852. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reglo,2);
  853. unget_para(curparaloc^.next^);
  854. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reglo),1);
  855. unget_para(curparaloc^.next^.next^);
  856. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reglo)),1);
  857. unget_para(curparaloc^.next^.next^.next^);
  858. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reglo))),1);
  859. curparaloc:=paraloc^.next^.next^.next^.next;
  860. unget_para(curparaloc^);
  861. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^,destloc.register64.reghi,2);
  862. unget_para(curparaloc^.next^);
  863. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^,GetNextReg(destloc.register64.reghi),1);
  864. unget_para(curparaloc^.next^.next^);
  865. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^,GetNextReg(GetNextReg(destloc.register64.reghi)),1);
  866. unget_para(curparaloc^.next^.next^.next^);
  867. cg.a_load_cgparaloc_anyreg(list,OS_8,curparaloc^.next^.next^.next^,GetNextReg(GetNextReg(GetNextReg(destloc.register64.reghi))),1);
  868. end;
  869. {$endif defined(cpu8bitalu)}
  870. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  871. { 4 paralocs? }
  872. 4:
  873. if (target_info.endian=ENDIAN_BIG) then
  874. begin
  875. { paraloc^ -> high
  876. paraloc^.next^.next -> low }
  877. unget_para(paraloc^);
  878. gen_alloc_regloc(list,destloc);
  879. { reg->reg, alignment is irrelevant }
  880. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,GetNextReg(destloc.register64.reghi),2);
  881. unget_para(paraloc^.next^);
  882. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,destloc.register64.reghi,2);
  883. unget_para(paraloc^.next^.next^);
  884. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,GetNextReg(destloc.register64.reglo),2);
  885. unget_para(paraloc^.next^.next^.next^);
  886. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,destloc.register64.reglo,2);
  887. end
  888. else
  889. begin
  890. { paraloc^ -> low
  891. paraloc^.next^.next -> high }
  892. unget_para(paraloc^);
  893. gen_alloc_regloc(list,destloc);
  894. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^,destloc.register64.reglo,2);
  895. unget_para(paraloc^.next^);
  896. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^,GetNextReg(destloc.register64.reglo),2);
  897. unget_para(paraloc^.next^.next^);
  898. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^,destloc.register64.reghi,2);
  899. unget_para(paraloc^.next^.next^.next^);
  900. cg.a_load_cgparaloc_anyreg(list,OS_16,paraloc^.next^.next^.next^,GetNextReg(destloc.register64.reghi),2);
  901. end;
  902. {$endif defined(cpu16bitalu) or defined(cpu8bitalu)}
  903. 2:
  904. if (target_info.endian=ENDIAN_BIG) then
  905. begin
  906. { paraloc^ -> high
  907. paraloc^.next -> low }
  908. unget_para(paraloc^);
  909. gen_alloc_regloc(list,destloc);
  910. { reg->reg, alignment is irrelevant }
  911. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  912. unget_para(paraloc^.next^);
  913. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  914. end
  915. else
  916. begin
  917. { paraloc^ -> low
  918. paraloc^.next -> high }
  919. unget_para(paraloc^);
  920. gen_alloc_regloc(list,destloc);
  921. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  922. unget_para(paraloc^.next^);
  923. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  924. end;
  925. else
  926. { unexpected number of paralocs }
  927. internalerror(200410104);
  928. end;
  929. end;
  930. LOC_REFERENCE:
  931. begin
  932. gen_alloc_regloc(list,destloc);
  933. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  934. cg64.a_load64_ref_reg(list,href,destloc.register64);
  935. unget_para(paraloc^);
  936. end;
  937. else
  938. internalerror(2005101501);
  939. end
  940. end
  941. else
  942. {$endif cpu64bitalu}
  943. begin
  944. if assigned(paraloc^.next) then
  945. begin
  946. if (destloc.size in [OS_PAIR,OS_SPAIR]) and
  947. (para.Size in [OS_PAIR,OS_SPAIR]) then
  948. begin
  949. unget_para(paraloc^);
  950. gen_alloc_regloc(list,destloc);
  951. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^,destloc.register,sizeof(aint));
  952. unget_para(paraloc^.Next^);
  953. {$if defined(cpu16bitalu) or defined(cpu8bitalu)}
  954. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  955. {$else}
  956. cg.a_load_cgparaloc_anyreg(list,OS_INT,paraloc^.Next^,destloc.registerhi,sizeof(aint));
  957. {$endif}
  958. end
  959. {$if defined(cpu8bitalu)}
  960. else if (destloc.size in [OS_32,OS_S32]) and
  961. (para.Size in [OS_32,OS_S32]) then
  962. begin
  963. unget_para(paraloc^);
  964. gen_alloc_regloc(list,destloc);
  965. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^,destloc.register,sizeof(aint));
  966. unget_para(paraloc^.Next^);
  967. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^,GetNextReg(destloc.register),sizeof(aint));
  968. unget_para(paraloc^.Next^.Next^);
  969. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^,GetNextReg(GetNextReg(destloc.register)),sizeof(aint));
  970. unget_para(paraloc^.Next^.Next^.Next^);
  971. cg.a_load_cgparaloc_anyreg(list,OS_8,paraloc^.Next^.Next^.Next^,GetNextReg(GetNextReg(GetNextReg(destloc.register))),sizeof(aint));
  972. end
  973. {$endif defined(cpu8bitalu)}
  974. else
  975. begin
  976. { this can happen if a parameter is spread over
  977. multiple paralocs, e.g. if a record with two single
  978. fields must be passed in two single precision
  979. registers }
  980. { does it fit in the register of destloc? }
  981. sizeleft:=para.intsize;
  982. if sizeleft<>vardef.size then
  983. internalerror(2014122806);
  984. if sizeleft<>tcgsize2size[destloc.size] then
  985. internalerror(200410105);
  986. { store everything first to memory, then load it in
  987. destloc }
  988. tg.gettemp(list,sizeleft,sizeleft,tt_persistent,tempref);
  989. gen_alloc_regloc(list,destloc);
  990. while sizeleft>0 do
  991. begin
  992. if not assigned(paraloc) then
  993. internalerror(2014122807);
  994. unget_para(paraloc^);
  995. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,sizeleft,newalignment(para.alignment,para.intsize-sizeleft));
  996. if (paraloc^.size=OS_NO) and
  997. assigned(paraloc^.next) then
  998. internalerror(2014122805);
  999. inc(tempref.offset,tcgsize2size[paraloc^.size]);
  1000. dec(sizeleft,tcgsize2size[paraloc^.size]);
  1001. paraloc:=paraloc^.next;
  1002. end;
  1003. dec(tempref.offset,para.intsize);
  1004. cg.a_load_ref_reg(list,para.size,para.size,tempref,destloc.register);
  1005. tg.ungettemp(list,tempref);
  1006. end;
  1007. end
  1008. else
  1009. begin
  1010. unget_para(paraloc^);
  1011. gen_alloc_regloc(list,destloc);
  1012. { we can't directly move regular registers into fpu
  1013. registers }
  1014. if getregtype(paraloc^.register)=R_FPUREGISTER then
  1015. begin
  1016. { store everything first to memory, then load it in
  1017. destloc }
  1018. tg.gettemp(list,tcgsize2size[paraloc^.size],para.intsize,tt_persistent,tempref);
  1019. cg.a_load_cgparaloc_ref(list,paraloc^,tempref,tcgsize2size[paraloc^.size],tempref.alignment);
  1020. cg.a_load_ref_reg(list,int_cgsize(tcgsize2size[paraloc^.size]),destloc.size,tempref,destloc.register);
  1021. tg.ungettemp(list,tempref);
  1022. end
  1023. else
  1024. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  1025. end;
  1026. end;
  1027. end;
  1028. LOC_FPUREGISTER,
  1029. LOC_CFPUREGISTER :
  1030. begin
  1031. {$ifdef mips}
  1032. if (destloc.size = paraloc^.Size) and
  1033. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER,LOC_REFERENCE,LOC_CREFERENCE]) then
  1034. begin
  1035. unget_para(paraloc^);
  1036. gen_alloc_regloc(list,destloc);
  1037. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,para.alignment);
  1038. end
  1039. else if (destloc.size = OS_F32) and
  1040. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1041. begin
  1042. gen_alloc_regloc(list,destloc);
  1043. unget_para(paraloc^);
  1044. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  1045. end
  1046. { TODO: Produces invalid code, needs fixing together with regalloc setup. }
  1047. {
  1048. else if (destloc.size = OS_F64) and
  1049. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  1050. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  1051. begin
  1052. gen_alloc_regloc(list,destloc);
  1053. tmpreg:=destloc.register;
  1054. unget_para(paraloc^);
  1055. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  1056. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  1057. unget_para(paraloc^.next^);
  1058. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  1059. end
  1060. }
  1061. else
  1062. begin
  1063. sizeleft := TCGSize2Size[destloc.size];
  1064. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1065. href:=tempref;
  1066. while assigned(paraloc) do
  1067. begin
  1068. unget_para(paraloc^);
  1069. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1070. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1071. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1072. paraloc:=paraloc^.next;
  1073. end;
  1074. gen_alloc_regloc(list,destloc);
  1075. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1076. tg.UnGetTemp(list,tempref);
  1077. end;
  1078. {$else mips}
  1079. {$if defined(sparc) or defined(arm)}
  1080. { Arm and Sparc passes floats in int registers, when loading to fpu register
  1081. we need a temp }
  1082. sizeleft := TCGSize2Size[destloc.size];
  1083. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  1084. href:=tempref;
  1085. while assigned(paraloc) do
  1086. begin
  1087. unget_para(paraloc^);
  1088. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1089. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1090. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1091. paraloc:=paraloc^.next;
  1092. end;
  1093. gen_alloc_regloc(list,destloc);
  1094. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1095. tg.UnGetTemp(list,tempref);
  1096. {$else defined(sparc) or defined(arm)}
  1097. unget_para(paraloc^);
  1098. gen_alloc_regloc(list,destloc);
  1099. { from register to register -> alignment is irrelevant }
  1100. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1101. if assigned(paraloc^.next) then
  1102. internalerror(200410109);
  1103. {$endif defined(sparc) or defined(arm)}
  1104. {$endif mips}
  1105. end;
  1106. LOC_MMREGISTER,
  1107. LOC_CMMREGISTER :
  1108. begin
  1109. {$ifndef cpu64bitalu}
  1110. { ARM vfp floats are passed in integer registers }
  1111. if (para.size=OS_F64) and
  1112. (paraloc^.size in [OS_32,OS_S32]) and
  1113. use_vectorfpu(vardef) then
  1114. begin
  1115. { we need 2x32bit reg }
  1116. if not assigned(paraloc^.next) or
  1117. assigned(paraloc^.next^.next) then
  1118. internalerror(2009112421);
  1119. unget_para(paraloc^.next^);
  1120. case paraloc^.next^.loc of
  1121. LOC_REGISTER:
  1122. tempreg:=paraloc^.next^.register;
  1123. LOC_REFERENCE:
  1124. begin
  1125. tempreg:=cg.getintregister(list,OS_32);
  1126. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1127. end;
  1128. else
  1129. internalerror(2012051301);
  1130. end;
  1131. { don't free before the above, because then the getintregister
  1132. could reallocate this register and overwrite it }
  1133. unget_para(paraloc^);
  1134. gen_alloc_regloc(list,destloc);
  1135. if (target_info.endian=endian_big) then
  1136. { paraloc^ -> high
  1137. paraloc^.next -> low }
  1138. reg64:=joinreg64(tempreg,paraloc^.register)
  1139. else
  1140. reg64:=joinreg64(paraloc^.register,tempreg);
  1141. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1142. end
  1143. else
  1144. {$endif not cpu64bitalu}
  1145. begin
  1146. if not assigned(paraloc^.next) then
  1147. begin
  1148. unget_para(paraloc^);
  1149. gen_alloc_regloc(list,destloc);
  1150. { from register to register -> alignment is irrelevant }
  1151. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1152. end
  1153. else
  1154. begin
  1155. internalerror(200410108);
  1156. end;
  1157. { data could come in two memory locations, for now
  1158. we simply ignore the sanity check (FK)
  1159. if assigned(paraloc^.next) then
  1160. internalerror(200410108);
  1161. }
  1162. end;
  1163. end;
  1164. else
  1165. internalerror(2010052903);
  1166. end;
  1167. end;
  1168. procedure gen_load_para_value(list:TAsmList);
  1169. procedure get_para(const paraloc:TCGParaLocation);
  1170. begin
  1171. case paraloc.loc of
  1172. LOC_REGISTER :
  1173. begin
  1174. if getsupreg(paraloc.register)<first_int_imreg then
  1175. cg.getcpuregister(list,paraloc.register);
  1176. end;
  1177. LOC_MMREGISTER :
  1178. begin
  1179. if getsupreg(paraloc.register)<first_mm_imreg then
  1180. cg.getcpuregister(list,paraloc.register);
  1181. end;
  1182. LOC_FPUREGISTER :
  1183. begin
  1184. if getsupreg(paraloc.register)<first_fpu_imreg then
  1185. cg.getcpuregister(list,paraloc.register);
  1186. end;
  1187. end;
  1188. end;
  1189. var
  1190. i : longint;
  1191. currpara : tparavarsym;
  1192. paraloc : pcgparalocation;
  1193. begin
  1194. if (po_assembler in current_procinfo.procdef.procoptions) or
  1195. { exceptfilters have a single hidden 'parentfp' parameter, which
  1196. is handled by tcg.g_proc_entry. }
  1197. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1198. exit;
  1199. { Allocate registers used by parameters }
  1200. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1201. begin
  1202. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1203. paraloc:=currpara.paraloc[calleeside].location;
  1204. while assigned(paraloc) do
  1205. begin
  1206. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1207. get_para(paraloc^);
  1208. paraloc:=paraloc^.next;
  1209. end;
  1210. end;
  1211. { Copy parameters to local references/registers }
  1212. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1213. begin
  1214. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1215. gen_load_cgpara_loc(list,currpara.vardef,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1216. { gen_load_cgpara_loc() already allocated the initialloc
  1217. -> don't allocate again }
  1218. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1219. gen_alloc_regvar(list,currpara,false);
  1220. end;
  1221. { generate copies of call by value parameters, must be done before
  1222. the initialization and body is parsed because the refcounts are
  1223. incremented using the local copies }
  1224. current_procinfo.procdef.parast.SymList.ForEachCall(@hlcg.g_copyvalueparas,list);
  1225. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1226. begin
  1227. { initialize refcounted paras, and trash others. Needed here
  1228. instead of in gen_initialize_code, because when a reference is
  1229. intialised or trashed while the pointer to that reference is kept
  1230. in a regvar, we add a register move and that one again has to
  1231. come after the parameter loading code as far as the register
  1232. allocator is concerned }
  1233. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1234. end;
  1235. end;
  1236. {****************************************************************************
  1237. Entry/Exit
  1238. ****************************************************************************}
  1239. function has_alias_name(pd:tprocdef;const s:string):boolean;
  1240. var
  1241. item : TCmdStrListItem;
  1242. begin
  1243. result:=true;
  1244. if pd.mangledname=s then
  1245. exit;
  1246. item := TCmdStrListItem(pd.aliasnames.first);
  1247. while assigned(item) do
  1248. begin
  1249. if item.str=s then
  1250. exit;
  1251. item := TCmdStrListItem(item.next);
  1252. end;
  1253. result:=false;
  1254. end;
  1255. procedure alloc_proc_symbol(pd: tprocdef);
  1256. var
  1257. item : TCmdStrListItem;
  1258. begin
  1259. item := TCmdStrListItem(pd.aliasnames.first);
  1260. while assigned(item) do
  1261. begin
  1262. { The condition to use global or local symbol must match
  1263. the code written in hlcg.gen_proc_symbol to
  1264. avoid change from AB_LOCAL to AB_GLOBAL, which generates
  1265. erroneous code (at least for targets using GOT) }
  1266. if (cs_profile in current_settings.moduleswitches) or
  1267. (po_global in current_procinfo.procdef.procoptions) then
  1268. current_asmdata.DefineAsmSymbol(item.str,AB_GLOBAL,AT_FUNCTION)
  1269. else
  1270. current_asmdata.DefineAsmSymbol(item.str,AB_LOCAL,AT_FUNCTION);
  1271. item := TCmdStrListItem(item.next);
  1272. end;
  1273. end;
  1274. procedure gen_proc_entry_code(list:TAsmList);
  1275. var
  1276. hitemp,
  1277. lotemp, stack_frame_size : longint;
  1278. begin
  1279. { generate call frame marker for dwarf call frame info }
  1280. current_asmdata.asmcfi.start_frame(list);
  1281. { All temps are know, write offsets used for information }
  1282. if (cs_asm_source in current_settings.globalswitches) and
  1283. (current_procinfo.tempstart<>tg.lasttemp) then
  1284. begin
  1285. if tg.direction>0 then
  1286. begin
  1287. lotemp:=current_procinfo.tempstart;
  1288. hitemp:=tg.lasttemp;
  1289. end
  1290. else
  1291. begin
  1292. lotemp:=tg.lasttemp;
  1293. hitemp:=current_procinfo.tempstart;
  1294. end;
  1295. list.concat(Tai_comment.Create(strpnew('Temps allocated between '+std_regname(current_procinfo.framepointer)+
  1296. tostr_with_plus(lotemp)+' and '+std_regname(current_procinfo.framepointer)+tostr_with_plus(hitemp))));
  1297. end;
  1298. { generate target specific proc entry code }
  1299. stack_frame_size := current_procinfo.calc_stackframe_size;
  1300. if (stack_frame_size <> 0) and
  1301. (po_nostackframe in current_procinfo.procdef.procoptions) then
  1302. message1(parser_e_nostackframe_with_locals,tostr(stack_frame_size));
  1303. hlcg.g_proc_entry(list,stack_frame_size,(po_nostackframe in current_procinfo.procdef.procoptions));
  1304. end;
  1305. procedure gen_proc_exit_code(list:TAsmList);
  1306. var
  1307. parasize : longint;
  1308. begin
  1309. { c style clearstack does not need to remove parameters from the stack, only the
  1310. return value when it was pushed by arguments }
  1311. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1312. begin
  1313. parasize:=0;
  1314. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1315. inc(parasize,sizeof(pint));
  1316. end
  1317. else
  1318. begin
  1319. parasize:=current_procinfo.para_stack_size;
  1320. { the parent frame pointer para has to be removed by the caller in
  1321. case of Delphi-style parent frame pointer passing }
  1322. if not paramanager.use_fixed_stack and
  1323. (po_delphi_nested_cc in current_procinfo.procdef.procoptions) then
  1324. dec(parasize,sizeof(pint));
  1325. end;
  1326. { generate target specific proc exit code }
  1327. hlcg.g_proc_exit(list,parasize,(po_nostackframe in current_procinfo.procdef.procoptions));
  1328. { release return registers, needed for optimizer }
  1329. if not is_void(current_procinfo.procdef.returndef) then
  1330. paramanager.freecgpara(list,current_procinfo.procdef.funcretloc[calleeside]);
  1331. { end of frame marker for call frame info }
  1332. current_asmdata.asmcfi.end_frame(list);
  1333. end;
  1334. procedure gen_stack_check_size_para(list:TAsmList);
  1335. var
  1336. paraloc1 : tcgpara;
  1337. pd : tprocdef;
  1338. begin
  1339. pd:=search_system_proc('fpc_stackcheck');
  1340. paraloc1.init;
  1341. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  1342. cg.a_load_const_cgpara(list,OS_INT,current_procinfo.calc_stackframe_size,paraloc1);
  1343. paramanager.freecgpara(list,paraloc1);
  1344. paraloc1.done;
  1345. end;
  1346. procedure gen_stack_check_call(list:TAsmList);
  1347. var
  1348. paraloc1 : tcgpara;
  1349. pd : tprocdef;
  1350. begin
  1351. pd:=search_system_proc('fpc_stackcheck');
  1352. paraloc1.init;
  1353. { Also alloc the register needed for the parameter }
  1354. paramanager.getintparaloc(current_asmdata.CurrAsmList,pd,1,paraloc1);
  1355. paramanager.freecgpara(list,paraloc1);
  1356. { Call the helper }
  1357. cg.allocallcpuregisters(list);
  1358. cg.a_call_name(list,'FPC_STACKCHECK',false);
  1359. cg.deallocallcpuregisters(list);
  1360. paraloc1.done;
  1361. end;
  1362. procedure gen_save_used_regs(list:TAsmList);
  1363. begin
  1364. { Pure assembler routines need to save the registers themselves }
  1365. if (po_assembler in current_procinfo.procdef.procoptions) then
  1366. exit;
  1367. { oldfpccall expects all registers to be destroyed }
  1368. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1369. cg.g_save_registers(list);
  1370. end;
  1371. procedure gen_restore_used_regs(list:TAsmList);
  1372. begin
  1373. { Pure assembler routines need to save the registers themselves }
  1374. if (po_assembler in current_procinfo.procdef.procoptions) then
  1375. exit;
  1376. { oldfpccall expects all registers to be destroyed }
  1377. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1378. cg.g_restore_registers(list);
  1379. end;
  1380. {****************************************************************************
  1381. External handling
  1382. ****************************************************************************}
  1383. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  1384. begin
  1385. create_hlcodegen;
  1386. { add the procedure to the al_procedures }
  1387. maybe_new_object_file(list);
  1388. new_section(list,sec_code,lower(pd.mangledname),current_settings.alignment.procalign);
  1389. if (po_global in pd.procoptions) then
  1390. list.concat(Tai_symbol.createname_global(pd.mangledname,AT_FUNCTION,0))
  1391. else
  1392. list.concat(Tai_symbol.createname(pd.mangledname,AT_FUNCTION,0));
  1393. hlcg.g_external_wrapper(list,pd,externalname);
  1394. destroy_hlcodegen;
  1395. end;
  1396. {****************************************************************************
  1397. Const Data
  1398. ****************************************************************************}
  1399. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  1400. var
  1401. i : longint;
  1402. highsym,
  1403. sym : tsym;
  1404. vs : tabstractnormalvarsym;
  1405. ptrdef : tdef;
  1406. isaddr : boolean;
  1407. begin
  1408. for i:=0 to st.SymList.Count-1 do
  1409. begin
  1410. sym:=tsym(st.SymList[i]);
  1411. case sym.typ of
  1412. staticvarsym :
  1413. begin
  1414. vs:=tabstractnormalvarsym(sym);
  1415. { The code in loadnode.pass_generatecode will create the
  1416. LOC_REFERENCE instead for all none register variables. This is
  1417. required because we can't store an asmsymbol in the localloc because
  1418. the asmsymbol is invalid after an unit is compiled. This gives
  1419. problems when this procedure is inlined in another unit (PFV) }
  1420. if vs.is_regvar(false) then
  1421. begin
  1422. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1423. vs.initialloc.size:=def_cgsize(vs.vardef);
  1424. gen_alloc_regvar(list,vs,true);
  1425. hlcg.varsym_set_localloc(list,vs);
  1426. end;
  1427. end;
  1428. paravarsym :
  1429. begin
  1430. vs:=tabstractnormalvarsym(sym);
  1431. { Parameters passed to assembler procedures need to be kept
  1432. in the original location }
  1433. if (po_assembler in pd.procoptions) then
  1434. tparavarsym(vs).paraloc[calleeside].get_location(vs.initialloc)
  1435. { exception filters receive their frame pointer as a parameter }
  1436. else if (pd.proctypeoption=potype_exceptfilter) and
  1437. (vo_is_parentfp in vs.varoptions) then
  1438. begin
  1439. location_reset(vs.initialloc,LOC_REGISTER,OS_ADDR);
  1440. vs.initialloc.register:=NR_FRAME_POINTER_REG;
  1441. end
  1442. else
  1443. begin
  1444. { if an open array is used, also its high parameter is used,
  1445. since the hidden high parameters are inserted after the corresponding symbols,
  1446. we can increase the ref. count here }
  1447. if is_open_array(vs.vardef) or is_array_of_const(vs.vardef) then
  1448. begin
  1449. highsym:=get_high_value_sym(tparavarsym(vs));
  1450. if assigned(highsym) then
  1451. inc(highsym.refs);
  1452. end;
  1453. isaddr:=paramanager.push_addr_param(vs.varspez,vs.vardef,pd.proccalloption);
  1454. if isaddr then
  1455. vs.initialloc.size:=def_cgsize(voidpointertype)
  1456. else
  1457. vs.initialloc.size:=def_cgsize(vs.vardef);
  1458. if vs.is_regvar(isaddr) then
  1459. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable]
  1460. else
  1461. begin
  1462. vs.initialloc.loc:=LOC_REFERENCE;
  1463. { Reuse the parameter location for values to are at a single location on the stack }
  1464. if paramanager.param_use_paraloc(tparavarsym(vs).paraloc[calleeside]) then
  1465. begin
  1466. hlcg.paravarsym_set_initialloc_to_paraloc(tparavarsym(vs));
  1467. end
  1468. else
  1469. begin
  1470. if isaddr then
  1471. begin
  1472. ptrdef:=getpointerdef(vs.vardef);
  1473. tg.GetLocal(list,ptrdef.size,ptrdef,vs.initialloc.reference)
  1474. end
  1475. else
  1476. tg.GetLocal(list,vs.getsize,tparavarsym(vs).paraloc[calleeside].alignment,vs.vardef,vs.initialloc.reference);
  1477. end;
  1478. end;
  1479. end;
  1480. hlcg.varsym_set_localloc(list,vs);
  1481. end;
  1482. localvarsym :
  1483. begin
  1484. vs:=tabstractnormalvarsym(sym);
  1485. vs.initialloc.size:=def_cgsize(vs.vardef);
  1486. if ([po_assembler,po_nostackframe] * pd.procoptions = [po_assembler,po_nostackframe]) and
  1487. (vo_is_funcret in vs.varoptions) then
  1488. begin
  1489. paramanager.create_funcretloc_info(pd,calleeside);
  1490. if assigned(pd.funcretloc[calleeside].location^.next) then
  1491. begin
  1492. { can't replace references to "result" with a complex
  1493. location expression inside assembler code }
  1494. location_reset(vs.initialloc,LOC_INVALID,OS_NO);
  1495. end
  1496. else
  1497. pd.funcretloc[calleeside].get_location(vs.initialloc);
  1498. end
  1499. else if (m_delphi in current_settings.modeswitches) and
  1500. (po_assembler in pd.procoptions) and
  1501. (vo_is_funcret in vs.varoptions) and
  1502. (vs.refs=0) then
  1503. begin
  1504. { not referenced, so don't allocate. Use dummy to }
  1505. { avoid ie's later on because of LOC_INVALID }
  1506. vs.initialloc.loc:=LOC_REGISTER;
  1507. vs.initialloc.size:=OS_INT;
  1508. vs.initialloc.register:=NR_FUNCTION_RESULT_REG;
  1509. end
  1510. else if vs.is_regvar(false) then
  1511. begin
  1512. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1513. gen_alloc_regvar(list,vs,true);
  1514. end
  1515. else
  1516. begin
  1517. vs.initialloc.loc:=LOC_REFERENCE;
  1518. tg.GetLocal(list,vs.getsize,vs.vardef,vs.initialloc.reference);
  1519. end;
  1520. hlcg.varsym_set_localloc(list,vs);
  1521. end;
  1522. end;
  1523. end;
  1524. end;
  1525. procedure add_regvars(var rv: tusedregvars; const location: tlocation);
  1526. begin
  1527. case location.loc of
  1528. LOC_CREGISTER:
  1529. {$if defined(cpu64bitalu)}
  1530. if location.size in [OS_128,OS_S128] then
  1531. begin
  1532. rv.intregvars.addnodup(getsupreg(location.register128.reglo));
  1533. rv.intregvars.addnodup(getsupreg(location.register128.reghi));
  1534. end
  1535. else
  1536. {$elseif defined(cpu32bitalu)}
  1537. if location.size in [OS_64,OS_S64] then
  1538. begin
  1539. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1540. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1541. end
  1542. else
  1543. {$elseif defined(cpu16bitalu)}
  1544. if location.size in [OS_64,OS_S64] then
  1545. begin
  1546. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1547. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1548. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1549. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1550. end
  1551. else
  1552. if location.size in [OS_32,OS_S32] then
  1553. begin
  1554. rv.intregvars.addnodup(getsupreg(location.register));
  1555. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1556. end
  1557. else
  1558. {$elseif defined(cpu8bitalu)}
  1559. if location.size in [OS_64,OS_S64] then
  1560. begin
  1561. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1562. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reglo)));
  1563. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reglo))));
  1564. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reglo)))));
  1565. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1566. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register64.reghi)));
  1567. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register64.reghi))));
  1568. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register64.reghi)))));
  1569. end
  1570. else
  1571. if location.size in [OS_32,OS_S32] then
  1572. begin
  1573. rv.intregvars.addnodup(getsupreg(location.register));
  1574. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1575. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(location.register))));
  1576. rv.intregvars.addnodup(getsupreg(GetNextReg(GetNextReg(GetNextReg(location.register)))));
  1577. end
  1578. else
  1579. if location.size in [OS_16,OS_S16] then
  1580. begin
  1581. rv.intregvars.addnodup(getsupreg(location.register));
  1582. rv.intregvars.addnodup(getsupreg(GetNextReg(location.register)));
  1583. end
  1584. else
  1585. {$endif}
  1586. rv.intregvars.addnodup(getsupreg(location.register));
  1587. LOC_CFPUREGISTER:
  1588. rv.fpuregvars.addnodup(getsupreg(location.register));
  1589. LOC_CMMREGISTER:
  1590. rv.mmregvars.addnodup(getsupreg(location.register));
  1591. end;
  1592. end;
  1593. function do_get_used_regvars(var n: tnode; arg: pointer): foreachnoderesult;
  1594. var
  1595. rv: pusedregvars absolute arg;
  1596. begin
  1597. case (n.nodetype) of
  1598. temprefn:
  1599. { We only have to synchronise a tempnode before a loop if it is }
  1600. { not created inside the loop, and only synchronise after the }
  1601. { loop if it's not destroyed inside the loop. If it's created }
  1602. { before the loop and not yet destroyed, then before the loop }
  1603. { is secondpassed tempinfo^.valid will be true, and we get the }
  1604. { correct registers. If it's not destroyed inside the loop, }
  1605. { then after the loop has been secondpassed tempinfo^.valid }
  1606. { be true and we also get the right registers. In other cases, }
  1607. { tempinfo^.valid will be false and so we do not add }
  1608. { unnecessary registers. This way, we don't have to look at }
  1609. { tempcreate and tempdestroy nodes to get this info (JM) }
  1610. if (ti_valid in ttemprefnode(n).tempinfo^.flags) then
  1611. add_regvars(rv^,ttemprefnode(n).tempinfo^.location);
  1612. loadn:
  1613. if (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1614. add_regvars(rv^,tabstractnormalvarsym(tloadnode(n).symtableentry).localloc);
  1615. vecn:
  1616. { range checks sometimes need the high parameter }
  1617. if (cs_check_range in current_settings.localswitches) and
  1618. (is_open_array(tvecnode(n).left.resultdef) or
  1619. is_array_of_const(tvecnode(n).left.resultdef)) and
  1620. not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  1621. add_regvars(rv^,tabstractnormalvarsym(get_high_value_sym(tparavarsym(tloadnode(tvecnode(n).left).symtableentry))).localloc)
  1622. end;
  1623. result := fen_true;
  1624. end;
  1625. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  1626. begin
  1627. foreachnodestatic(n,@do_get_used_regvars,@rv);
  1628. end;
  1629. (*
  1630. See comments at declaration of pusedregvarscommon
  1631. function do_get_used_regvars_common(var n: tnode; arg: pointer): foreachnoderesult;
  1632. var
  1633. rv: pusedregvarscommon absolute arg;
  1634. begin
  1635. if (n.nodetype = loadn) and
  1636. (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1637. with tabstractnormalvarsym(tloadnode(n).symtableentry).localloc do
  1638. case loc of
  1639. LOC_CREGISTER:
  1640. { if not yet encountered in this node tree }
  1641. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1642. { but nevertheless already encountered somewhere }
  1643. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1644. { then it's a regvar used in two or more node trees }
  1645. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1646. LOC_CFPUREGISTER:
  1647. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1648. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1649. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1650. LOC_CMMREGISTER:
  1651. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1652. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1653. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1654. end;
  1655. result := fen_true;
  1656. end;
  1657. procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  1658. begin
  1659. rv.myregvars.intregvars.clear;
  1660. rv.myregvars.fpuregvars.clear;
  1661. rv.myregvars.mmregvars.clear;
  1662. foreachnodestatic(n,@do_get_used_regvars_common,@rv);
  1663. end;
  1664. *)
  1665. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  1666. var
  1667. count: longint;
  1668. begin
  1669. for count := 1 to rv.intregvars.length do
  1670. cg.a_reg_sync(list,newreg(R_INTREGISTER,rv.intregvars.readidx(count-1),R_SUBWHOLE));
  1671. for count := 1 to rv.fpuregvars.length do
  1672. cg.a_reg_sync(list,newreg(R_FPUREGISTER,rv.fpuregvars.readidx(count-1),R_SUBWHOLE));
  1673. for count := 1 to rv.mmregvars.length do
  1674. cg.a_reg_sync(list,newreg(R_MMREGISTER,rv.mmregvars.readidx(count-1),R_SUBWHOLE));
  1675. end;
  1676. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  1677. var
  1678. i : longint;
  1679. sym : tsym;
  1680. begin
  1681. for i:=0 to st.SymList.Count-1 do
  1682. begin
  1683. sym:=tsym(st.SymList[i]);
  1684. if (sym.typ in [staticvarsym,localvarsym,paravarsym]) then
  1685. begin
  1686. with tabstractnormalvarsym(sym) do
  1687. begin
  1688. { Note: We need to keep the data available in memory
  1689. for the sub procedures that can access local data
  1690. in the parent procedures }
  1691. case localloc.loc of
  1692. LOC_CREGISTER :
  1693. if (pi_has_label in current_procinfo.flags) then
  1694. {$if defined(cpu64bitalu)}
  1695. if def_cgsize(vardef) in [OS_128,OS_S128] then
  1696. begin
  1697. cg.a_reg_sync(list,localloc.register128.reglo);
  1698. cg.a_reg_sync(list,localloc.register128.reghi);
  1699. end
  1700. else
  1701. {$elseif defined(cpu32bitalu)}
  1702. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1703. begin
  1704. cg.a_reg_sync(list,localloc.register64.reglo);
  1705. cg.a_reg_sync(list,localloc.register64.reghi);
  1706. end
  1707. else
  1708. {$elseif defined(cpu16bitalu)}
  1709. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1710. begin
  1711. cg.a_reg_sync(list,localloc.register64.reglo);
  1712. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1713. cg.a_reg_sync(list,localloc.register64.reghi);
  1714. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1715. end
  1716. else
  1717. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1718. begin
  1719. cg.a_reg_sync(list,localloc.register);
  1720. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1721. end
  1722. else
  1723. {$elseif defined(cpu8bitalu)}
  1724. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1725. begin
  1726. cg.a_reg_sync(list,localloc.register64.reglo);
  1727. cg.a_reg_sync(list,GetNextReg(localloc.register64.reglo));
  1728. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reglo)));
  1729. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reglo))));
  1730. cg.a_reg_sync(list,localloc.register64.reghi);
  1731. cg.a_reg_sync(list,GetNextReg(localloc.register64.reghi));
  1732. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register64.reghi)));
  1733. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register64.reghi))));
  1734. end
  1735. else
  1736. if def_cgsize(vardef) in [OS_32,OS_S32] then
  1737. begin
  1738. cg.a_reg_sync(list,localloc.register);
  1739. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1740. cg.a_reg_sync(list,GetNextReg(GetNextReg(localloc.register)));
  1741. cg.a_reg_sync(list,GetNextReg(GetNextReg(GetNextReg(localloc.register))));
  1742. end
  1743. else
  1744. if def_cgsize(vardef) in [OS_16,OS_S16] then
  1745. begin
  1746. cg.a_reg_sync(list,localloc.register);
  1747. cg.a_reg_sync(list,GetNextReg(localloc.register));
  1748. end
  1749. else
  1750. {$endif}
  1751. cg.a_reg_sync(list,localloc.register);
  1752. LOC_CFPUREGISTER,
  1753. LOC_CMMREGISTER:
  1754. if (pi_has_label in current_procinfo.flags) then
  1755. cg.a_reg_sync(list,localloc.register);
  1756. LOC_REFERENCE :
  1757. begin
  1758. if typ in [localvarsym,paravarsym] then
  1759. tg.Ungetlocal(list,localloc.reference);
  1760. end;
  1761. end;
  1762. end;
  1763. end;
  1764. end;
  1765. end;
  1766. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  1767. var
  1768. href : treference;
  1769. selfdef: tdef;
  1770. begin
  1771. if is_object(objdef) then
  1772. begin
  1773. case selfloc.loc of
  1774. LOC_CREFERENCE,
  1775. LOC_REFERENCE:
  1776. begin
  1777. hlcg.reference_reset_base(href,voidpointertype,hlcg.getaddressregister(list,voidpointertype),objdef.vmt_offset,voidpointertype.size);
  1778. hlcg.a_loadaddr_ref_reg(list,voidpointertype,voidpointertype,selfloc.reference,href.base);
  1779. selfdef:=getpointerdef(objdef);
  1780. end;
  1781. else
  1782. internalerror(200305056);
  1783. end;
  1784. end
  1785. else
  1786. { This is also valid for Objective-C classes: vmt_offset is 0 there,
  1787. and the first "field" of an Objective-C class instance is a pointer
  1788. to its "meta-class". }
  1789. begin
  1790. selfdef:=objdef;
  1791. case selfloc.loc of
  1792. LOC_REGISTER:
  1793. begin
  1794. {$ifdef cpu_uses_separate_address_registers}
  1795. if getregtype(selfloc.register)<>R_ADDRESSREGISTER then
  1796. begin
  1797. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1798. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,selfloc.register,href.base);
  1799. end
  1800. else
  1801. {$endif cpu_uses_separate_address_registers}
  1802. hlcg.reference_reset_base(href,voidpointertype,selfloc.register,objdef.vmt_offset,voidpointertype.size);
  1803. end;
  1804. LOC_CONSTANT,
  1805. LOC_CREGISTER,
  1806. LOC_CREFERENCE,
  1807. LOC_REFERENCE,
  1808. LOC_CSUBSETREG,
  1809. LOC_SUBSETREG,
  1810. LOC_CSUBSETREF,
  1811. LOC_SUBSETREF:
  1812. begin
  1813. hlcg.reference_reset_base(href,voidpointertype,hlcg.getaddressregister(list,voidpointertype),objdef.vmt_offset,voidpointertype.size);
  1814. { todo: pass actual vmt pointer type to hlcg }
  1815. hlcg.a_load_loc_reg(list,voidpointertype,voidpointertype,selfloc,href.base);
  1816. end;
  1817. else
  1818. internalerror(200305057);
  1819. end;
  1820. end;
  1821. vmtreg:=hlcg.getaddressregister(list,voidpointertype);
  1822. hlcg.g_maybe_testself(list,selfdef,href.base);
  1823. hlcg.a_load_ref_reg(list,voidpointertype,voidpointertype,href,vmtreg);
  1824. { test validity of VMT }
  1825. if not(is_interface(objdef)) and
  1826. not(is_cppclass(objdef)) and
  1827. not(is_objc_class_or_protocol(objdef)) then
  1828. cg.g_maybe_testvmt(list,vmtreg,objdef);
  1829. end;
  1830. function getprocalign : shortint;
  1831. begin
  1832. { gprof uses 16 byte granularity }
  1833. if (cs_profile in current_settings.moduleswitches) then
  1834. result:=16
  1835. else
  1836. result:=current_settings.alignment.procalign;
  1837. end;
  1838. procedure gen_fpc_dummy(list : TAsmList);
  1839. begin
  1840. {$ifdef i386}
  1841. { fix me! }
  1842. list.concat(Taicpu.Op_const_reg(A_MOV,S_L,1,NR_EAX));
  1843. list.concat(Taicpu.Op_const(A_RET,S_W,12));
  1844. {$endif i386}
  1845. end;
  1846. procedure gen_load_frame_for_exceptfilter(list : TAsmList);
  1847. var
  1848. para: tparavarsym;
  1849. begin
  1850. para:=tparavarsym(current_procinfo.procdef.paras[0]);
  1851. if not (vo_is_parentfp in para.varoptions) then
  1852. InternalError(201201142);
  1853. if (para.paraloc[calleeside].location^.loc<>LOC_REGISTER) or
  1854. (para.paraloc[calleeside].location^.next<>nil) then
  1855. InternalError(201201143);
  1856. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,para.paraloc[calleeside].location^.register,
  1857. NR_FRAME_POINTER_REG);
  1858. end;
  1859. end.