cgcpu.pas 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef,symsym
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. { passing parameter using push instead of mov }
  31. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  33. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  34. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  35. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  36. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  37. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  38. procedure g_maybe_got_init(list: TAsmList); override;
  39. end;
  40. tcg64f386 = class(tcg64f32)
  41. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  42. procedure a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);override;
  43. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  44. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  45. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  46. procedure a_op64_ref(list : TAsmList;op:TOpCG;size : tcgsize;const ref: treference);override;
  47. private
  48. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  49. end;
  50. procedure create_codegen;
  51. implementation
  52. uses
  53. globals,verbose,systems,cutils,
  54. paramgr,procinfo,fmodule,
  55. rgcpu,rgx86,cpuinfo;
  56. function use_push(const cgpara:tcgpara):boolean;
  57. begin
  58. result:=(not paramanager.use_fixed_stack) and
  59. assigned(cgpara.location) and
  60. (cgpara.location^.loc=LOC_REFERENCE) and
  61. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  62. end;
  63. procedure tcg386.init_register_allocators;
  64. begin
  65. inherited init_register_allocators;
  66. if (cs_useebp in current_settings.optimizerswitches) and assigned(current_procinfo) and (current_procinfo.framepointer<>NR_EBP) then
  67. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI,RS_EBP],first_int_imreg,[])
  68. else
  69. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  70. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  71. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  72. rgfpu:=Trgx86fpu.create;
  73. end;
  74. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  75. var
  76. pushsize : tcgsize;
  77. begin
  78. check_register_size(size,r);
  79. if use_push(cgpara) then
  80. begin
  81. cgpara.check_simple_location;
  82. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  83. pushsize:=cgpara.location^.size
  84. else
  85. pushsize:=int_cgsize(cgpara.alignment);
  86. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  87. end
  88. else
  89. inherited a_load_reg_cgpara(list,size,r,cgpara);
  90. end;
  91. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  92. var
  93. pushsize : tcgsize;
  94. begin
  95. if use_push(cgpara) then
  96. begin
  97. cgpara.check_simple_location;
  98. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  99. pushsize:=cgpara.location^.size
  100. else
  101. pushsize:=int_cgsize(cgpara.alignment);
  102. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  103. end
  104. else
  105. inherited a_load_const_cgpara(list,size,a,cgpara);
  106. end;
  107. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  108. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  109. var
  110. pushsize : tcgsize;
  111. opsize : topsize;
  112. tmpreg : tregister;
  113. href : treference;
  114. begin
  115. if not assigned(paraloc) then
  116. exit;
  117. if (paraloc^.loc<>LOC_REFERENCE) or
  118. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  119. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  120. internalerror(200501162);
  121. { Pushes are needed in reverse order, add the size of the
  122. current location to the offset where to load from. This
  123. prevents wrong calculations for the last location when
  124. the size is not a power of 2 }
  125. if assigned(paraloc^.next) then
  126. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  127. { Push the data starting at ofs }
  128. href:=r;
  129. inc(href.offset,ofs);
  130. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  131. pushsize:=paraloc^.size
  132. else
  133. pushsize:=int_cgsize(cgpara.alignment);
  134. opsize:=TCgsize2opsize[pushsize];
  135. { for go32v2 we obtain OS_F32,
  136. but pushs is not valid, we need pushl }
  137. if opsize=S_FS then
  138. opsize:=S_L;
  139. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  140. begin
  141. tmpreg:=getintregister(list,pushsize);
  142. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  143. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  144. end
  145. else
  146. begin
  147. make_simple_ref(list,href);
  148. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  149. end;
  150. end;
  151. var
  152. len : tcgint;
  153. href : treference;
  154. begin
  155. { cgpara.size=OS_NO requires a copy on the stack }
  156. if use_push(cgpara) then
  157. begin
  158. { Record copy? }
  159. if (cgpara.size=OS_NO) or (size=OS_NO) then
  160. begin
  161. cgpara.check_simple_location;
  162. len:=align(cgpara.intsize,cgpara.alignment);
  163. g_stackpointer_alloc(list,len);
  164. reference_reset_base(href,NR_STACK_POINTER_REG,0,ctempposinvalid,4,[]);
  165. g_concatcopy(list,r,href,len);
  166. end
  167. else
  168. begin
  169. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  170. internalerror(200501161);
  171. if (cgpara.size=OS_F64) then
  172. begin
  173. href:=r;
  174. make_simple_ref(list,href);
  175. inc(href.offset,4);
  176. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  177. dec(href.offset,4);
  178. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  179. end
  180. else
  181. { We need to push the data in reverse order,
  182. therefor we use a recursive algorithm }
  183. pushdata(cgpara.location,0);
  184. end
  185. end
  186. else
  187. begin
  188. href:=r;
  189. make_simple_ref(list,href);
  190. inherited a_load_ref_cgpara(list,size,href,cgpara);
  191. end;
  192. end;
  193. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  194. var
  195. tmpreg : tregister;
  196. opsize : topsize;
  197. tmpref,dirref : treference;
  198. begin
  199. dirref:=r;
  200. { this could probably done in a more optimized way, but for now this
  201. is sufficent }
  202. make_direct_ref(list,dirref);
  203. with dirref do
  204. begin
  205. if use_push(cgpara) then
  206. begin
  207. cgpara.check_simple_location;
  208. opsize:=tcgsize2opsize[OS_ADDR];
  209. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  210. begin
  211. if assigned(symbol) then
  212. begin
  213. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  214. ((dirref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  215. (cs_create_pic in current_settings.moduleswitches)) then
  216. begin
  217. tmpreg:=getaddressregister(list);
  218. a_loadaddr_ref_reg(list,dirref,tmpreg);
  219. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  220. end
  221. else if cs_create_pic in current_settings.moduleswitches then
  222. begin
  223. if offset<>0 then
  224. begin
  225. tmpreg:=getaddressregister(list);
  226. a_loadaddr_ref_reg(list,dirref,tmpreg);
  227. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  228. end
  229. else
  230. begin
  231. reference_reset_symbol(tmpref,dirref.symbol,0,sizeof(pint),[]);
  232. tmpref.refaddr:=addr_pic;
  233. tmpref.base:=current_procinfo.got;
  234. include(current_procinfo.flags,pi_needs_got);
  235. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  236. end
  237. end
  238. else
  239. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  240. end
  241. else
  242. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  243. end
  244. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  245. (offset=0) and (scalefactor=0) and (symbol=nil) then
  246. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  247. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  248. (offset=0) and (symbol=nil) then
  249. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  250. else
  251. begin
  252. tmpreg:=getaddressregister(list);
  253. a_loadaddr_ref_reg(list,dirref,tmpreg);
  254. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  255. end;
  256. end
  257. else
  258. inherited a_loadaddr_ref_cgpara(list,dirref,cgpara);
  259. end;
  260. end;
  261. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  262. procedure increase_sp(a : tcgint);
  263. var
  264. href : treference;
  265. begin
  266. reference_reset_base(href,NR_STACK_POINTER_REG,a,ctempposinvalid,0,[]);
  267. { normally, lea is a better choice than an add }
  268. list.concat(Taicpu.op_ref_reg(A_LEA,TCGSize2OpSize[OS_ADDR],href,NR_STACK_POINTER_REG));
  269. end;
  270. begin
  271. { MMX needs to call EMMS }
  272. if assigned(rg[R_MMXREGISTER]) and
  273. (rg[R_MMXREGISTER].uses_registers) then
  274. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  275. { remove stackframe }
  276. if not(nostackframe) and
  277. { we do not need an exit stack frame when we never return
  278. * the final ret is left so the peephole optimizer can easily do call/ret -> jmp or call conversions
  279. * the entry stack frame must be normally generated because the subroutine could be still left by
  280. an exception and then the unwinding code might need to restore the registers stored by the entry code
  281. }
  282. not(po_noreturn in current_procinfo.procdef.procoptions) then
  283. begin
  284. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  285. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  286. begin
  287. if current_procinfo.final_localsize<>0 then
  288. increase_sp(current_procinfo.final_localsize);
  289. if (not paramanager.use_fixed_stack) then
  290. internal_restore_regs(list,true);
  291. if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  292. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  293. current_asmdata.asmcfi.cfa_def_cfa_offset(list,sizeof(pint));
  294. end
  295. else
  296. begin
  297. if (not paramanager.use_fixed_stack) then
  298. internal_restore_regs(list,not (pi_has_stack_allocs in current_procinfo.flags));
  299. generate_leave(list);
  300. end;
  301. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  302. end;
  303. if pi_uses_ymm in current_procinfo.flags then
  304. list.Concat(taicpu.op_none(A_VZEROUPPER));
  305. { return from proc }
  306. if po_interrupt in current_procinfo.procdef.procoptions then
  307. begin
  308. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  309. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  310. begin
  311. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  312. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  313. else
  314. internalerror(2010053001);
  315. end
  316. else
  317. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  318. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  319. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  320. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  321. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  322. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  323. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  324. begin
  325. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  326. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  327. else
  328. internalerror(2010053002);
  329. end
  330. else
  331. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  332. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  333. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  334. { .... also the segment registers }
  335. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  336. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  337. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  338. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  339. { this restores the flags }
  340. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  341. list.concat(tai_regalloc.dealloc(NR_STACK_POINTER_REG,nil));
  342. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  343. end
  344. { Routines with the poclearstack flag set use only a ret }
  345. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  346. (not paramanager.use_fixed_stack) then
  347. begin
  348. { complex return values are removed from stack in C code PM }
  349. { but not on win32 }
  350. { and not for safecall with hidden exceptions, because the result }
  351. { wich contains the exception is passed in EAX }
  352. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  353. list.concat(tai_regalloc.dealloc(NR_STACK_POINTER_REG,nil));
  354. if ((target_info.system <> system_i386_win32) or
  355. (target_info.abi=abi_old_win32_gnu)) and
  356. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  357. (tf_safecall_exceptions in target_info.flags)) and
  358. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  359. current_procinfo.procdef) then
  360. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  361. else
  362. list.concat(Taicpu.Op_none(A_RET,S_NO));
  363. end
  364. { ... also routines with parasize=0 }
  365. else if (parasize=0) then
  366. begin
  367. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  368. list.concat(tai_regalloc.dealloc(NR_STACK_POINTER_REG,nil));
  369. list.concat(Taicpu.Op_none(A_RET,S_NO))
  370. end
  371. else
  372. begin
  373. { parameters are limited to 65535 bytes because ret allows only imm16 }
  374. if (parasize>65535) then
  375. CGMessage(cg_e_parasize_too_big);
  376. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  377. list.concat(tai_regalloc.dealloc(NR_STACK_POINTER_REG,nil));
  378. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  379. end;
  380. end;
  381. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  382. var
  383. power : longint;
  384. opsize : topsize;
  385. {$ifndef __NOWINPECOFF__}
  386. again,ok : tasmlabel;
  387. {$endif}
  388. begin
  389. { get stack space }
  390. getcpuregister(list,NR_EDI);
  391. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  392. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  393. { Now EDI contains (high+1). }
  394. { special case handling for elesize=8, 4 and 2:
  395. set ECX = (high+1) instead of ECX = (high+1)*elesize.
  396. In the case of elesize=4 and 2, this allows us to avoid the SHR later.
  397. In the case of elesize=8, we can later use a SHL ECX, 1 instead of
  398. SHR ECX, 2 which is one byte shorter. }
  399. if (elesize=8) or (elesize=4) or (elesize=2) then
  400. begin
  401. { Now EDI contains (high+1). Copy it to ECX for later use. }
  402. getcpuregister(list,NR_ECX);
  403. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  404. end;
  405. { EDI := EDI * elesize }
  406. if (elesize<>1) then
  407. begin
  408. if ispowerof2(elesize, power) then
  409. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  410. else
  411. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  412. end;
  413. if (elesize<>8) and (elesize<>4) and (elesize<>2) then
  414. begin
  415. { Now EDI contains (high+1)*elesize. Copy it to ECX for later use. }
  416. getcpuregister(list,NR_ECX);
  417. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  418. end;
  419. {$ifndef __NOWINPECOFF__}
  420. { windows guards only a few pages for stack growing, }
  421. { so we have to access every page first }
  422. if target_info.system=system_i386_win32 then
  423. begin
  424. current_asmdata.getjumplabel(again);
  425. current_asmdata.getjumplabel(ok);
  426. a_label(list,again);
  427. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  428. a_jmp_cond(list,OC_B,ok);
  429. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  430. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  431. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  432. a_jmp_always(list,again);
  433. a_label(list,ok);
  434. end;
  435. {$endif __NOWINPECOFF__}
  436. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  437. by (size div pagesize)*pagesize, otherwise EDI=size.
  438. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  439. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  440. { align stack on 4 bytes }
  441. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  442. { load destination, don't use a_load_reg_reg, that will add a move instruction
  443. that can confuse the reg allocator }
  444. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  445. { Allocate ESI and load it with source }
  446. getcpuregister(list,NR_ESI);
  447. a_loadaddr_ref_reg(list,ref,NR_ESI);
  448. { calculate size }
  449. opsize:=S_B;
  450. if elesize=8 then
  451. begin
  452. opsize:=S_L;
  453. { ECX is number of qwords, convert to dwords }
  454. list.concat(Taicpu.op_const_reg(A_SHL,S_L,1,NR_ECX))
  455. end
  456. else if elesize=4 then
  457. begin
  458. opsize:=S_L;
  459. { ECX is already number of dwords, so no need to SHL/SHR }
  460. end
  461. else if elesize=2 then
  462. begin
  463. opsize:=S_W;
  464. { ECX is already number of words, so no need to SHL/SHR }
  465. end
  466. else
  467. if (elesize and 3)=0 then
  468. begin
  469. opsize:=S_L;
  470. { ECX is number of bytes, convert to dwords }
  471. list.concat(Taicpu.op_const_reg(A_SHR,S_L,2,NR_ECX))
  472. end
  473. else
  474. if (elesize and 1)=0 then
  475. begin
  476. opsize:=S_W;
  477. { ECX is number of bytes, convert to words }
  478. list.concat(Taicpu.op_const_reg(A_SHR,S_L,1,NR_ECX))
  479. end;
  480. if ts_cld in current_settings.targetswitches then
  481. list.concat(Taicpu.op_none(A_CLD,S_NO));
  482. list.concat(Taicpu.op_none(A_REP,S_NO));
  483. case opsize of
  484. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  485. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  486. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  487. else
  488. internalerror(2019050901);
  489. end;
  490. ungetcpuregister(list,NR_EDI);
  491. ungetcpuregister(list,NR_ECX);
  492. ungetcpuregister(list,NR_ESI);
  493. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  494. that can confuse the reg allocator }
  495. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  496. include(current_procinfo.flags,pi_has_stack_allocs);
  497. end;
  498. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  499. begin
  500. { Nothing to release }
  501. end;
  502. procedure tcg386.g_maybe_got_init(list: TAsmList);
  503. var
  504. i: longint;
  505. tmpreg: TRegister;
  506. begin
  507. { allocate PIC register }
  508. if (tf_pic_uses_got in target_info.flags) and
  509. (pi_needs_got in current_procinfo.flags) then
  510. begin
  511. if not (target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  512. begin
  513. { Use ECX as a temp register by default }
  514. if current_procinfo.got = NR_EBX then
  515. tmpreg:=NR_EBX
  516. else
  517. tmpreg:=NR_ECX;
  518. { Allocate registers used for parameters to make sure they
  519. never allocated during this PIC init code }
  520. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  521. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  522. if Loc in [LOC_REGISTER, LOC_CREGISTER] then begin
  523. a_reg_alloc(list, register);
  524. { If ECX is used for a parameter, use EBX as temp }
  525. if getsupreg(register) = RS_ECX then
  526. tmpreg:=NR_EBX;
  527. end;
  528. if tmpreg = NR_EBX then
  529. begin
  530. { Mark EBX as used in the proc }
  531. include(rg[R_INTREGISTER].used_in_proc,RS_EBX);
  532. current_module.requires_ebx_pic_helper:=true;
  533. a_call_name_static(list,'fpc_geteipasebx');
  534. end
  535. else
  536. begin
  537. current_module.requires_ecx_pic_helper:=true;
  538. a_call_name_static(list,'fpc_geteipasecx');
  539. end;
  540. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),0,tmpreg));
  541. list.concat(taicpu.op_reg_reg(A_MOV,S_L,tmpreg,current_procinfo.got));
  542. { Deallocate parameter registers }
  543. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  544. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  545. if Loc in [LOC_REGISTER, LOC_CREGISTER] then
  546. a_reg_dealloc(list, register);
  547. end
  548. else
  549. begin
  550. { call/pop is faster than call/ret/mov on Core Solo and later
  551. according to Apple's benchmarking -- and all Intel Macs
  552. have at least a Core Solo (furthermore, the i386 - Pentium 1
  553. don't have a return stack buffer) }
  554. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  555. a_label(list,current_procinfo.CurrGotLabel);
  556. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  557. end;
  558. end;
  559. end;
  560. { ************* 64bit operations ************ }
  561. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  562. begin
  563. case op of
  564. OP_ADD :
  565. begin
  566. op1:=A_ADD;
  567. op2:=A_ADC;
  568. end;
  569. OP_SUB :
  570. begin
  571. op1:=A_SUB;
  572. op2:=A_SBB;
  573. end;
  574. OP_XOR :
  575. begin
  576. op1:=A_XOR;
  577. op2:=A_XOR;
  578. end;
  579. OP_OR :
  580. begin
  581. op1:=A_OR;
  582. op2:=A_OR;
  583. end;
  584. OP_AND :
  585. begin
  586. op1:=A_AND;
  587. op2:=A_AND;
  588. end;
  589. else
  590. internalerror(2002032408);
  591. end;
  592. end;
  593. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  594. var
  595. op1,op2 : TAsmOp;
  596. tempref : treference;
  597. begin
  598. if not(op in [OP_NEG,OP_NOT]) then
  599. begin
  600. get_64bit_ops(op,op1,op2);
  601. tempref:=ref;
  602. tcgx86(cg).make_simple_ref(list,tempref);
  603. if op in [OP_ADD,OP_SUB] then
  604. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  605. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  606. inc(tempref.offset,4);
  607. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  608. if op in [OP_ADD,OP_SUB] then
  609. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  610. end
  611. else
  612. begin
  613. a_load64_ref_reg(list,ref,reg);
  614. a_op64_reg_reg(list,op,size,reg,reg);
  615. end;
  616. end;
  617. procedure tcg64f386.a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);
  618. var
  619. op1,op2 : TAsmOp;
  620. tempref : treference;
  621. tmpreg: TRegister;
  622. l1, l2: TAsmLabel;
  623. begin
  624. case op of
  625. OP_NOT,OP_NEG:
  626. inherited;
  627. OP_SHR,OP_SHL,OP_SAR:
  628. begin
  629. { load right operators in a register }
  630. cg.getcpuregister(list,NR_ECX);
  631. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,NR_ECX);
  632. tempref:=ref;
  633. tcgx86(cg).make_simple_ref(list,tempref);
  634. { the damned shift instructions work only til a count of 32 }
  635. { so we've to do some tricks here }
  636. current_asmdata.getjumplabel(l1);
  637. current_asmdata.getjumplabel(l2);
  638. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  639. cg.a_jmp_flags(list,F_E,l1);
  640. tmpreg:=cg.getintregister(list,OS_32);
  641. case op of
  642. OP_SHL:
  643. begin
  644. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  645. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  646. inc(tempref.offset,4);
  647. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  648. dec(tempref.offset,4);
  649. cg.a_load_const_ref(list,OS_32,0,tempref);
  650. cg.a_jmp_always(list,l2);
  651. cg.a_label(list,l1);
  652. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  653. inc(tempref.offset,4);
  654. list.Concat(taicpu.op_reg_reg_ref(A_SHLD,S_L,NR_CL,tmpreg,tempref));
  655. dec(tempref.offset,4);
  656. if cs_opt_size in current_settings.optimizerswitches then
  657. list.concat(taicpu.op_reg_ref(A_SHL,S_L,NR_CL,tempref))
  658. else
  659. begin
  660. list.concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  661. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  662. end;
  663. end;
  664. OP_SHR:
  665. begin
  666. inc(tempref.offset,4);
  667. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  668. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  669. dec(tempref.offset,4);
  670. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  671. inc(tempref.offset,4);
  672. cg.a_load_const_ref(list,OS_32,0,tempref);
  673. cg.a_jmp_always(list,l2);
  674. cg.a_label(list,l1);
  675. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  676. dec(tempref.offset,4);
  677. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  678. inc(tempref.offset,4);
  679. if cs_opt_size in current_settings.optimizerswitches then
  680. list.concat(taicpu.op_reg_ref(A_SHR,S_L,NR_CL,tempref))
  681. else
  682. begin
  683. list.concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  684. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  685. end;
  686. end;
  687. OP_SAR:
  688. begin
  689. inc(tempref.offset,4);
  690. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  691. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  692. dec(tempref.offset,4);
  693. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  694. inc(tempref.offset,4);
  695. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  696. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  697. cg.a_jmp_always(list,l2);
  698. cg.a_label(list,l1);
  699. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  700. dec(tempref.offset,4);
  701. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  702. inc(tempref.offset,4);
  703. if cs_opt_size in current_settings.optimizerswitches then
  704. list.concat(taicpu.op_reg_ref(A_SAR,S_L,NR_CL,tempref))
  705. else
  706. begin
  707. list.concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  708. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  709. end;
  710. end;
  711. else
  712. internalerror(2017041801);
  713. end;
  714. cg.a_label(list,l2);
  715. cg.ungetcpuregister(list,NR_ECX);
  716. exit;
  717. end;
  718. else
  719. begin
  720. get_64bit_ops(op,op1,op2);
  721. tempref:=ref;
  722. tcgx86(cg).make_simple_ref(list,tempref);
  723. if op in [OP_ADD,OP_SUB] then
  724. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  725. list.concat(taicpu.op_reg_ref(op1,S_L,reg.reglo,tempref));
  726. inc(tempref.offset,4);
  727. list.concat(taicpu.op_reg_ref(op2,S_L,reg.reghi,tempref));
  728. if op in [OP_ADD,OP_SUB] then
  729. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  730. end;
  731. end;
  732. end;
  733. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  734. var
  735. op1,op2 : TAsmOp;
  736. l1, l2: TAsmLabel;
  737. begin
  738. case op of
  739. OP_NEG :
  740. begin
  741. if (regsrc.reglo<>regdst.reglo) then
  742. a_load64_reg_reg(list,regsrc,regdst);
  743. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  744. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  745. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  746. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  747. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  748. exit;
  749. end;
  750. OP_NOT :
  751. begin
  752. if (regsrc.reglo<>regdst.reglo) then
  753. a_load64_reg_reg(list,regsrc,regdst);
  754. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  755. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  756. exit;
  757. end;
  758. OP_SHR,OP_SHL,OP_SAR:
  759. begin
  760. { load right operators in a register }
  761. cg.getcpuregister(list,NR_ECX);
  762. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,NR_ECX);
  763. { the damned shift instructions work only til a count of 32 }
  764. { so we've to do some tricks here }
  765. current_asmdata.getjumplabel(l1);
  766. current_asmdata.getjumplabel(l2);
  767. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  768. cg.a_jmp_flags(list,F_E,l1);
  769. case op of
  770. OP_SHL:
  771. begin
  772. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  773. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reglo,regdst.reghi);
  774. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reglo,regdst.reglo));
  775. cg.a_jmp_always(list,l2);
  776. cg.a_label(list,l1);
  777. list.Concat(taicpu.op_reg_reg_reg(A_SHLD,S_L,NR_CL,regdst.reglo,regdst.reghi));
  778. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  779. end;
  780. OP_SHR:
  781. begin
  782. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  783. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  784. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reghi,regdst.reghi));
  785. cg.a_jmp_always(list,l2);
  786. cg.a_label(list,l1);
  787. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  788. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  789. end;
  790. OP_SAR:
  791. begin
  792. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  793. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reglo));
  794. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,regdst.reghi));
  795. cg.a_jmp_always(list,l2);
  796. cg.a_label(list,l1);
  797. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  798. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reghi));
  799. end;
  800. else
  801. internalerror(2017041802);
  802. end;
  803. cg.a_label(list,l2);
  804. cg.ungetcpuregister(list,NR_ECX);
  805. exit;
  806. end;
  807. else
  808. ;
  809. end;
  810. get_64bit_ops(op,op1,op2);
  811. if op in [OP_ADD,OP_SUB] then
  812. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  813. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  814. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  815. if op in [OP_ADD,OP_SUB] then
  816. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  817. end;
  818. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  819. var
  820. op1,op2 : TAsmOp;
  821. begin
  822. case op of
  823. OP_AND,OP_OR,OP_XOR:
  824. begin
  825. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  826. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  827. end;
  828. OP_ADD, OP_SUB:
  829. begin
  830. // can't use a_op_const_ref because this may use dec/inc
  831. get_64bit_ops(op,op1,op2);
  832. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  833. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  834. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  835. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  836. end;
  837. OP_SHR,OP_SHL,OP_SAR:
  838. begin
  839. value:=value and 63;
  840. if value<>0 then
  841. begin
  842. if (value=1) and (op=OP_SHL) and
  843. (current_settings.optimizecputype<=cpu_486) and
  844. not (cs_opt_size in current_settings.optimizerswitches) then
  845. begin
  846. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  847. list.concat(taicpu.op_reg_reg(A_ADD,S_L,reg.reglo,reg.reglo));
  848. list.concat(taicpu.op_reg_reg(A_ADC,S_L,reg.reghi,reg.reghi));
  849. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  850. end
  851. else if (value=1) and (cs_opt_size in current_settings.optimizerswitches) then
  852. case op of
  853. OP_SHR:
  854. begin
  855. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  856. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  857. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  858. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  859. end;
  860. OP_SHL:
  861. begin
  862. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  863. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  864. list.concat(taicpu.op_const_reg(A_RCL,S_L,value,reg.reghi));
  865. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  866. end;
  867. OP_SAR:
  868. begin
  869. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  870. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  871. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  872. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  873. end;
  874. else
  875. internalerror(2019050902);
  876. end
  877. else if value>31 then
  878. case op of
  879. OP_SAR:
  880. begin
  881. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  882. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,reg.reghi));
  883. if (value and 31)<>0 then
  884. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,reg.reglo));
  885. end;
  886. OP_SHR:
  887. begin
  888. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  889. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reghi,reg.reghi));
  890. if (value and 31)<>0 then
  891. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,reg.reglo));
  892. end;
  893. OP_SHL:
  894. begin
  895. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,reg.reghi);
  896. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reglo,reg.reglo));
  897. if (value and 31)<>0 then
  898. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,reg.reghi));
  899. end;
  900. else
  901. internalerror(2017041201);
  902. end
  903. else
  904. case op of
  905. OP_SAR:
  906. begin
  907. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  908. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  909. end;
  910. OP_SHR:
  911. begin
  912. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  913. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  914. end;
  915. OP_SHL:
  916. begin
  917. list.concat(taicpu.op_const_reg_reg(A_SHLD,S_L,value,reg.reglo,reg.reghi));
  918. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  919. end;
  920. else
  921. internalerror(2017041202);
  922. end;
  923. end;
  924. end;
  925. else
  926. internalerror(200204021);
  927. end;
  928. end;
  929. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  930. var
  931. op1,op2 : TAsmOp;
  932. tempref : treference;
  933. tmpreg: TRegister;
  934. begin
  935. tempref:=ref;
  936. tcgx86(cg).make_simple_ref(list,tempref);
  937. case op of
  938. OP_AND,OP_OR,OP_XOR:
  939. begin
  940. cg.a_op_const_ref(list,op,OS_32,aint(lo(value)),tempref);
  941. inc(tempref.offset,4);
  942. cg.a_op_const_ref(list,op,OS_32,aint(hi(value)),tempref);
  943. end;
  944. OP_ADD, OP_SUB:
  945. begin
  946. get_64bit_ops(op,op1,op2);
  947. // can't use a_op_const_ref because this may use dec/inc
  948. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  949. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  950. inc(tempref.offset,4);
  951. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  952. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  953. end;
  954. OP_SHR,OP_SHL,OP_SAR:
  955. begin
  956. value:=value and 63;
  957. if value<>0 then
  958. begin
  959. if value=1 then
  960. case op of
  961. OP_SHR:
  962. begin
  963. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  964. inc(tempref.offset,4);
  965. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref));
  966. dec(tempref.offset,4);
  967. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  968. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  969. end;
  970. OP_SHL:
  971. begin
  972. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  973. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref));
  974. inc(tempref.offset,4);
  975. list.concat(taicpu.op_const_ref(A_RCL,S_L,value,tempref));
  976. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  977. end;
  978. OP_SAR:
  979. begin
  980. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  981. inc(tempref.offset,4);
  982. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  983. dec(tempref.offset,4);
  984. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  985. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  986. end;
  987. else
  988. internalerror(2019050903);
  989. end
  990. else if value>31 then
  991. case op of
  992. OP_SHR,OP_SAR:
  993. begin
  994. tmpreg:=cg.getintregister(list,OS_32);
  995. inc(tempref.offset,4);
  996. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  997. if (value and 31)<>0 then
  998. if op=OP_SHR then
  999. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,tmpreg))
  1000. else
  1001. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,tmpreg));
  1002. dec(tempref.offset,4);
  1003. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1004. inc(tempref.offset,4);
  1005. if op=OP_SHR then
  1006. cg.a_load_const_ref(list,OS_32,0,tempref)
  1007. else
  1008. begin
  1009. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  1010. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1011. end;
  1012. end;
  1013. OP_SHL:
  1014. begin
  1015. tmpreg:=cg.getintregister(list,OS_32);
  1016. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1017. if (value and 31)<>0 then
  1018. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,tmpreg));
  1019. inc(tempref.offset,4);
  1020. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1021. dec(tempref.offset,4);
  1022. cg.a_load_const_ref(list,OS_32,0,tempref);
  1023. end;
  1024. else
  1025. internalerror(2017041803);
  1026. end
  1027. else
  1028. case op of
  1029. OP_SHR,OP_SAR:
  1030. begin
  1031. tmpreg:=cg.getintregister(list,OS_32);
  1032. inc(tempref.offset,4);
  1033. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1034. dec(tempref.offset,4);
  1035. list.concat(taicpu.op_const_reg_ref(A_SHRD,S_L,value,tmpreg,tempref));
  1036. inc(tempref.offset,4);
  1037. if cs_opt_size in current_settings.optimizerswitches then
  1038. begin
  1039. if op=OP_SHR then
  1040. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref))
  1041. else
  1042. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  1043. end
  1044. else
  1045. begin
  1046. if op=OP_SHR then
  1047. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,tmpreg))
  1048. else
  1049. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,tmpreg));
  1050. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1051. end;
  1052. end;
  1053. OP_SHL:
  1054. begin
  1055. tmpreg:=cg.getintregister(list,OS_32);
  1056. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1057. inc(tempref.offset,4);
  1058. list.concat(taicpu.op_const_reg_ref(A_SHLD,S_L,value,tmpreg,tempref));
  1059. dec(tempref.offset,4);
  1060. if cs_opt_size in current_settings.optimizerswitches then
  1061. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref))
  1062. else
  1063. begin
  1064. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,tmpreg));
  1065. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1066. end;
  1067. end;
  1068. else
  1069. internalerror(2017041203);
  1070. end;
  1071. end;
  1072. end;
  1073. else
  1074. internalerror(200204022);
  1075. end;
  1076. end;
  1077. procedure tcg64f386.a_op64_ref(list: TAsmList; op: TOpCG; size: tcgsize; const ref: treference);
  1078. var
  1079. tempref : treference;
  1080. begin
  1081. case op of
  1082. OP_NOT:
  1083. begin
  1084. tempref:=ref;
  1085. tcgx86(cg).make_simple_ref(list,tempref);
  1086. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1087. inc(tempref.offset,4);
  1088. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1089. end;
  1090. OP_NEG:
  1091. begin
  1092. tempref:=ref;
  1093. tcgx86(cg).make_simple_ref(list,tempref);
  1094. inc(tempref.offset,4);
  1095. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1096. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  1097. dec(tempref.offset,4);
  1098. list.concat(taicpu.op_ref(A_NEG,S_L,tempref));
  1099. inc(tempref.offset,4);
  1100. list.concat(taicpu.op_const_ref(A_SBB,S_L,-1,tempref));
  1101. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1102. end;
  1103. else
  1104. internalerror(2020050708);
  1105. end;
  1106. end;
  1107. procedure create_codegen;
  1108. begin
  1109. cg := tcg386.create;
  1110. cg64 := tcg64f386.create;
  1111. end;
  1112. end.