cpuinfo.pas 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. {
  2. Copyright (c) 1998-2004 by Florian Klaempfl
  3. Basic Processor information
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. Unit cpuinfo;
  18. {$i fpcdefs.inc}
  19. Interface
  20. uses
  21. globtype;
  22. Type
  23. bestreal = extended;
  24. bestrealrec = TExtended80Rec;
  25. ts32real = single;
  26. ts64real = double;
  27. ts80real = extended;
  28. ts128real = type extended;
  29. ts64comp = type extended;
  30. pbestreal=^bestreal;
  31. { possible supported processors for this target }
  32. tcputype =
  33. (cpu_none,
  34. cpu_8086,
  35. cpu_186,
  36. cpu_286,
  37. cpu_386,
  38. cpu_486,
  39. cpu_Pentium,
  40. cpu_Pentium2,
  41. cpu_Pentium3,
  42. cpu_Pentium4,
  43. cpu_PentiumM
  44. );
  45. tfputype =
  46. (fpu_none,
  47. // fpu_soft,
  48. fpu_x87,
  49. fpu_sse,
  50. fpu_sse2,
  51. fpu_sse3,
  52. fpu_ssse3,
  53. fpu_sse41,
  54. fpu_sse42,
  55. fpu_avx,
  56. fpu_avx2
  57. );
  58. tcontrollertype =
  59. (ct_none
  60. );
  61. tcontrollerdatatype = record
  62. controllertypestr, controllerunitstr: string[20];
  63. cputype: tcputype; fputype: tfputype;
  64. flashbase, flashsize, srambase, sramsize, eeprombase, eepromsize, bootbase, bootsize: dword;
  65. end;
  66. Const
  67. { Is there support for dealing with multiple microcontrollers available }
  68. { for this platform? }
  69. ControllerSupport = false;
  70. { We know that there are fields after sramsize
  71. but we don't care about this warning }
  72. {$PUSH}
  73. {$WARN 3177 OFF}
  74. embedded_controllers : array [tcontrollertype] of tcontrollerdatatype =
  75. (
  76. (controllertypestr:''; controllerunitstr:''; cputype:cpu_none; fputype:fpu_none; flashbase:0; flashsize:0; srambase:0; sramsize:0));
  77. {$POP}
  78. { calling conventions supported by the code generator }
  79. supported_calling_conventions : tproccalloptions = [
  80. pocall_internproc,
  81. pocall_register,
  82. pocall_safecall,
  83. pocall_stdcall,
  84. pocall_cdecl,
  85. pocall_cppdecl,
  86. pocall_pascal
  87. ];
  88. cputypestr : array[tcputype] of string[10] = ('',
  89. '8086',
  90. '80186',
  91. '80286',
  92. '80386',
  93. '80486',
  94. 'PENTIUM',
  95. 'PENTIUM2',
  96. 'PENTIUM3',
  97. 'PENTIUM4',
  98. 'PENTIUMM'
  99. );
  100. fputypestr : array[tfputype] of string[6] = (
  101. 'NONE',
  102. // 'SOFT',
  103. 'X87',
  104. 'SSE',
  105. 'SSE2',
  106. 'SSE3',
  107. 'SSSE3',
  108. 'SSE41',
  109. 'SSE42',
  110. 'AVX',
  111. 'AVX2'
  112. );
  113. sse_singlescalar : set of tfputype = [fpu_sse..fpu_avx2];
  114. sse_doublescalar : set of tfputype = [fpu_sse2..fpu_avx2];
  115. fpu_avx_instructionsets = [fpu_avx,fpu_avx2];
  116. { Supported optimizations, only used for information }
  117. supported_optimizerswitches = genericlevel1optimizerswitches+
  118. genericlevel2optimizerswitches+
  119. genericlevel3optimizerswitches-
  120. { no need to write info about those }
  121. [cs_opt_level1,cs_opt_level2,cs_opt_level3]+
  122. [cs_opt_peephole,{$ifndef llvm}cs_opt_regvar,{$endif}cs_opt_stackframe,
  123. cs_opt_loopunroll,cs_opt_uncertain,
  124. cs_opt_tailrecursion,cs_opt_nodecse,cs_useebp,
  125. cs_opt_reorder_fields,cs_opt_fastmath];
  126. level1optimizerswitches = genericlevel1optimizerswitches;
  127. level2optimizerswitches = genericlevel2optimizerswitches + level1optimizerswitches +
  128. [cs_opt_regvar,cs_opt_stackframe,cs_opt_tailrecursion{,cs_opt_nodecse}];
  129. level3optimizerswitches = genericlevel3optimizerswitches + level2optimizerswitches + [{,cs_opt_loopunroll}];
  130. level4optimizerswitches = genericlevel4optimizerswitches + level3optimizerswitches + [cs_useebp];
  131. type
  132. tcpuflags =
  133. (CPUX86_HAS_CMOV,
  134. CPUX86_HAS_SSEUNIT,
  135. CPUX86_HAS_SSE2
  136. );
  137. const
  138. cpu_capabilities : array[tcputype] of set of tcpuflags = (
  139. { cpu_none } [],
  140. { cpu_8086 } [],
  141. { cpu_186 } [],
  142. { cpu_286 } [],
  143. { cpu_386 } [],
  144. { cpu_486 } [],
  145. { cpu_Pentium } [],
  146. { cpu_Pentium2 } [CPUX86_HAS_CMOV],
  147. { cpu_Pentium3 } [CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT],
  148. { cpu_Pentium4 } [CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2],
  149. { cpu_PentiumM } [CPUX86_HAS_CMOV,CPUX86_HAS_SSEUNIT,CPUX86_HAS_SSE2]
  150. );
  151. x86_near_code_models = [mm_tiny,mm_small,mm_compact];
  152. x86_far_code_models = [mm_medium,mm_large,mm_huge];
  153. x86_near_data_models = [mm_tiny,mm_small,mm_medium];
  154. x86_far_data_models = [mm_compact,mm_large,mm_huge];
  155. Implementation
  156. end.