n68kmem.pas 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. {
  2. Copyright (c) 2014 by the Free Pascal development team
  3. Generate m68k assembler for in memory related nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit n68kmem;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. symtype,
  23. cgbase,cpuinfo,cpubase,
  24. node,nmem,ncgmem;
  25. type
  26. t68kvecnode = class(tcgvecnode)
  27. procedure update_reference_reg_mul(maybe_const_reg: tregister; regsize: tdef; l: aint); override;
  28. procedure update_reference_reg_packed(maybe_const_reg: tregister; regsize: tdef; l:aint); override;
  29. //procedure pass_generate_code;override;
  30. end;
  31. implementation
  32. uses
  33. systems,globals,
  34. cutils,verbose,
  35. symdef,paramgr,
  36. aasmtai,aasmdata,
  37. nld,ncon,nadd,
  38. cgutils,cgobj,
  39. defutil;
  40. {*****************************************************************************
  41. T68KVECNODE
  42. *****************************************************************************}
  43. { this routine must, like any other routine, not change the contents }
  44. { of base/index registers of references, as these may be regvars. }
  45. { The register allocator can coalesce one LOC_REGISTER being moved }
  46. { into another (as their live ranges won't overlap), but not a }
  47. { LOC_CREGISTER moved into a LOC_(C)REGISTER most of the time (as }
  48. { the live range of the LOC_CREGISTER will most likely overlap the }
  49. { the live range of the target LOC_(C)REGISTER) }
  50. { The passed register may be a LOC_CREGISTER as well. }
  51. procedure t68kvecnode.update_reference_reg_mul(maybe_const_reg: tregister; regsize: tdef; l: aint);
  52. var
  53. hreg: tregister;
  54. scaled: boolean;
  55. regcgsize: tcgsize;
  56. begin
  57. scaled:=false;
  58. regcgsize:=def_cgsize(regsize);
  59. //current_asmdata.CurrAsmList.concat(tai_comment.create(strpnew('updref: called')));
  60. if l<>1 then
  61. begin
  62. //current_asmdata.CurrAsmList.concat(tai_comment.create(strpnew('updref: l <> 1')));
  63. { if we have a possibility, setup a scalefactor instead of the MUL }
  64. if not (((CPUM68K_HAS_INDEXSCALE in cpu_capabilities[current_settings.cputype]) and (l in [2,4])) or
  65. ((CPUM68K_HAS_INDEXSCALE8 in cpu_capabilities[current_settings.cputype]) and (l in [2,4,8]))) then
  66. begin
  67. //current_asmdata.CurrAsmList.concat(tai_comment.create(strpnew('updref: mul')));
  68. hreg:=cg.getintregister(current_asmdata.CurrAsmList,OS_ADDR);
  69. cg.a_load_reg_reg(current_asmdata.CurrAsmList,regcgsize,OS_ADDR,maybe_const_reg,hreg);
  70. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_IMUL,OS_ADDR,l,hreg);
  71. regcgsize:=OS_ADDR;
  72. maybe_const_reg:=hreg;
  73. end
  74. else
  75. begin
  76. //current_asmdata.CurrAsmList.concat(tai_comment.create(strpnew('updref: scale')));
  77. scaled:=true;
  78. end;
  79. end;
  80. if (location.reference.base=NR_NO) and not (scaled) and not assigned(location.reference.symbol) then
  81. begin
  82. { prefer an address reg, if we will be a base, for indexes any register works }
  83. if isintregister(maybe_const_reg) then
  84. begin
  85. //current_asmdata.CurrAsmList.concat(tai_comment.create(strpnew('updref: copytoa')));
  86. hreg:=cg.getaddressregister(current_asmdata.CurrAsmList);
  87. cg.a_load_reg_reg(current_asmdata.CurrAsmList,regcgsize,OS_ADDR,maybe_const_reg,hreg);
  88. maybe_const_reg:=hreg;
  89. end;
  90. location.reference.base:=maybe_const_reg;
  91. end
  92. else
  93. begin
  94. if location.reference.index<>NR_NO then
  95. begin
  96. { if we already have an index register, dereference the ref to a new base, to be able to insert an index }
  97. hreg:=cg.getaddressregister(current_asmdata.CurrAsmList);
  98. cg.a_loadaddr_ref_reg(current_asmdata.CurrAsmList,location.reference,hreg);
  99. reference_reset_base(location.reference,hreg,0,location.reference.temppos,location.reference.alignment,location.reference.volatility);
  100. end;
  101. if regcgsize in [OS_8,OS_16] then
  102. begin
  103. { index registers are always sign extended on m68k, so we have to zero extend by hand,
  104. if the index variable is unsigned, and its width is less than the whole register }
  105. //current_asmdata.CurrAsmList.concat(tai_comment.create(strpnew('updref: index zero extend')));
  106. hreg:=cg.getintregister(current_asmdata.CurrAsmList,OS_ADDR);
  107. cg.a_load_reg_reg(current_asmdata.CurrAsmList,regcgsize,OS_ADDR,maybe_const_reg,hreg);
  108. maybe_const_reg:=hreg;
  109. end;
  110. { insert new index register }
  111. location.reference.index:=maybe_const_reg;
  112. if (scaled) then
  113. location.reference.scalefactor:=l;
  114. end;
  115. { update alignment }
  116. if (location.reference.alignment=0) then
  117. internalerror(2009020704);
  118. location.reference.alignment:=newalignment(location.reference.alignment,l);
  119. end;
  120. { see remarks for tcgvecnode.update_reference_reg_mul above }
  121. procedure t68kvecnode.update_reference_reg_packed(maybe_const_reg: tregister; regsize: tdef; l:aint);
  122. var
  123. sref: tsubsetreference;
  124. offsetreg, hreg: tregister;
  125. alignpower: aint;
  126. temp : longint;
  127. begin
  128. { only orddefs are bitpacked. Even then we only need special code in }
  129. { case the bitpacked *byte size* is not a power of two, otherwise }
  130. { everything can be handled using the the regular array code. }
  131. if ((l mod 8) = 0) and
  132. (ispowerof2(l div 8,temp) or
  133. not is_ordinal(resultdef)
  134. {$ifndef cpu64bitalu}
  135. or is_64bitint(resultdef)
  136. {$endif not cpu64bitalu}
  137. ) then
  138. begin
  139. update_reference_reg_mul(maybe_const_reg,regsize,l div 8);
  140. exit;
  141. end;
  142. if (l > 8*sizeof(aint)) then
  143. internalerror(2006080503);
  144. sref.ref := location.reference;
  145. hreg := cg.getintregister(current_asmdata.CurrAsmList,OS_ADDR);
  146. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_SUB,OS_INT,tarraydef(left.resultdef).lowrange,maybe_const_reg,hreg);
  147. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_IMUL,OS_INT,l,hreg);
  148. { keep alignment for index }
  149. sref.ref.alignment := left.resultdef.alignment;
  150. if not ispowerof2(packedbitsloadsize(l),temp) then
  151. internalerror(2006081201);
  152. alignpower:=temp;
  153. offsetreg := cg.getintregister(current_asmdata.CurrAsmList,OS_ADDR);
  154. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_SHR,OS_ADDR,3+alignpower,hreg,offsetreg);
  155. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SHL,OS_ADDR,alignpower,offsetreg);
  156. if (sref.ref.base = NR_NO) then
  157. sref.ref.base := offsetreg
  158. else if (sref.ref.index = NR_NO) then
  159. sref.ref.index := offsetreg
  160. else
  161. begin
  162. cg.a_op_reg_reg(current_asmdata.CurrAsmList,OP_ADD,OS_ADDR,sref.ref.base,offsetreg);
  163. sref.ref.base := offsetreg;
  164. end;
  165. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_AND,OS_INT,(1 shl (3+alignpower))-1,hreg);
  166. sref.bitindexreg := hreg;
  167. sref.startbit := 0;
  168. sref.bitlen := resultdef.packedbitsize;
  169. if (left.location.loc = LOC_REFERENCE) then
  170. location.loc := LOC_SUBSETREF
  171. else
  172. location.loc := LOC_CSUBSETREF;
  173. location.sref := sref;
  174. end;
  175. {procedure t68kvecnode.pass_generate_code;
  176. begin
  177. inherited pass_generate_code;
  178. end;}
  179. begin
  180. cvecnode:=t68kvecnode;
  181. end.