cgcpu.pas 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the Risc-V32
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,symtype,symdef,
  22. cgbase,cgobj,cgrv,
  23. aasmbase,aasmcpu,aasmtai,aasmdata,
  24. cpubase,cpuinfo,cgutils,cg64f32,rgcpu,
  25. parabase;
  26. type
  27. tcgrv32 = class(tcgrv)
  28. procedure init_register_allocators;override;
  29. procedure done_register_allocators;override;
  30. { move instructions }
  31. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  32. { 32x32 to 64 bit multiplication }
  33. procedure a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  34. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  35. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  36. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  37. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  38. procedure g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef); override;
  39. end;
  40. tcg64frv = class(tcg64f32)
  41. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  42. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  43. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  44. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  45. end;
  46. procedure create_codegen;
  47. implementation
  48. uses
  49. symtable,
  50. globals,verbose,systems,cutils,
  51. symconst,symsym,fmodule,
  52. rgobj,tgobj,cpupi,procinfo,paramgr;
  53. { Range check must be disabled explicitly as conversions between signed and unsigned
  54. 32-bit values are done without explicit typecasts }
  55. {$R-}
  56. procedure tcgrv32.init_register_allocators;
  57. begin
  58. inherited init_register_allocators;
  59. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  60. [RS_X10,RS_X11,RS_X12,RS_X13,RS_X14,RS_X15,RS_X16,RS_X17,
  61. RS_X31,RS_X30,RS_X29,RS_X28,
  62. RS_X5,RS_X6,RS_X7,
  63. RS_X3,RS_X4,
  64. RS_X9,RS_X27,RS_X26,RS_X25,RS_X24,RS_X23,RS_X22,
  65. RS_X21,RS_X20,RS_X19,RS_X18],first_int_imreg,[]);
  66. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  67. [RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,RS_F16,RS_F17,
  68. RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  69. RS_F28,RS_F29,RS_F30,RS_F31,
  70. RS_F8,RS_F9,
  71. RS_F27,
  72. RS_F26,RS_F25,RS_F24,RS_F23,RS_F22,RS_F21,RS_F20,RS_F19,RS_F18],first_fpu_imreg,[]);
  73. end;
  74. procedure tcgrv32.done_register_allocators;
  75. begin
  76. rg[R_INTREGISTER].free;
  77. rg[R_FPUREGISTER].free;
  78. inherited done_register_allocators;
  79. end;
  80. procedure tcgrv32.a_load_reg_reg(list : TAsmList;fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  81. var
  82. ai: taicpu;
  83. begin
  84. list.concat(tai_comment.Create(strpnew('Move '+tcgsize2str(fromsize)+'->'+tcgsize2str(tosize))));
  85. if (tosize=OS_S32) and (fromsize=OS_32) then
  86. begin
  87. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  88. list.concat(ai);
  89. rg[R_INTREGISTER].add_move_instruction(ai);
  90. end
  91. else if (tcgsize2unsigned[tosize]=OS_32) and (fromsize=OS_8) then
  92. list.Concat(taicpu.op_reg_reg_const(A_ANDI,reg2,reg1,$FF))
  93. else if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  94. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  95. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  96. ((tcgsize2unsigned[fromsize]<>fromsize) and ((tcgsize2unsigned[tosize]=tosize)) and
  97. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> sizeof(pint)) ) then
  98. begin
  99. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  100. begin
  101. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(4-tcgsize2size[fromsize])));
  102. if tcgsize2unsigned[fromsize]<>fromsize then
  103. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])))
  104. else
  105. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(tcgsize2size[tosize]-tcgsize2size[fromsize])));
  106. end
  107. else
  108. list.Concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,8*(4-tcgsize2size[tosize])));
  109. if tcgsize2unsigned[tosize]=tosize then
  110. list.Concat(taicpu.op_reg_reg_const(A_SRLI,reg2,reg2,8*(4-tcgsize2size[tosize])))
  111. else
  112. list.Concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,8*(4-tcgsize2size[tosize])));
  113. end
  114. else
  115. begin
  116. ai:=taicpu.op_reg_reg_const(A_ADDI,reg2,reg1,0);
  117. list.concat(ai);
  118. rg[R_INTREGISTER].add_move_instruction(ai);
  119. end;
  120. end;
  121. procedure tcgrv32.a_mul_reg_reg_pair(list: TAsmList;size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  122. var
  123. op: tasmop;
  124. begin
  125. case size of
  126. OS_INT: op:=A_MULHU;
  127. OS_SINT: op:=A_MULH;
  128. else
  129. InternalError(2014061501);
  130. end;
  131. if (dsthi<>NR_NO) then
  132. list.concat(taicpu.op_reg_reg_reg(op,dsthi,src1,src2));
  133. { low word is always unsigned }
  134. if (dstlo<>NR_NO) then
  135. list.concat(taicpu.op_reg_reg_reg(A_MUL,dstlo,src1,src2));
  136. end;
  137. procedure tcgrv32.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  138. var
  139. regs, fregs: tcpuregisterset;
  140. r: TSuperRegister;
  141. href: treference;
  142. stackcount, stackAdjust: longint;
  143. begin
  144. if not(nostackframe) then
  145. begin
  146. a_reg_alloc(list,NR_STACK_POINTER_REG);
  147. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  148. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  149. reference_reset_base(href,NR_STACK_POINTER_REG,-4,ctempposinvalid,0,[]);
  150. { Int registers }
  151. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  152. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  153. regs:=regs+[RS_FRAME_POINTER_REG,RS_RETURN_ADDRESS_REG];
  154. if (pi_do_call in current_procinfo.flags) then
  155. regs:=regs+[RS_RETURN_ADDRESS_REG];
  156. stackcount:=0;
  157. for r:=RS_X0 to RS_X31 do
  158. if r in regs then
  159. inc(stackcount,4);
  160. { Float registers }
  161. fregs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  162. for r:=RS_F0 to RS_F31 do
  163. if r in fregs then
  164. inc(stackcount,8);
  165. inc(localsize,stackcount);
  166. if not is_imm12(-localsize) then
  167. begin
  168. if not (RS_RETURN_ADDRESS_REG in regs) then
  169. begin
  170. include(regs,RS_RETURN_ADDRESS_REG);
  171. inc(localsize,4);
  172. end;
  173. end;
  174. stackAdjust:=0;
  175. if (CPURV_HAS_COMPACT in cpu_capabilities[current_settings.cputype]) and
  176. (stackcount>0) then
  177. begin
  178. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-stackcount));
  179. inc(href.offset,stackcount);
  180. stackAdjust:=stackcount;
  181. dec(localsize,stackcount);
  182. end;
  183. for r:=RS_X0 to RS_X31 do
  184. if r in regs then
  185. begin
  186. list.concat(taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,r,R_SUBWHOLE),href));
  187. dec(href.offset,4);
  188. end;
  189. { Float registers }
  190. for r:=RS_F0 to RS_F31 do
  191. if r in fregs then
  192. begin
  193. list.concat(taicpu.op_reg_ref(A_FSD,newreg(R_FPUREGISTER,r,R_SUBWHOLE),href));
  194. dec(href.offset,8);
  195. end;
  196. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  197. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,stackAdjust));
  198. if localsize>0 then
  199. begin
  200. localsize:=align(localsize,4);
  201. if is_imm12(-localsize) then
  202. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-localsize))
  203. else
  204. begin
  205. a_load_const_reg(list,OS_INT,localsize,NR_RETURN_ADDRESS_REG);
  206. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_RETURN_ADDRESS_REG));
  207. end;
  208. end;
  209. end;
  210. end;
  211. procedure tcgrv32.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  212. var
  213. r: tsuperregister;
  214. regs, fregs: tcpuregisterset;
  215. stackcount, localsize: longint;
  216. href: treference;
  217. begin
  218. if not(nostackframe) then
  219. begin
  220. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  221. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  222. regs:=regs+[RS_FRAME_POINTER_REG,RS_RETURN_ADDRESS_REG];
  223. if (pi_do_call in current_procinfo.flags) then
  224. regs:=regs+[RS_RETURN_ADDRESS_REG];
  225. stackcount:=0;
  226. reference_reset_base(href,NR_STACK_POINTER_REG,-4,ctempposinvalid,0,[]);
  227. for r:=RS_X31 downto RS_X0 do
  228. if r in regs then
  229. dec(href.offset,4);
  230. { Float registers }
  231. fregs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  232. for r:=RS_F0 to RS_F31 do
  233. if r in fregs then
  234. dec(stackcount,8);
  235. localsize:=current_procinfo.calc_stackframe_size+(-href.offset-4);
  236. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  237. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_FRAME_POINTER_REG,0))
  238. else if localsize>0 then
  239. begin
  240. localsize:=align(localsize,4);
  241. if is_imm12(localsize) then
  242. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize))
  243. else
  244. begin
  245. if not (RS_RETURN_ADDRESS_REG in regs) then
  246. begin
  247. include(regs,RS_RETURN_ADDRESS_REG);
  248. dec(href.offset,4);
  249. inc(localsize,4);
  250. end;
  251. a_load_const_reg(list,OS_INT,localsize,NR_RETURN_ADDRESS_REG);
  252. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_RETURN_ADDRESS_REG));
  253. end;
  254. end;
  255. { Float registers }
  256. for r:=RS_F31 downto RS_F0 do
  257. if r in fregs then
  258. begin
  259. inc(href.offset,8);
  260. list.concat(taicpu.op_reg_ref(A_FLD,newreg(R_FPUREGISTER,r,R_SUBWHOLE),href));
  261. end;
  262. for r:=RS_X31 downto RS_X0 do
  263. if r in regs then
  264. begin
  265. inc(href.offset,4);
  266. list.concat(taicpu.op_reg_ref(A_LW,newreg(R_INTREGISTER,r,R_SUBWHOLE),href));
  267. inc(stackcount);
  268. end;
  269. end;
  270. list.concat(taicpu.op_reg_reg(A_JALR,NR_X0,NR_RETURN_ADDRESS_REG));
  271. end;
  272. procedure tcgrv32.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  273. var
  274. paraloc1, paraloc2, paraloc3: TCGPara;
  275. pd: tprocdef;
  276. begin
  277. pd:=search_system_proc('MOVE');
  278. paraloc1.init;
  279. paraloc2.init;
  280. paraloc3.init;
  281. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  282. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  283. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  284. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  285. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  286. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  287. paramanager.freecgpara(list, paraloc3);
  288. paramanager.freecgpara(list, paraloc2);
  289. paramanager.freecgpara(list, paraloc1);
  290. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  291. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  292. a_call_name(list, 'FPC_MOVE', false);
  293. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  294. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  295. paraloc3.done;
  296. paraloc2.done;
  297. paraloc1.done;
  298. end;
  299. procedure tcgrv32.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  300. var
  301. tmpreg1, hreg, countreg: TRegister;
  302. src, dst, src2, dst2: TReference;
  303. lab: tasmlabel;
  304. Count, count2: aint;
  305. function reference_is_reusable(const ref: treference): boolean;
  306. begin
  307. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  308. (ref.symbol=nil) and
  309. is_imm12(ref.offset);
  310. end;
  311. begin
  312. src2:=source;
  313. fixref(list,src2);
  314. dst2:=dest;
  315. fixref(list,dst2);
  316. if len > high(longint) then
  317. internalerror(2002072704);
  318. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  319. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  320. i.e. before secondpass. Other internal procedures request correct stack frame
  321. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  322. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  323. { anybody wants to determine a good value here :)? }
  324. if (len > 100) and
  325. assigned(current_procinfo) and
  326. (pi_do_call in current_procinfo.flags) then
  327. g_concatcopy_move(list, src2, dst2, len)
  328. else
  329. begin
  330. Count := len div 4;
  331. if (count<=4) and reference_is_reusable(src2) then
  332. src:=src2
  333. else
  334. begin
  335. reference_reset(src,sizeof(aint),[]);
  336. { load the address of src2 into src.base }
  337. src.base := GetAddressRegister(list);
  338. a_loadaddr_ref_reg(list, src2, src.base);
  339. end;
  340. if (count<=4) and reference_is_reusable(dst2) then
  341. dst:=dst2
  342. else
  343. begin
  344. reference_reset(dst,sizeof(aint),[]);
  345. { load the address of dst2 into dst.base }
  346. dst.base := GetAddressRegister(list);
  347. a_loadaddr_ref_reg(list, dst2, dst.base);
  348. end;
  349. { generate a loop }
  350. if Count > 4 then
  351. begin
  352. countreg := GetIntRegister(list, OS_INT);
  353. tmpreg1 := GetIntRegister(list, OS_INT);
  354. a_load_const_reg(list, OS_INT, Count, countreg);
  355. current_asmdata.getjumplabel(lab);
  356. a_label(list, lab);
  357. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  358. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  359. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  360. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  361. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  362. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_X0,countreg,lab);
  363. len := len mod 4;
  364. end;
  365. { unrolled loop }
  366. Count := len div 4;
  367. if Count > 0 then
  368. begin
  369. tmpreg1 := GetIntRegister(list, OS_INT);
  370. for count2 := 1 to Count do
  371. begin
  372. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  373. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  374. Inc(src.offset, 4);
  375. Inc(dst.offset, 4);
  376. end;
  377. len := len mod 4;
  378. end;
  379. if (len and 4) <> 0 then
  380. begin
  381. hreg := GetIntRegister(list, OS_INT);
  382. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  383. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  384. Inc(src.offset, 4);
  385. Inc(dst.offset, 4);
  386. end;
  387. { copy the leftovers }
  388. if (len and 2) <> 0 then
  389. begin
  390. hreg := GetIntRegister(list, OS_INT);
  391. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  392. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  393. Inc(src.offset, 2);
  394. Inc(dst.offset, 2);
  395. end;
  396. if (len and 1) <> 0 then
  397. begin
  398. hreg := GetIntRegister(list, OS_INT);
  399. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  400. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  401. end;
  402. end;
  403. end;
  404. procedure tcgrv32.g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef);
  405. begin
  406. end;
  407. procedure tcg64frv.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  408. var
  409. tmpreg1: TRegister;
  410. begin
  411. case op of
  412. OP_NOT:
  413. begin
  414. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reglo,regdst.reglo);
  415. cg.a_op_reg_reg(list,OP_NOT,OS_32,regsrc.reghi,regdst.reghi);
  416. end;
  417. OP_NEG:
  418. begin
  419. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  420. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reglo, NR_X0, regsrc.reglo));
  421. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_X0, regdst.reglo));
  422. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, NR_X0, regsrc.reghi));
  423. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, tmpreg1));
  424. end;
  425. else
  426. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  427. end;
  428. end;
  429. procedure tcg64frv.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  430. begin
  431. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  432. end;
  433. procedure tcg64frv.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  434. var
  435. signed: Boolean;
  436. tmplo, carry, tmphi, hreg: TRegister;
  437. begin
  438. case op of
  439. OP_AND,OP_OR,OP_XOR:
  440. begin
  441. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  442. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  443. end;
  444. OP_ADD:
  445. begin
  446. signed:=(size in [OS_S64]);
  447. tmplo := cg.GetIntRegister(list,OS_S32);
  448. carry := cg.GetIntRegister(list,OS_S32);
  449. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  450. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  451. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmplo, regsrc2.reglo));
  452. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  453. if signed then
  454. begin
  455. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  456. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regdst.reghi, carry));
  457. end
  458. else
  459. begin
  460. tmphi:=cg.GetIntRegister(list,OS_INT);
  461. hreg:=cg.GetIntRegister(list,OS_INT);
  462. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  463. // first add carry to one of the addends
  464. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  465. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regsrc2.reghi));
  466. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  467. // then add another addend
  468. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  469. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regdst.reghi, tmphi));
  470. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  471. end;
  472. end;
  473. OP_SUB:
  474. begin
  475. signed:=(size in [OS_S64]);
  476. tmplo := cg.GetIntRegister(list,OS_S32);
  477. carry := cg.GetIntRegister(list,OS_S32);
  478. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  479. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  480. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reglo,tmplo));
  481. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  482. if signed then
  483. begin
  484. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  485. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regdst.reghi, carry));
  486. end
  487. else
  488. begin
  489. tmphi:=cg.GetIntRegister(list,OS_INT);
  490. hreg:=cg.GetIntRegister(list,OS_INT);
  491. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  492. // first subtract the carry...
  493. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmphi, regsrc2.reghi, carry));
  494. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reghi, tmphi));
  495. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  496. // ...then the subtrahend
  497. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  498. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regdst.reghi));
  499. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  500. end;
  501. end;
  502. else
  503. internalerror(2002072801);
  504. end;
  505. end;
  506. procedure tcg64frv.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  507. var
  508. tmplo,carry: TRegister;
  509. hisize: tcgsize;
  510. begin
  511. carry:=NR_NO;
  512. if (size in [OS_S64]) then
  513. hisize:=OS_S32
  514. else
  515. hisize:=OS_32;
  516. case op of
  517. OP_AND,OP_OR,OP_XOR:
  518. begin
  519. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  520. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  521. end;
  522. OP_ADD:
  523. begin
  524. if lo(value)<>0 then
  525. begin
  526. tmplo:=cg.GetIntRegister(list,OS_32);
  527. carry:=cg.GetIntRegister(list,OS_32);
  528. if is_imm12(aint(lo(value))) then
  529. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,aint(lo(value))))
  530. else
  531. begin
  532. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  533. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmplo,tmplo,regsrc.reglo))
  534. end;
  535. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,tmplo,regsrc.reglo));
  536. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  537. end
  538. else
  539. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  540. { With overflow checking and unsigned args, this generates slighly suboptimal code
  541. ($80000000 constant loaded twice). Other cases are fine. Getting it perfect does not
  542. look worth the effort. }
  543. cg.a_op_const_reg_reg(list,OP_ADD,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  544. if carry<>NR_NO then
  545. cg.a_op_reg_reg_reg(list,OP_ADD,hisize,carry,regdst.reghi,regdst.reghi);
  546. end;
  547. OP_SUB:
  548. begin
  549. carry:=NR_NO;
  550. if lo(value)<>0 then
  551. begin
  552. tmplo:=cg.GetIntRegister(list,OS_32);
  553. carry:=cg.GetIntRegister(list,OS_32);
  554. if is_imm12(-aint(lo(value))) then
  555. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmplo,regsrc.reglo,-aint(lo(value))))
  556. else
  557. begin
  558. cg.a_load_const_reg(list,OS_INT,aint(lo(value)),tmplo);
  559. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmplo,tmplo,regsrc.reglo))
  560. end;
  561. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,regsrc.reglo,tmplo));
  562. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  563. end
  564. else
  565. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  566. cg.a_op_const_reg_reg(list,OP_SUB,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi);
  567. if carry<>NR_NO then
  568. cg.a_op_reg_reg_reg(list,OP_SUB,hisize,carry,regdst.reghi,regdst.reghi);
  569. end;
  570. else
  571. InternalError(2013050301);
  572. end;
  573. end;
  574. procedure create_codegen;
  575. begin
  576. cg := tcgrv32.create;
  577. cg64 :=tcg64frv.create;
  578. end;
  579. end.