cgcpu.pas 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the PowerPC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$I fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, symtype, symdef, symsym,
  22. cgbase, cgobj,cgppc,
  23. aasmbase, aasmcpu, aasmtai,aasmdata,
  24. cpubase, cpuinfo, cgutils, rgcpu,
  25. parabase;
  26. type
  27. tcgppc = class(tcgppcgen)
  28. procedure init_register_allocators; override;
  29. procedure done_register_allocators; override;
  30. { passing parameters, per default the parameter is pushed }
  31. { nr gives the number of the parameter (enumerated from }
  32. { left to right), this allows to move the parameter to }
  33. { register, if the cpu supports register calling }
  34. { conventions }
  35. procedure a_param_ref(list: TAsmList; size: tcgsize; const r: treference;
  36. const paraloc: tcgpara); override;
  37. procedure a_call_name(list: TAsmList; const s: string; weak: boolean); override;
  38. procedure a_call_reg(list: TAsmList; reg: tregister); override;
  39. procedure a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  40. aint; reg: TRegister); override;
  41. procedure a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  42. dst: TRegister); override;
  43. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  44. size: tcgsize; a: aint; src, dst: tregister); override;
  45. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  46. size: tcgsize; src1, src2, dst: tregister); override;
  47. { move instructions }
  48. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: aint; reg:
  49. tregister); override;
  50. { loads the memory pointed to by ref into register reg }
  51. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const
  52. Ref: treference; reg: tregister); override;
  53. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1,
  54. reg2: tregister); override;
  55. procedure a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister); override;
  56. procedure a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize; a: aint; const sreg: tsubsetregister); override;
  57. { comparison operations }
  58. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  59. topcmp; a: aint; reg: tregister;
  60. l: tasmlabel); override;
  61. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  62. topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  63. procedure a_jmp_name(list: TAsmList; const s: string); override;
  64. procedure a_jmp_always(list: TAsmList; l: tasmlabel); override;
  65. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  66. override;
  67. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags;
  68. reg: TRegister); override;
  69. procedure g_profilecode(list: TAsmList); override;
  70. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe:
  71. boolean); override;
  72. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  73. boolean); override;
  74. procedure g_save_registers(list: TAsmList); override;
  75. procedure g_restore_registers(list: TAsmList); override;
  76. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  77. tregister); override;
  78. procedure g_concatcopy(list: TAsmList; const source, dest: treference;
  79. len: aint); override;
  80. procedure g_external_wrapper(list: TAsmList; pd: TProcDef; const externalname: string); override;
  81. private
  82. procedure a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt); override;
  83. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  84. { returns whether a reference can be used immediately in a powerpc }
  85. { instruction }
  86. function issimpleref(const ref: treference): boolean;
  87. { contains the common code of a_load_reg_ref and a_load_ref_reg }
  88. procedure a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  89. ref: treference); override;
  90. { returns the lowest numbered FP register in use, and the number of used FP registers
  91. for the current procedure }
  92. procedure calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  93. { returns the lowest numbered GP register in use, and the number of used GP registers
  94. for the current procedure }
  95. procedure calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  96. { generates code to call a method with the given string name. The boolean options
  97. control code generation. If prependDot is true, a single dot character is prepended to
  98. the string, if addNOP is true a single NOP instruction is added after the call, and
  99. if includeCall is true, the method is marked as having a call, not if false. This
  100. option is particularly useful to prevent generation of a larger stack frame for the
  101. register save and restore helper functions. }
  102. procedure a_call_name_direct(list: TAsmList; s: string; weak: boolean; prependDot : boolean;
  103. addNOP : boolean; includeCall : boolean = true);
  104. procedure a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  105. { emits code to store the given value a into the TOC (if not already in there), and load it from there
  106. as well }
  107. procedure loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  108. procedure profilecode_savepara(para : tparavarsym; list : TAsmList);
  109. procedure profilecode_restorepara(para : tparavarsym; list : TAsmList);
  110. end;
  111. const
  112. TShiftOpCG2AsmOpConst : array[boolean, OP_SAR..OP_SHR] of TAsmOp = (
  113. (A_SRAWI, A_SLWI, A_SRWI), (A_SRADI, A_SLDI, A_SRDI)
  114. );
  115. implementation
  116. uses
  117. sysutils, cclasses,
  118. globals, verbose, systems, cutils,
  119. symconst, fmodule,
  120. rgobj, tgobj, cpupi, procinfo, paramgr, cpupara;
  121. function is_signed_cgsize(const size : TCgSize) : Boolean;
  122. begin
  123. case size of
  124. OS_S8,OS_S16,OS_S32,OS_S64 : result := true;
  125. OS_8,OS_16,OS_32,OS_64 : result := false;
  126. else
  127. internalerror(2006050701);
  128. end;
  129. end;
  130. {$ifopt r+}
  131. {$r-}
  132. {$define rangeon}
  133. {$endif}
  134. {$ifopt q+}
  135. {$q-}
  136. {$define overflowon}
  137. {$endif}
  138. { helper function which calculate "magic" values for replacement of unsigned
  139. division by constant operation by multiplication. See the PowerPC compiler
  140. developer manual for more information }
  141. procedure getmagic_unsignedN(const N : byte; const d : aWord;
  142. out magic_m : aWord; out magic_add : boolean; out magic_shift : byte);
  143. var
  144. p : aInt;
  145. nc, delta, q1, r1, q2, r2, two_N_minus_1 : aWord;
  146. begin
  147. assert(d > 0);
  148. two_N_minus_1 := aWord(1) shl (N-1);
  149. magic_add := false;
  150. nc := - 1 - (-d) mod d;
  151. p := N-1; { initialize p }
  152. q1 := two_N_minus_1 div nc; { initialize q1 = 2p/nc }
  153. r1 := two_N_minus_1 - q1*nc; { initialize r1 = rem(2p,nc) }
  154. q2 := (two_N_minus_1-1) div d; { initialize q2 = (2p-1)/d }
  155. r2 := (two_N_minus_1-1) - q2*d; { initialize r2 = rem((2p-1),d) }
  156. repeat
  157. inc(p);
  158. if (r1 >= (nc - r1)) then begin
  159. q1 := 2 * q1 + 1; { update q1 }
  160. r1 := 2*r1 - nc; { update r1 }
  161. end else begin
  162. q1 := 2*q1; { update q1 }
  163. r1 := 2*r1; { update r1 }
  164. end;
  165. if ((r2 + 1) >= (d - r2)) then begin
  166. if (q2 >= (two_N_minus_1-1)) then
  167. magic_add := true;
  168. q2 := 2*q2 + 1; { update q2 }
  169. r2 := 2*r2 + 1 - d; { update r2 }
  170. end else begin
  171. if (q2 >= two_N_minus_1) then
  172. magic_add := true;
  173. q2 := 2*q2; { update q2 }
  174. r2 := 2*r2 + 1; { update r2 }
  175. end;
  176. delta := d - 1 - r2;
  177. until not ((p < (2*N)) and ((q1 < delta) or ((q1 = delta) and (r1 = 0))));
  178. magic_m := q2 + 1; { resulting magic number }
  179. magic_shift := p - N; { resulting shift }
  180. end;
  181. { helper function which calculate "magic" values for replacement of signed
  182. division by constant operation by multiplication. See the PowerPC compiler
  183. developer manual for more information }
  184. procedure getmagic_signedN(const N : byte; const d : aInt;
  185. out magic_m : aInt; out magic_s : aInt);
  186. var
  187. p : aInt;
  188. ad, anc, delta, q1, r1, q2, r2, t : aWord;
  189. two_N_minus_1 : aWord;
  190. begin
  191. assert((d < -1) or (d > 1));
  192. two_N_minus_1 := aWord(1) shl (N-1);
  193. ad := abs(d);
  194. t := two_N_minus_1 + (aWord(d) shr (N-1));
  195. anc := t - 1 - t mod ad; { absolute value of nc }
  196. p := (N-1); { initialize p }
  197. q1 := two_N_minus_1 div anc; { initialize q1 = 2p/abs(nc) }
  198. r1 := two_N_minus_1 - q1*anc; { initialize r1 = rem(2p,abs(nc)) }
  199. q2 := two_N_minus_1 div ad; { initialize q2 = 2p/abs(d) }
  200. r2 := two_N_minus_1 - q2*ad; { initialize r2 = rem(2p,abs(d)) }
  201. repeat
  202. inc(p);
  203. q1 := 2*q1; { update q1 = 2p/abs(nc) }
  204. r1 := 2*r1; { update r1 = rem(2p/abs(nc)) }
  205. if (r1 >= anc) then begin { must be unsigned comparison }
  206. inc(q1);
  207. dec(r1, anc);
  208. end;
  209. q2 := 2*q2; { update q2 = 2p/abs(d) }
  210. r2 := 2*r2; { update r2 = rem(2p/abs(d)) }
  211. if (r2 >= ad) then begin { must be unsigned comparison }
  212. inc(q2);
  213. dec(r2, ad);
  214. end;
  215. delta := ad - r2;
  216. until not ((q1 < delta) or ((q1 = delta) and (r1 = 0)));
  217. magic_m := q2 + 1;
  218. if (d < 0) then begin
  219. magic_m := -magic_m; { resulting magic number }
  220. end;
  221. magic_s := p - N; { resulting shift }
  222. end;
  223. {$ifdef rangeon}
  224. {$r+}
  225. {$undef rangeon}
  226. {$endif}
  227. {$ifdef overflowon}
  228. {$q+}
  229. {$undef overflowon}
  230. {$endif}
  231. { finds positive and negative powers of two of the given value, returning the
  232. power and whether it's a negative power or not in addition to the actual result
  233. of the function }
  234. function ispowerof2(value : aInt; out power : byte; out neg : boolean) : boolean;
  235. var
  236. i : longint;
  237. hl : aInt;
  238. begin
  239. neg := false;
  240. { also try to find negative power of two's by negating if the
  241. value is negative. low(aInt) is special because it can not be
  242. negated. Simply return the appropriate values for it }
  243. if (value < 0) then begin
  244. neg := true;
  245. if (value = low(aInt)) then begin
  246. power := sizeof(aInt)*8-1;
  247. result := true;
  248. exit;
  249. end;
  250. value := -value;
  251. end;
  252. if ((value and (value-1)) <> 0) then begin
  253. result := false;
  254. exit;
  255. end;
  256. hl := 1;
  257. for i := 0 to (sizeof(aInt)*8-1) do begin
  258. if (hl = value) then begin
  259. result := true;
  260. power := i;
  261. exit;
  262. end;
  263. hl := hl shl 1;
  264. end;
  265. end;
  266. { returns the number of instruction required to load the given integer into a register.
  267. This is basically a stripped down version of a_load_const_reg, increasing a counter
  268. instead of emitting instructions. }
  269. function getInstructionLength(a : aint) : longint;
  270. function get32bitlength(a : longint; var length : longint) : boolean; inline;
  271. var
  272. is_half_signed : byte;
  273. begin
  274. { if the lower 16 bits are zero, do a single LIS }
  275. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  276. inc(length);
  277. get32bitlength := longint(a) < 0;
  278. end else begin
  279. is_half_signed := ord(smallint(lo(a)) < 0);
  280. inc(length);
  281. if smallint(hi(a) + is_half_signed) <> 0 then
  282. inc(length);
  283. get32bitlength := (smallint(a) < 0) or (a < 0);
  284. end;
  285. end;
  286. var
  287. extendssign : boolean;
  288. begin
  289. result := 0;
  290. if (lo(a) = 0) and (hi(a) <> 0) then begin
  291. get32bitlength(hi(a), result);
  292. inc(result);
  293. end else begin
  294. extendssign := get32bitlength(lo(a), result);
  295. if (extendssign) and (hi(a) = 0) then
  296. inc(result)
  297. else if (not
  298. ((extendssign and (longint(hi(a)) = -1)) or
  299. ((not extendssign) and (hi(a)=0)))
  300. ) then begin
  301. get32bitlength(hi(a), result);
  302. inc(result);
  303. end;
  304. end;
  305. end;
  306. procedure tcgppc.init_register_allocators;
  307. begin
  308. inherited init_register_allocators;
  309. if (target_info.system <> system_powerpc64_darwin) then
  310. // r13 is tls, do not use, r2 is not available
  311. rg[R_INTREGISTER] := trgintcpu.create(R_INTREGISTER, R_SUBWHOLE,
  312. [{$ifdef user0} RS_R0, {$endif} RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  313. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  314. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  315. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  316. RS_R14], first_int_imreg, [])
  317. else
  318. { special for darwin/ppc64: r2 available volatile, r13 = tls }
  319. rg[R_INTREGISTER] := trgintcpu.create(R_INTREGISTER, R_SUBWHOLE,
  320. [{$ifdef user0} RS_R0, {$endif} RS_R2, RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  321. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  322. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  323. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  324. RS_R14], first_int_imreg, []);
  325. rg[R_FPUREGISTER] := trgcpu.create(R_FPUREGISTER, R_SUBNONE,
  326. [RS_F0, RS_F1, RS_F2, RS_F3, RS_F4, RS_F5, RS_F6, RS_F7, RS_F8, RS_F9,
  327. RS_F10, RS_F11, RS_F12, RS_F13, RS_F31, RS_F30, RS_F29, RS_F28, RS_F27,
  328. RS_F26, RS_F25, RS_F24, RS_F23, RS_F22, RS_F21, RS_F20, RS_F19, RS_F18,
  329. RS_F17, RS_F16, RS_F15, RS_F14], first_fpu_imreg, []);
  330. { TODO: FIX ME}
  331. rg[R_MMREGISTER] := trgcpu.create(R_MMREGISTER, R_SUBNONE,
  332. [RS_M0, RS_M1, RS_M2], first_mm_imreg, []);
  333. end;
  334. procedure tcgppc.done_register_allocators;
  335. begin
  336. rg[R_INTREGISTER].free;
  337. rg[R_FPUREGISTER].free;
  338. rg[R_MMREGISTER].free;
  339. inherited done_register_allocators;
  340. end;
  341. procedure tcgppc.a_param_ref(list: TAsmList; size: tcgsize; const r:
  342. treference; const paraloc: tcgpara);
  343. var
  344. tmpref, ref: treference;
  345. location: pcgparalocation;
  346. sizeleft: aint;
  347. adjusttail : boolean;
  348. begin
  349. location := paraloc.location;
  350. tmpref := r;
  351. sizeleft := paraloc.intsize;
  352. adjusttail := false;
  353. while assigned(location) do begin
  354. case location^.loc of
  355. LOC_REGISTER, LOC_CREGISTER:
  356. begin
  357. if not(size in [OS_NO,OS_128,OS_S128]) then
  358. a_load_ref_reg(list, size, location^.size, tmpref,
  359. location^.register)
  360. else begin
  361. { load non-integral sized memory location into register. This
  362. memory location be 1-sizeleft byte sized.
  363. Always assume that this memory area is properly aligned, eg. start
  364. loading the larger quantities for "odd" quantities first }
  365. case sizeleft of
  366. 1,2,4,8 :
  367. a_load_ref_reg(list, int_cgsize(sizeleft), location^.size, tmpref,
  368. location^.register);
  369. 3 : begin
  370. a_reg_alloc(list, NR_R12);
  371. a_load_ref_reg(list, OS_16, location^.size, tmpref,
  372. NR_R12);
  373. inc(tmpref.offset, tcgsize2size[OS_16]);
  374. a_load_ref_reg(list, OS_8, location^.size, tmpref,
  375. location^.register);
  376. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 40));
  377. a_reg_dealloc(list, NR_R12);
  378. end;
  379. 5 : begin
  380. a_reg_alloc(list, NR_R12);
  381. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  382. inc(tmpref.offset, tcgsize2size[OS_32]);
  383. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  384. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 24));
  385. a_reg_dealloc(list, NR_R12);
  386. end;
  387. 6 : begin
  388. a_reg_alloc(list, NR_R12);
  389. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  390. inc(tmpref.offset, tcgsize2size[OS_32]);
  391. a_load_ref_reg(list, OS_16, location^.size, tmpref, location^.register);
  392. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 16, 16));
  393. a_reg_dealloc(list, NR_R12);
  394. end;
  395. 7 : begin
  396. a_reg_alloc(list, NR_R12);
  397. a_reg_alloc(list, NR_R0);
  398. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  399. inc(tmpref.offset, tcgsize2size[OS_32]);
  400. a_load_ref_reg(list, OS_16, location^.size, tmpref, NR_R0);
  401. inc(tmpref.offset, tcgsize2size[OS_16]);
  402. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  403. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, NR_R0, NR_R12, 16, 16));
  404. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R0, 8, 8));
  405. a_reg_dealloc(list, NR_R0);
  406. a_reg_dealloc(list, NR_R12);
  407. end;
  408. else begin
  409. { still > 8 bytes to load, so load data single register now }
  410. a_load_ref_reg(list, location^.size, location^.size, tmpref,
  411. location^.register);
  412. { the block is > 8 bytes, so we have to store any bytes not
  413. a multiple of the register size beginning with the MSB }
  414. adjusttail := true;
  415. end;
  416. end;
  417. if (adjusttail) and (sizeleft < sizeof(pint)) then
  418. a_op_const_reg(list, OP_SHL, OS_INT,
  419. (sizeof(pint) - sizeleft) * sizeof(pint),
  420. location^.register);
  421. end;
  422. end;
  423. LOC_REFERENCE:
  424. begin
  425. reference_reset_base(ref, location^.reference.index,
  426. location^.reference.offset,paraloc.alignment);
  427. g_concatcopy(list, tmpref, ref, sizeleft);
  428. if assigned(location^.next) then
  429. internalerror(2005010710);
  430. end;
  431. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  432. case location^.size of
  433. OS_F32, OS_F64:
  434. a_loadfpu_ref_reg(list, location^.size, location^.size, tmpref, location^.register);
  435. else
  436. internalerror(2002072801);
  437. end;
  438. LOC_VOID:
  439. { nothing to do }
  440. ;
  441. else
  442. internalerror(2002081103);
  443. end;
  444. inc(tmpref.offset, tcgsize2size[location^.size]);
  445. dec(sizeleft, tcgsize2size[location^.size]);
  446. location := location^.next;
  447. end;
  448. end;
  449. { calling a procedure by name }
  450. procedure tcgppc.a_call_name(list: TAsmList; const s: string; weak: boolean);
  451. begin
  452. if (target_info.system <> system_powerpc64_darwin) then
  453. a_call_name_direct(list, s, weak, false, true)
  454. else
  455. begin
  456. list.concat(taicpu.op_sym(A_BL,get_darwin_call_stub(s,weak)));
  457. include(current_procinfo.flags,pi_do_call);
  458. end;
  459. end;
  460. procedure tcgppc.a_call_name_direct(list: TAsmList; s: string; weak: boolean; prependDot : boolean; addNOP : boolean; includeCall : boolean);
  461. begin
  462. if (prependDot) then
  463. s := '.' + s;
  464. if not(weak) then
  465. list.concat(taicpu.op_sym(A_BL, current_asmdata.RefAsmSymbol(s)))
  466. else
  467. list.concat(taicpu.op_sym(A_BL, current_asmdata.WeakRefAsmSymbol(s)));
  468. if (addNOP) then
  469. list.concat(taicpu.op_none(A_NOP));
  470. if (includeCall) then
  471. include(current_procinfo.flags, pi_do_call);
  472. end;
  473. { calling a procedure by address }
  474. procedure tcgppc.a_call_reg(list: TAsmList; reg: tregister);
  475. var
  476. tmpref: treference;
  477. tempreg : TRegister;
  478. begin
  479. if (target_info.system = system_powerpc64_darwin) then
  480. inherited a_call_reg(list,reg)
  481. else if (not (cs_opt_size in current_settings.optimizerswitches)) then begin
  482. tempreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  483. { load actual function entry (reg contains the reference to the function descriptor)
  484. into tempreg }
  485. reference_reset_base(tmpref, reg, 0, sizeof(pint));
  486. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, tempreg);
  487. { save TOC pointer in stackframe }
  488. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF, 8);
  489. a_load_reg_ref(list, OS_ADDR, OS_ADDR, NR_RTOC, tmpref);
  490. { move actual function pointer to CTR register }
  491. list.concat(taicpu.op_reg(A_MTCTR, tempreg));
  492. { load new TOC pointer from function descriptor into RTOC register }
  493. reference_reset_base(tmpref, reg, tcgsize2size[OS_ADDR], 8);
  494. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  495. { load new environment pointer from function descriptor into R11 register }
  496. reference_reset_base(tmpref, reg, 2*tcgsize2size[OS_ADDR], 8);
  497. a_reg_alloc(list, NR_R11);
  498. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_R11);
  499. { call function }
  500. list.concat(taicpu.op_none(A_BCTRL));
  501. a_reg_dealloc(list, NR_R11);
  502. end else begin
  503. { call ptrgl helper routine which expects the pointer to the function descriptor
  504. in R11 }
  505. a_reg_alloc(list, NR_R11);
  506. a_load_reg_reg(list, OS_ADDR, OS_ADDR, reg, NR_R11);
  507. a_call_name_direct(list, '.ptrgl', false, false, false);
  508. a_reg_dealloc(list, NR_R11);
  509. end;
  510. { we need to load the old RTOC from stackframe because we changed it}
  511. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF, 8);
  512. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  513. include(current_procinfo.flags, pi_do_call);
  514. end;
  515. {********************** load instructions ********************}
  516. procedure tcgppc.a_load_const_reg(list: TAsmList; size: TCGSize; a: aint;
  517. reg: TRegister);
  518. { loads a 32 bit constant into the given register, using an optimal instruction sequence.
  519. This is either LIS, LI or LI+ADDIS.
  520. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  521. sign extension was performed) }
  522. function load32bitconstant(list : TAsmList; size : TCGSize; a : longint;
  523. reg : TRegister) : boolean;
  524. var
  525. is_half_signed : byte;
  526. begin
  527. { if the lower 16 bits are zero, do a single LIS }
  528. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  529. list.concat(taicpu.op_reg_const(A_LIS, reg, smallint(hi(a))));
  530. load32bitconstant := longint(a) < 0;
  531. end else begin
  532. is_half_signed := ord(smallint(lo(a)) < 0);
  533. list.concat(taicpu.op_reg_const(A_LI, reg, smallint(a and $ffff)));
  534. if smallint(hi(a) + is_half_signed) <> 0 then begin
  535. list.concat(taicpu.op_reg_reg_const(A_ADDIS, reg, reg, smallint(hi(a) + is_half_signed)));
  536. end;
  537. load32bitconstant := (smallint(a) < 0) or (a < 0);
  538. end;
  539. end;
  540. { loads a 32 bit constant into R0, using an optimal instruction sequence.
  541. This is either LIS, LI or LI+ORIS.
  542. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  543. sign extension was performed) }
  544. function load32bitconstantR0(list : TAsmList; size : TCGSize; a : longint) : boolean;
  545. begin
  546. { if it's a value we can load with a single LI, do it }
  547. if (a >= low(smallint)) and (a <= high(smallint)) then begin
  548. list.concat(taicpu.op_reg_const(A_LI, NR_R0, smallint(a)));
  549. end else begin
  550. { if the lower 16 bits are zero, do a single LIS }
  551. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, smallint(a shr 16)));
  552. if (smallint(a) <> 0) then begin
  553. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(a)));
  554. end;
  555. end;
  556. load32bitconstantR0 := a < 0;
  557. end;
  558. { emits the code to load a constant by emitting various instructions into the output
  559. code}
  560. procedure loadConstantNormal(list: TAsmList; size : TCgSize; a: aint; reg: TRegister);
  561. var
  562. extendssign : boolean;
  563. instr : taicpu;
  564. begin
  565. if (lo(a) = 0) and (hi(a) <> 0) then begin
  566. { load only upper 32 bits, and shift }
  567. load32bitconstant(list, size, longint(hi(a)), reg);
  568. list.concat(taicpu.op_reg_reg_const(A_SLDI, reg, reg, 32));
  569. end else begin
  570. { load lower 32 bits }
  571. extendssign := load32bitconstant(list, size, longint(lo(a)), reg);
  572. if (extendssign) and (hi(a) = 0) then
  573. { if upper 32 bits are zero, but loading the lower 32 bit resulted in automatic
  574. sign extension, clear those bits }
  575. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, reg, reg, 0, 32))
  576. else if (not
  577. ((extendssign and (longint(hi(a)) = -1)) or
  578. ((not extendssign) and (hi(a)=0)))
  579. ) then begin
  580. { only load the upper 32 bits, if the automatic sign extension is not okay,
  581. that is, _not_ if
  582. - loading the lower 32 bits resulted in -1 in the upper 32 bits, and the upper
  583. 32 bits should contain -1
  584. - loading the lower 32 bits resulted in 0 in the upper 32 bits, and the upper
  585. 32 bits should contain 0 }
  586. a_reg_alloc(list, NR_R0);
  587. load32bitconstantR0(list, size, longint(hi(a)));
  588. { combine both registers }
  589. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, reg, NR_R0, 32, 0));
  590. a_reg_dealloc(list, NR_R0);
  591. end;
  592. end;
  593. end;
  594. {$IFDEF EXTDEBUG}
  595. var
  596. astring : string;
  597. {$ENDIF EXTDEBUG}
  598. begin
  599. {$IFDEF EXTDEBUG}
  600. astring := 'a_load_const_reg ' + inttostr(hi(a)) + ' ' + inttostr(lo(a)) + ' ' + inttostr(ord(size)) + ' ' + inttostr(tcgsize2size[size]) + ' ' + hexstr(a, 16);
  601. list.concat(tai_comment.create(strpnew(astring)));
  602. {$ENDIF EXTDEBUG}
  603. if not (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  604. internalerror(2002090902);
  605. { if PIC or basic optimizations are enabled, and the number of instructions which would be
  606. required to load the value is greater than 2, store (and later load) the value from there }
  607. // if (((cs_opt_peephole in current_settings.optimizerswitches) or (cs_create_pic in current_settings.moduleswitches)) and
  608. // (getInstructionLength(a) > 2)) then
  609. // loadConstantPIC(list, size, a, reg)
  610. // else
  611. loadConstantNormal(list, size, a, reg);
  612. end;
  613. procedure tcgppc.a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize;
  614. const ref: treference; reg: tregister);
  615. const
  616. LoadInstr: array[OS_8..OS_S64, boolean, boolean] of TAsmOp =
  617. { indexed? updating? }
  618. (((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  619. ((A_LHZ, A_LHZU), (A_LHZX, A_LHZUX)),
  620. ((A_LWZ, A_LWZU), (A_LWZX, A_LWZUX)),
  621. ((A_LD, A_LDU), (A_LDX, A_LDUX)),
  622. { 128bit stuff too }
  623. ((A_NONE, A_NONE), (A_NONE, A_NONE)),
  624. { there's no load-byte-with-sign-extend :( }
  625. ((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  626. ((A_LHA, A_LHAU), (A_LHAX, A_LHAUX)),
  627. { there's no load-word-arithmetic-indexed with update, simulate it in code :( }
  628. ((A_LWA, A_NOP), (A_LWAX, A_LWAUX)),
  629. ((A_LD, A_LDU), (A_LDX, A_LDUX))
  630. );
  631. var
  632. op: tasmop;
  633. ref2: treference;
  634. tmpreg: tregister;
  635. begin
  636. {$IFDEF EXTDEBUG}
  637. list.concat(tai_comment.create(strpnew('a_load_ref_reg ' + ref2string(ref))));
  638. {$ENDIF EXTDEBUG}
  639. if not (fromsize in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  640. internalerror(2002090904);
  641. { the caller is expected to have adjusted the reference already
  642. in this case }
  643. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  644. fromsize := tosize;
  645. ref2 := ref;
  646. fixref(list, ref2);
  647. op := loadinstr[fromsize, ref2.index <> NR_NO, false];
  648. { there is no LWAU instruction, simulate using ADDI and LWA }
  649. if (op = A_NOP) then begin
  650. list.concat(taicpu.op_reg_reg_const(A_ADDI, reg, reg, ref2.offset));
  651. ref2.offset := 0;
  652. op := A_LWA;
  653. end;
  654. a_load_store(list, op, reg, ref2);
  655. { sign extend shortint if necessary (because there is
  656. no load instruction to sign extend an 8 bit value automatically)
  657. and mask out extra sign bits when loading from a smaller
  658. signed to a larger unsigned type (where it matters) }
  659. if (fromsize = OS_S8) then begin
  660. a_load_reg_reg(list, OS_8, OS_S8, reg, reg);
  661. a_load_reg_reg(list, OS_S8, tosize, reg, reg);
  662. end else if (fromsize = OS_S16) and (tosize = OS_32) then
  663. a_load_reg_reg(list, fromsize, tosize, reg, reg);
  664. end;
  665. procedure tcgppc.a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize;
  666. reg1, reg2: tregister);
  667. var
  668. instr: TAiCpu;
  669. bytesize : byte;
  670. begin
  671. {$ifdef extdebug}
  672. list.concat(tai_comment.create(strpnew('a_load_reg_reg from : ' + cgsize2string(fromsize) + ' to ' + cgsize2string(tosize))));
  673. {$endif}
  674. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  675. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  676. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  677. ( is_signed_cgsize(fromsize) and (not is_signed_cgsize(tosize)) and
  678. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> sizeof(pint)) ) then begin
  679. case tosize of
  680. OS_S8:
  681. instr := taicpu.op_reg_reg(A_EXTSB,reg2,reg1);
  682. OS_S16:
  683. instr := taicpu.op_reg_reg(A_EXTSH,reg2,reg1);
  684. OS_S32:
  685. instr := taicpu.op_reg_reg(A_EXTSW,reg2,reg1);
  686. OS_8, OS_16, OS_32:
  687. instr := taicpu.op_reg_reg_const_const(A_RLDICL, reg2, reg1, 0, (8-tcgsize2size[tosize])*8);
  688. OS_S64, OS_64:
  689. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  690. end;
  691. end else
  692. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  693. list.concat(instr);
  694. rg[R_INTREGISTER].add_move_instruction(instr);
  695. end;
  696. procedure tcgppc.a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister);
  697. begin
  698. {$ifdef extdebug}
  699. list.concat(tai_comment.create(strpnew('a_load_subsetreg_reg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' tosize = ' + cgsize2string(tosize))));
  700. {$endif}
  701. { do the extraction if required and then extend the sign correctly. (The latter is actually required only for signed subsets
  702. and if that subset is not >= the tosize). }
  703. if (sreg.startbit <> 0) or
  704. (sreg.bitlen <> tcgsize2size[subsetsize]*8) then begin
  705. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, destreg, sreg.subsetreg, (64 - sreg.startbit) and 63, 64 - sreg.bitlen));
  706. if (subsetsize in [OS_S8..OS_S128]) then
  707. if ((sreg.bitlen mod 8) = 0) then begin
  708. a_load_reg_reg(list, tcgsize2unsigned[subsetsize], subsetsize, destreg, destreg);
  709. a_load_reg_reg(list, subsetsize, tosize, destreg, destreg);
  710. end else begin
  711. a_op_const_reg(list,OP_SHL,OS_INT,64-sreg.bitlen,destreg);
  712. a_op_const_reg(list,OP_SAR,OS_INT,64-sreg.bitlen,destreg);
  713. end;
  714. end else begin
  715. a_load_reg_reg(list, tcgsize2unsigned[sreg.subsetregsize], subsetsize, sreg.subsetreg, destreg);
  716. a_load_reg_reg(list, subsetsize, tosize, destreg, destreg);
  717. end;
  718. end;
  719. procedure tcgppc.a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt);
  720. begin
  721. {$ifdef extdebug}
  722. list.concat(tai_comment.create(strpnew('a_load_reg_subsetreg fromsize = ' + cgsize2string(fromsize) + ' subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + IntToStr(sreg.startbit))));
  723. {$endif}
  724. if (slopt in [SL_SETZERO,SL_SETMAX]) then
  725. inherited a_load_regconst_subsetreg_intern(list,fromsize,subsetsize,fromreg,sreg,slopt)
  726. else if (sreg.bitlen <> sizeof(aint)*8) then
  727. { simply use the INSRDI instruction }
  728. list.concat(taicpu.op_reg_reg_const_const(A_INSRDI, sreg.subsetreg, fromreg, sreg.bitlen, (64 - (sreg.startbit + sreg.bitlen)) and 63))
  729. else
  730. a_load_reg_reg(list, fromsize, subsetsize, fromreg, sreg.subsetreg);
  731. end;
  732. procedure tcgppc.a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize;
  733. a: aint; const sreg: tsubsetregister);
  734. var
  735. tmpreg : TRegister;
  736. begin
  737. {$ifdef extdebug}
  738. list.concat(tai_comment.create(strpnew('a_load_const_subsetreg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' a = ' + intToStr(a))));
  739. {$endif}
  740. { loading the constant into the lowest bits of a temp register and then inserting is
  741. better than loading some usually large constants and do some masking and shifting on ppc64 }
  742. tmpreg := getintregister(list,subsetsize);
  743. a_load_const_reg(list,subsetsize,a,tmpreg);
  744. a_load_reg_subsetreg(list, subsetsize, subsetsize, tmpreg, sreg);
  745. end;
  746. procedure tcgppc.a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  747. aint; reg: TRegister);
  748. begin
  749. a_op_const_reg_reg(list, op, size, a, reg, reg);
  750. end;
  751. procedure tcgppc.a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  752. dst: TRegister);
  753. begin
  754. a_op_reg_reg_reg(list, op, size, src, dst, dst);
  755. end;
  756. procedure tcgppc.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  757. size: tcgsize; a: aint; src, dst: tregister);
  758. var
  759. useReg : boolean;
  760. procedure do_lo_hi(loOp, hiOp : TAsmOp);
  761. begin
  762. { Optimization for logical ops (excluding AND), trying to do this as efficiently
  763. as possible by only generating code for the affected halfwords. Note that all
  764. the instructions handled here must have "X op 0 = X" for every halfword. }
  765. usereg := false;
  766. if (aword(a) > high(dword)) then begin
  767. usereg := true;
  768. end else begin
  769. if (word(a) <> 0) then begin
  770. list.concat(taicpu.op_reg_reg_const(loOp, dst, src, word(a)));
  771. if (word(a shr 16) <> 0) then
  772. list.concat(taicpu.op_reg_reg_const(hiOp, dst, dst, word(a shr 16)));
  773. end else if (word(a shr 16) <> 0) then
  774. list.concat(taicpu.op_reg_reg_const(hiOp, dst, src, word(a shr 16)));
  775. end;
  776. end;
  777. procedure do_lo_hi_and;
  778. begin
  779. { optimization logical and with immediate: only use "andi." for 16 bit
  780. ands, otherwise use register method. Doing this for 32 bit constants
  781. would not give any advantage to the register method (via useReg := true),
  782. requiring a scratch register and three instructions. }
  783. usereg := false;
  784. if (aword(a) > high(word)) then
  785. usereg := true
  786. else
  787. list.concat(taicpu.op_reg_reg_const(A_ANDI_, dst, src, word(a)));
  788. end;
  789. procedure do_constant_div(list : TAsmList; size : TCgSize; a : aint; src, dst : TRegister;
  790. signed : boolean);
  791. const
  792. negops : array[boolean] of tasmop = (A_NEG, A_NEGO);
  793. var
  794. magic, shift : int64;
  795. u_magic : qword;
  796. u_shift : byte;
  797. u_add : boolean;
  798. power : byte;
  799. isNegPower : boolean;
  800. divreg : tregister;
  801. begin
  802. if (a = 0) then begin
  803. internalerror(2005061701);
  804. end else if (a = 1) then begin
  805. cg.a_load_reg_reg(current_asmdata.CurrAsmList, OS_INT, OS_INT, src, dst);
  806. end else if (a = -1) and (signed) then begin
  807. { note: only in the signed case possible..., may overflow }
  808. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(negops[cs_check_overflow in current_settings.localswitches], dst, src));
  809. end else if (ispowerof2(a, power, isNegPower)) then begin
  810. if (signed) then begin
  811. { From "The PowerPC Compiler Writer's Guide", pg. 52ff }
  812. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, power,
  813. src, dst);
  814. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_ADDZE, dst, dst));
  815. if (isNegPower) then
  816. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  817. end else begin
  818. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, power, src, dst)
  819. end;
  820. end else begin
  821. { replace division by multiplication, both implementations }
  822. { from "The PowerPC Compiler Writer's Guide" pg. 53ff }
  823. divreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  824. if (signed) then begin
  825. getmagic_signedN(sizeof(aInt)*8, a, magic, shift);
  826. { load magic value }
  827. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, magic, divreg);
  828. { multiply }
  829. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHD, dst, src, divreg));
  830. { add/subtract numerator }
  831. if (a > 0) and (magic < 0) then begin
  832. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, src, dst, dst);
  833. end else if (a < 0) and (magic > 0) then begin
  834. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, src, dst, dst);
  835. end;
  836. { shift shift places to the right (arithmetic) }
  837. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, shift, dst, dst);
  838. { extract and add sign bit }
  839. if (a >= 0) then begin
  840. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, src, divreg);
  841. end else begin
  842. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, dst, divreg);
  843. end;
  844. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, dst, divreg, dst);
  845. end else begin
  846. getmagic_unsignedN(sizeof(aWord)*8, a, u_magic, u_add, u_shift);
  847. { load magic in divreg }
  848. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, aint(u_magic), divreg);
  849. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHDU, dst, src, divreg));
  850. if (u_add) then begin
  851. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, dst, src, divreg);
  852. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 1, divreg, divreg);
  853. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, divreg, dst, divreg);
  854. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift-1, divreg, dst);
  855. end else begin
  856. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift, dst, dst);
  857. end;
  858. end;
  859. end;
  860. end;
  861. var
  862. scratchreg: tregister;
  863. shift : byte;
  864. shiftmask : longint;
  865. isneg : boolean;
  866. begin
  867. { subtraction is the same as addition with negative constant }
  868. if op = OP_SUB then begin
  869. a_op_const_reg_reg(list, OP_ADD, size, -a, src, dst);
  870. exit;
  871. end;
  872. {$IFDEF EXTDEBUG}
  873. list.concat(tai_comment.create(strpnew('a_op_const_reg_reg ' + cgop2string(op))));
  874. {$ENDIF EXTDEBUG}
  875. { This case includes some peephole optimizations for the various operations,
  876. (e.g. AND, OR, XOR, ..) - can't this be done at some higher level,
  877. independent of architecture? }
  878. { assume that we do not need a scratch register for the operation }
  879. useReg := false;
  880. case (op) of
  881. OP_DIV, OP_IDIV:
  882. if (cs_opt_level1 in current_settings.optimizerswitches) then
  883. do_constant_div(list, size, a, src, dst, op = OP_IDIV)
  884. else
  885. usereg := true;
  886. OP_IMUL, OP_MUL:
  887. { idea: factorize constant multiplicands and use adds/shifts with few factors;
  888. however, even a 64 bit multiply is already quite fast on PPC64 }
  889. if (a = 0) then
  890. a_load_const_reg(list, size, 0, dst)
  891. else if (a = -1) then
  892. list.concat(taicpu.op_reg_reg(A_NEG, dst, dst))
  893. else if (a = 1) then
  894. a_load_reg_reg(list, OS_INT, OS_INT, src, dst)
  895. else if ispowerof2(a, shift, isneg) then begin
  896. list.concat(taicpu.op_reg_reg_const(A_SLDI, dst, src, shift));
  897. if (isneg) then
  898. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  899. end else if (a >= low(smallint)) and (a <= high(smallint)) then
  900. list.concat(taicpu.op_reg_reg_const(A_MULLI, dst, src,
  901. smallint(a)))
  902. else
  903. usereg := true;
  904. OP_ADD:
  905. if (a = 0) then
  906. a_load_reg_reg(list, size, size, src, dst)
  907. else if (a >= low(smallint)) and (a <= high(smallint)) then
  908. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst, src, smallint(a)))
  909. else
  910. useReg := true;
  911. OP_OR:
  912. if (a = 0) then
  913. a_load_reg_reg(list, size, size, src, dst)
  914. else if (a = -1) then
  915. a_load_const_reg(list, size, -1, dst)
  916. else
  917. do_lo_hi(A_ORI, A_ORIS);
  918. OP_AND:
  919. if (a = 0) then
  920. a_load_const_reg(list, size, 0, dst)
  921. else if (a = -1) then
  922. a_load_reg_reg(list, size, size, src, dst)
  923. else
  924. do_lo_hi_and;
  925. OP_XOR:
  926. if (a = 0) then
  927. a_load_reg_reg(list, size, size, src, dst)
  928. else if (a = -1) then
  929. list.concat(taicpu.op_reg_reg(A_NOT, dst, src))
  930. else
  931. do_lo_hi(A_XORI, A_XORIS);
  932. OP_ROL:
  933. begin
  934. if (size in [OS_64, OS_S64]) then begin
  935. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, dst, src, a and 63, 0));
  936. end else if (size in [OS_32, OS_S32]) then begin
  937. list.concat(taicpu.op_reg_reg_const_const_const(A_RLWINM, dst, src, a and 31, 0, 31));
  938. end else begin
  939. internalerror(2008091303);
  940. end;
  941. end;
  942. OP_ROR:
  943. begin
  944. if (size in [OS_64, OS_S64]) then begin
  945. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, dst, src, ((64 - a) and 63), 0));
  946. end else if (size in [OS_32, OS_S32]) then begin
  947. list.concat(taicpu.op_reg_reg_const_const_const(A_RLWINM, dst, src, (32 - a) and 31, 0, 31));
  948. end else begin
  949. internalerror(2008091304);
  950. end;
  951. end;
  952. OP_SHL, OP_SHR, OP_SAR:
  953. begin
  954. if (size in [OS_64, OS_S64]) then
  955. shift := 6
  956. else
  957. shift := 5;
  958. shiftmask := (1 shl shift)-1;
  959. if (a and shiftmask) <> 0 then begin
  960. list.concat(taicpu.op_reg_reg_const(
  961. TShiftOpCG2AsmOpConst[size in [OS_64, OS_S64], op], dst, src, a and shiftmask));
  962. end else
  963. a_load_reg_reg(list, size, size, src, dst);
  964. if ((a shr shift) <> 0) then
  965. internalError(68991);
  966. end
  967. else
  968. internalerror(200109091);
  969. end;
  970. { if all else failed, load the constant in a register and then
  971. perform the operation }
  972. if (useReg) then begin
  973. scratchreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  974. a_load_const_reg(list, size, a, scratchreg);
  975. a_op_reg_reg_reg(list, op, size, scratchreg, src, dst);
  976. end else
  977. maybeadjustresult(list, op, size, dst);
  978. end;
  979. procedure tcgppc.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  980. size: tcgsize; src1, src2, dst: tregister);
  981. const
  982. op_reg_reg_opcg2asmop32: array[TOpCG] of tasmop =
  983. (A_NONE, A_MR, A_ADD, A_AND, A_DIVWU, A_DIVW, A_MULLW, A_MULLW, A_NEG, A_NOT, A_OR,
  984. A_SRAW, A_SLW, A_SRW, A_SUB, A_XOR, A_NONE, A_NONE);
  985. op_reg_reg_opcg2asmop64: array[TOpCG] of tasmop =
  986. (A_NONE, A_MR, A_ADD, A_AND, A_DIVDU, A_DIVD, A_MULLD, A_MULLD, A_NEG, A_NOT, A_OR,
  987. A_SRAD, A_SLD, A_SRD, A_SUB, A_XOR, A_NONE, A_NONE);
  988. var
  989. tmpreg : TRegister;
  990. begin
  991. case op of
  992. OP_NEG, OP_NOT:
  993. begin
  994. list.concat(taicpu.op_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src1));
  995. if (op = OP_NOT) and not (size in [OS_64, OS_S64]) then
  996. { zero/sign extend result again, fromsize is not important here }
  997. a_load_reg_reg(list, OS_S64, size, dst, dst)
  998. end;
  999. OP_ROL:
  1000. begin
  1001. if (size in [OS_64, OS_S64]) then begin
  1002. list.concat(taicpu.op_reg_reg_reg_const(A_RLDCL, dst, src2, src1, 0));
  1003. end else if (size in [OS_32, OS_S32]) then begin
  1004. list.concat(taicpu.op_reg_reg_reg_const_const(A_RLWNM, dst, src2, src1, 0, 31));
  1005. end else begin
  1006. internalerror(2008091301);
  1007. end;
  1008. end;
  1009. OP_ROR:
  1010. begin
  1011. tmpreg := getintregister(current_asmdata.CurrAsmList, OS_INT);
  1012. list.concat(taicpu.op_reg_reg(A_NEG, tmpreg, src1));
  1013. if (size in [OS_64, OS_S64]) then begin
  1014. list.concat(taicpu.op_reg_reg_reg_const(A_RLDCL, dst, src2, tmpreg, 0));
  1015. end else if (size in [OS_32, OS_S32]) then begin
  1016. list.concat(taicpu.op_reg_reg_reg_const_const(A_RLWNM, dst, src2, tmpreg, 0, 31));
  1017. end else begin
  1018. internalerror(2008091302);
  1019. end;
  1020. end;
  1021. else
  1022. if (size in [OS_64, OS_S64]) then begin
  1023. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src2,
  1024. src1));
  1025. end else begin
  1026. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop32[op], dst, src2,
  1027. src1));
  1028. maybeadjustresult(list, op, size, dst);
  1029. end;
  1030. end;
  1031. end;
  1032. {*************** compare instructructions ****************}
  1033. procedure tcgppc.a_cmp_const_reg_label(list: TAsmList; size: tcgsize;
  1034. cmp_op: topcmp; a: aint; reg: tregister; l: tasmlabel);
  1035. const
  1036. { unsigned useconst 32bit-op }
  1037. cmpop_table : array[boolean, boolean, boolean] of TAsmOp = (
  1038. ((A_CMPD, A_CMPW), (A_CMPDI, A_CMPWI)),
  1039. ((A_CMPLD, A_CMPLW), (A_CMPLDI, A_CMPLWI))
  1040. );
  1041. var
  1042. tmpreg : TRegister;
  1043. signed, useconst : boolean;
  1044. opsize : TCgSize;
  1045. op : TAsmOp;
  1046. begin
  1047. {$IFDEF EXTDEBUG}
  1048. list.concat(tai_comment.create(strpnew('a_cmp_const_reg_label ' + cgsize2string(size) + ' ' + booltostr(cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE]) + ' ' + inttostr(a) )));
  1049. {$ENDIF EXTDEBUG}
  1050. signed := cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE];
  1051. { in the following case, we generate more efficient code when
  1052. signed is true }
  1053. if (cmp_op in [OC_EQ, OC_NE]) and
  1054. (aword(a) > $FFFF) then
  1055. signed := true;
  1056. opsize := size;
  1057. { do we need to change the operand size because ppc64 only supports 32 and
  1058. 64 bit compares? }
  1059. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then begin
  1060. if (signed) then
  1061. opsize := OS_S32
  1062. else
  1063. opsize := OS_32;
  1064. a_load_reg_reg(current_asmdata.CurrAsmList, size, opsize, reg, reg);
  1065. end;
  1066. { can we use immediate compares? }
  1067. useconst := (signed and ( (a >= low(smallint)) and (a <= high(smallint)))) or
  1068. ((not signed) and (aword(a) <= $FFFF));
  1069. op := cmpop_table[not signed, useconst, opsize in [OS_32, OS_S32]];
  1070. if (useconst) then begin
  1071. list.concat(taicpu.op_reg_reg_const(op, NR_CR0, reg, a));
  1072. end else begin
  1073. tmpreg := getintregister(current_asmdata.CurrAsmList, OS_INT);
  1074. a_load_const_reg(current_asmdata.CurrAsmList, opsize, a, tmpreg);
  1075. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg, tmpreg));
  1076. end;
  1077. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1078. end;
  1079. procedure tcgppc.a_cmp_reg_reg_label(list: TAsmList; size: tcgsize;
  1080. cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  1081. var
  1082. op: tasmop;
  1083. begin
  1084. {$IFDEF extdebug}
  1085. list.concat(tai_comment.create(strpnew('a_cmp_reg_reg_label, size ' + cgsize2string(size) + ' op ' + inttostr(ord(cmp_op)))));
  1086. {$ENDIF extdebug}
  1087. {$note Commented out below check because of compiler weirdness}
  1088. {
  1089. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then
  1090. internalerror(200606041);
  1091. }
  1092. if cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE] then
  1093. if (size in [OS_64, OS_S64]) then
  1094. op := A_CMPD
  1095. else
  1096. op := A_CMPW
  1097. else
  1098. if (size in [OS_64, OS_S64]) then
  1099. op := A_CMPLD
  1100. else
  1101. op := A_CMPLW;
  1102. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg2, reg1));
  1103. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1104. end;
  1105. procedure tcgppc.a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  1106. var
  1107. p: taicpu;
  1108. begin
  1109. if (prependDot) then
  1110. s := '.' + s;
  1111. p := taicpu.op_sym(A_B, current_asmdata.RefAsmSymbol(s));
  1112. p.is_jmp := true;
  1113. list.concat(p)
  1114. end;
  1115. procedure tcgppc.a_jmp_name(list: TAsmList; const s: string);
  1116. var
  1117. p: taicpu;
  1118. begin
  1119. if (target_info.system = system_powerpc64_darwin) then
  1120. begin
  1121. p := taicpu.op_sym(A_B,get_darwin_call_stub(s,false));
  1122. p.is_jmp := true;
  1123. list.concat(p)
  1124. end
  1125. else
  1126. a_jmp_name_direct(list, s, true);
  1127. end;
  1128. procedure tcgppc.a_jmp_always(list: TAsmList; l: tasmlabel);
  1129. begin
  1130. a_jmp(list, A_B, C_None, 0, l);
  1131. end;
  1132. procedure tcgppc.a_jmp_flags(list: TAsmList; const f: TResFlags; l:
  1133. tasmlabel);
  1134. var
  1135. c: tasmcond;
  1136. begin
  1137. c := flags_to_cond(f);
  1138. a_jmp(list, A_BC, c.cond, c.cr - RS_CR0, l);
  1139. end;
  1140. procedure tcgppc.g_flags2reg(list: TAsmList; size: TCgSize; const f:
  1141. TResFlags; reg: TRegister);
  1142. var
  1143. testbit: byte;
  1144. bitvalue: boolean;
  1145. begin
  1146. { get the bit to extract from the conditional register + its requested value (0 or 1) }
  1147. testbit := ((f.cr - RS_CR0) * 4);
  1148. case f.flag of
  1149. F_EQ, F_NE:
  1150. begin
  1151. inc(testbit, 2);
  1152. bitvalue := f.flag = F_EQ;
  1153. end;
  1154. F_LT, F_GE:
  1155. begin
  1156. bitvalue := f.flag = F_LT;
  1157. end;
  1158. F_GT, F_LE:
  1159. begin
  1160. inc(testbit);
  1161. bitvalue := f.flag = F_GT;
  1162. end;
  1163. else
  1164. internalerror(200112261);
  1165. end;
  1166. { load the conditional register in the destination reg }
  1167. list.concat(taicpu.op_reg(A_MFCR, reg));
  1168. { we will move the bit that has to be tested to bit 0 by rotating left }
  1169. testbit := (testbit + 1) and 31;
  1170. { extract bit }
  1171. list.concat(taicpu.op_reg_reg_const_const_const(
  1172. A_RLWINM,reg,reg,testbit,31,31));
  1173. { if we need the inverse, xor with 1 }
  1174. if not bitvalue then
  1175. list.concat(taicpu.op_reg_reg_const(A_XORI, reg, reg, 1));
  1176. end;
  1177. { *********** entry/exit code and address loading ************ }
  1178. procedure tcgppc.g_save_registers(list: TAsmList);
  1179. begin
  1180. { this work is done in g_proc_entry; additionally it is not safe
  1181. to use it because it is called at some weird time }
  1182. end;
  1183. procedure tcgppc.g_restore_registers(list: TAsmList);
  1184. begin
  1185. { this work is done in g_proc_exit; mainly because it is not safe to
  1186. put the register restore code here because it is called at some weird time }
  1187. end;
  1188. procedure tcgppc.calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  1189. var
  1190. reg : TSuperRegister;
  1191. begin
  1192. fprcount := 0;
  1193. firstfpr := RS_F31;
  1194. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1195. for reg := RS_F14 to RS_F31 do
  1196. if reg in rg[R_FPUREGISTER].used_in_proc then begin
  1197. fprcount := ord(RS_F31)-ord(reg)+1;
  1198. firstfpr := reg;
  1199. break;
  1200. end;
  1201. end;
  1202. procedure tcgppc.calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  1203. var
  1204. reg : TSuperRegister;
  1205. begin
  1206. gprcount := 0;
  1207. firstgpr := RS_R31;
  1208. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1209. for reg := RS_R14 to RS_R31 do
  1210. if reg in rg[R_INTREGISTER].used_in_proc then begin
  1211. gprcount := ord(RS_R31)-ord(reg)+1;
  1212. firstgpr := reg;
  1213. break;
  1214. end;
  1215. end;
  1216. procedure tcgppc.profilecode_savepara(para : tparavarsym; list : TAsmList);
  1217. begin
  1218. case (para.paraloc[calleeside].location^.loc) of
  1219. LOC_REGISTER, LOC_CREGISTER:
  1220. a_load_reg_ref(list, OS_INT, para.paraloc[calleeside].Location^.size,
  1221. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1222. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1223. a_loadfpu_reg_ref(list, para.paraloc[calleeside].Location^.size,
  1224. para.paraloc[calleeside].Location^.size,
  1225. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1226. LOC_MMREGISTER, LOC_CMMREGISTER:
  1227. { not supported }
  1228. internalerror(2006041801);
  1229. end;
  1230. end;
  1231. procedure tcgppc.profilecode_restorepara(para : tparavarsym; list : TAsmList);
  1232. begin
  1233. case (para.paraloc[calleeside].Location^.loc) of
  1234. LOC_REGISTER, LOC_CREGISTER:
  1235. a_load_ref_reg(list, para.paraloc[calleeside].Location^.size, OS_INT,
  1236. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1237. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1238. a_loadfpu_ref_reg(list, para.paraloc[calleeside].Location^.size,
  1239. para.paraloc[calleeside].Location^.size,
  1240. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1241. LOC_MMREGISTER, LOC_CMMREGISTER:
  1242. { not supported }
  1243. internalerror(2006041802);
  1244. end;
  1245. end;
  1246. procedure tcgppc.g_profilecode(list: TAsmList);
  1247. begin
  1248. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_savepara), list);
  1249. a_call_name_direct(list, '_mcount', false, false, true);
  1250. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_restorepara), list);
  1251. end;
  1252. { Generates the entry code of a procedure/function.
  1253. This procedure may be called before, as well as after g_return_from_proc
  1254. is called. localsize is the sum of the size necessary for local variables
  1255. and the maximum possible combined size of ALL the parameters of a procedure
  1256. called by the current one
  1257. IMPORTANT: registers are not to be allocated through the register
  1258. allocator here, because the register colouring has already occured !!
  1259. }
  1260. procedure tcgppc.g_proc_entry(list: TAsmList; localsize: longint;
  1261. nostackframe: boolean);
  1262. var
  1263. firstregfpu, firstreggpr: TSuperRegister;
  1264. needslinkreg: boolean;
  1265. fprcount, gprcount : aint;
  1266. { Save standard registers, both FPR and GPR; does not support VMX/Altivec }
  1267. procedure save_standard_registers;
  1268. var
  1269. regcount : TSuperRegister;
  1270. href : TReference;
  1271. mayNeedLRStore : boolean;
  1272. begin
  1273. { there are two ways to do this: manually, by generating a few "std" instructions,
  1274. or via the restore helper functions. The latter are selected by the -Og switch,
  1275. i.e. "optimize for size" }
  1276. if (cs_opt_size in current_settings.optimizerswitches) and
  1277. (target_info.system <> system_powerpc64_darwin) then begin
  1278. mayNeedLRStore := false;
  1279. if ((fprcount > 0) and (gprcount > 0)) then begin
  1280. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1281. a_call_name_direct(list, '_savegpr1_' + intToStr(32-gprcount), false, false, false, false);
  1282. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false, false);
  1283. end else if (gprcount > 0) then
  1284. a_call_name_direct(list, '_savegpr0_' + intToStr(32-gprcount), false, false, false, false)
  1285. else if (fprcount > 0) then
  1286. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false, false)
  1287. else
  1288. mayNeedLRStore := true;
  1289. end else begin
  1290. { save registers, FPU first, then GPR }
  1291. reference_reset_base(href, NR_STACK_POINTER_REG, -8, 8);
  1292. if (fprcount > 0) then
  1293. for regcount := RS_F31 downto firstregfpu do begin
  1294. a_loadfpu_reg_ref(list, OS_FLOAT, OS_FLOAT, newreg(R_FPUREGISTER,
  1295. regcount, R_SUBNONE), href);
  1296. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1297. end;
  1298. if (gprcount > 0) then
  1299. for regcount := RS_R31 downto firstreggpr do begin
  1300. a_load_reg_ref(list, OS_INT, OS_INT, newreg(R_INTREGISTER, regcount,
  1301. R_SUBNONE), href);
  1302. dec(href.offset, sizeof(pint));
  1303. end;
  1304. { VMX registers not supported by FPC atm }
  1305. { in this branch we always need to store LR ourselves}
  1306. mayNeedLRStore := true;
  1307. end;
  1308. { we may need to store R0 (=LR) ourselves }
  1309. if ((cs_profile in init_settings.moduleswitches) or (mayNeedLRStore)) and (needslinkreg) then begin
  1310. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF, 8);
  1311. list.concat(taicpu.op_reg_ref(A_STD, NR_R0, href));
  1312. end;
  1313. end;
  1314. var
  1315. href: treference;
  1316. begin
  1317. calcFirstUsedFPR(firstregfpu, fprcount);
  1318. calcFirstUsedGPR(firstreggpr, gprcount);
  1319. { calculate real stack frame size }
  1320. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1321. gprcount, fprcount);
  1322. { determine whether we need to save the link register }
  1323. needslinkreg :=
  1324. not(nostackframe) and
  1325. (save_lr_in_prologue or
  1326. ((cs_opt_size in current_settings.optimizerswitches) and
  1327. ((fprcount > 0) or
  1328. (gprcount > 0))));
  1329. a_reg_alloc(list, NR_STACK_POINTER_REG);
  1330. a_reg_alloc(list, NR_R0);
  1331. { move link register to r0 }
  1332. if (needslinkreg) then
  1333. list.concat(taicpu.op_reg(A_MFLR, NR_R0));
  1334. save_standard_registers;
  1335. { save old stack frame pointer }
  1336. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then begin
  1337. a_reg_alloc(list, NR_OLD_STACK_POINTER_REG);
  1338. list.concat(taicpu.op_reg_reg(A_MR, NR_OLD_STACK_POINTER_REG, NR_STACK_POINTER_REG));
  1339. end;
  1340. { create stack frame }
  1341. if (not nostackframe) and (localsize > 0) and
  1342. tppcprocinfo(current_procinfo).needstackframe then begin
  1343. if (localsize <= high(smallint)) then begin
  1344. reference_reset_base(href, NR_STACK_POINTER_REG, -localsize, 8);
  1345. a_load_store(list, A_STDU, NR_STACK_POINTER_REG, href);
  1346. end else begin
  1347. reference_reset_base(href, NR_NO, -localsize, 8);
  1348. { Use R0 for loading the constant (which is definitely > 32k when entering
  1349. this branch).
  1350. Inlined at this position because it must not use temp registers because
  1351. register allocations have already been done }
  1352. { Code template:
  1353. lis r0,ofs@highest
  1354. ori r0,r0,ofs@higher
  1355. sldi r0,r0,32
  1356. oris r0,r0,ofs@h
  1357. ori r0,r0,ofs@l
  1358. }
  1359. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1360. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1361. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1362. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1363. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1364. list.concat(taicpu.op_reg_reg_reg(A_STDUX, NR_R1, NR_R1, NR_R0));
  1365. end;
  1366. end;
  1367. { CR register not used by FPC atm }
  1368. { keep R1 allocated??? }
  1369. a_reg_dealloc(list, NR_R0);
  1370. end;
  1371. { Generates the exit code for a method.
  1372. This procedure may be called before, as well as after g_stackframe_entry
  1373. is called.
  1374. IMPORTANT: registers are not to be allocated through the register
  1375. allocator here, because the register colouring has already occured !!
  1376. }
  1377. procedure tcgppc.g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  1378. boolean);
  1379. var
  1380. firstregfpu, firstreggpr: TSuperRegister;
  1381. needslinkreg : boolean;
  1382. fprcount, gprcount: aint;
  1383. { Restore standard registers, both FPR and GPR; does not support VMX/Altivec }
  1384. procedure restore_standard_registers;
  1385. var
  1386. { flag indicating whether we need to manually add the exit code (e.g. blr instruction)
  1387. or not }
  1388. needsExitCode : Boolean;
  1389. href : treference;
  1390. regcount : TSuperRegister;
  1391. begin
  1392. { there are two ways to do this: manually, by generating a few "ld" instructions,
  1393. or via the restore helper functions. The latter are selected by the -Og switch,
  1394. i.e. "optimize for size" }
  1395. if (cs_opt_size in current_settings.optimizerswitches) then begin
  1396. needsExitCode := false;
  1397. if ((fprcount > 0) and (gprcount > 0)) then begin
  1398. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1399. a_call_name_direct(list, '_restgpr1_' + intToStr(32-gprcount), false, false, false, false);
  1400. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false);
  1401. end else if (gprcount > 0) then
  1402. a_jmp_name_direct(list, '_restgpr0_' + intToStr(32-gprcount), false)
  1403. else if (fprcount > 0) then
  1404. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false)
  1405. else
  1406. needsExitCode := true;
  1407. end else begin
  1408. needsExitCode := true;
  1409. { restore registers, FPU first, GPR next }
  1410. reference_reset_base(href, NR_STACK_POINTER_REG, -tcgsize2size[OS_FLOAT], 8);
  1411. if (fprcount > 0) then
  1412. for regcount := RS_F31 downto firstregfpu do begin
  1413. a_loadfpu_ref_reg(list, OS_FLOAT, OS_FLOAT, href, newreg(R_FPUREGISTER, regcount,
  1414. R_SUBNONE));
  1415. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1416. end;
  1417. if (gprcount > 0) then
  1418. for regcount := RS_R31 downto firstreggpr do begin
  1419. a_load_ref_reg(list, OS_INT, OS_INT, href, newreg(R_INTREGISTER, regcount,
  1420. R_SUBNONE));
  1421. dec(href.offset, sizeof(pint));
  1422. end;
  1423. { VMX not supported by FPC atm }
  1424. end;
  1425. if (needsExitCode) then begin
  1426. { restore LR (if needed) }
  1427. if (needslinkreg) then begin
  1428. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF, 8);
  1429. list.concat(taicpu.op_reg_ref(A_LD, NR_R0, href));
  1430. list.concat(taicpu.op_reg(A_MTLR, NR_R0));
  1431. end;
  1432. { generate return instruction }
  1433. list.concat(taicpu.op_none(A_BLR));
  1434. end;
  1435. end;
  1436. var
  1437. href: treference;
  1438. localsize : aint;
  1439. begin
  1440. calcFirstUsedFPR(firstregfpu, fprcount);
  1441. calcFirstUsedGPR(firstreggpr, gprcount);
  1442. { determine whether we need to restore the link register }
  1443. needslinkreg :=
  1444. not(nostackframe) and
  1445. (((not (po_assembler in current_procinfo.procdef.procoptions)) and
  1446. ((pi_do_call in current_procinfo.flags) or (cs_profile in init_settings.moduleswitches))) or
  1447. ((cs_opt_size in current_settings.optimizerswitches) and ((fprcount > 0) or (gprcount > 0))) or
  1448. ([cs_lineinfo, cs_debuginfo] * current_settings.moduleswitches <> []));
  1449. { calculate stack frame }
  1450. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1451. gprcount, fprcount);
  1452. { CR register not supported }
  1453. { restore stack pointer }
  1454. if (not nostackframe) and (localsize > 0) and
  1455. tppcprocinfo(current_procinfo).needstackframe then begin
  1456. if (localsize <= high(smallint)) then begin
  1457. list.concat(taicpu.op_reg_reg_const(A_ADDI, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, localsize));
  1458. end else begin
  1459. reference_reset_base(href, NR_NO, localsize, 8);
  1460. { use R0 for loading the constant (which is definitely > 32k when entering
  1461. this branch)
  1462. Inlined because it must not use temp registers because register allocations
  1463. have already been done
  1464. }
  1465. { Code template:
  1466. lis r0,ofs@highest
  1467. ori r0,ofs@higher
  1468. sldi r0,r0,32
  1469. oris r0,r0,ofs@h
  1470. ori r0,r0,ofs@l
  1471. }
  1472. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1473. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1474. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1475. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1476. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1477. list.concat(taicpu.op_reg_reg_reg(A_ADD, NR_R1, NR_R1, NR_R0));
  1478. end;
  1479. end;
  1480. restore_standard_registers;
  1481. end;
  1482. procedure tcgppc.a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  1483. tregister);
  1484. var
  1485. ref2, tmpref: treference;
  1486. { register used to construct address }
  1487. tempreg : TRegister;
  1488. begin
  1489. if (target_info.system = system_powerpc64_darwin) then
  1490. begin
  1491. inherited a_loadaddr_ref_reg(list,ref,r);
  1492. exit;
  1493. end;
  1494. ref2 := ref;
  1495. fixref(list, ref2);
  1496. { load a symbol }
  1497. if (assigned(ref2.symbol) or (hasLargeOffset(ref2))) then begin
  1498. { add the symbol's value to the base of the reference, and if the }
  1499. { reference doesn't have a base, create one }
  1500. reference_reset(tmpref, ref2.alignment);
  1501. tmpref.offset := ref2.offset;
  1502. tmpref.symbol := ref2.symbol;
  1503. tmpref.relsymbol := ref2.relsymbol;
  1504. { load 64 bit reference into r. If the reference already has a base register,
  1505. first load the 64 bit value into a temp register, then add it to the result
  1506. register rD }
  1507. if (ref2.base <> NR_NO) then begin
  1508. { already have a base register, so allocate a new one }
  1509. tempreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1510. end else begin
  1511. tempreg := r;
  1512. end;
  1513. { code for loading a reference from a symbol into a register rD }
  1514. (*
  1515. lis rX,SYM@highest
  1516. ori rX,SYM@higher
  1517. sldi rX,rX,32
  1518. oris rX,rX,SYM@h
  1519. ori rX,rX,SYM@l
  1520. *)
  1521. {$IFDEF EXTDEBUG}
  1522. list.concat(tai_comment.create(strpnew('loadaddr_ref_reg ')));
  1523. {$ENDIF EXTDEBUG}
  1524. if (assigned(tmpref.symbol)) then begin
  1525. tmpref.refaddr := addr_highest;
  1526. list.concat(taicpu.op_reg_ref(A_LIS, tempreg, tmpref));
  1527. tmpref.refaddr := addr_higher;
  1528. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1529. list.concat(taicpu.op_reg_reg_const(A_SLDI, tempreg, tempreg, 32));
  1530. tmpref.refaddr := addr_high;
  1531. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tempreg, tempreg, tmpref));
  1532. tmpref.refaddr := addr_low;
  1533. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1534. end else
  1535. a_load_const_reg(list, OS_ADDR, tmpref.offset, tempreg);
  1536. { if there's already a base register, add the temp register contents to
  1537. the base register }
  1538. if (ref2.base <> NR_NO) then begin
  1539. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, tempreg, ref2.base));
  1540. end;
  1541. end else if (ref2.offset <> 0) then begin
  1542. { no symbol, but offset <> 0 }
  1543. if (ref2.base <> NR_NO) then begin
  1544. a_op_const_reg_reg(list, OP_ADD, OS_64, ref2.offset, ref2.base, r)
  1545. { FixRef makes sure that "(ref.index <> R_NO) and (ref.offset <> 0)" never
  1546. occurs, so now only ref.offset has to be loaded }
  1547. end else begin
  1548. a_load_const_reg(list, OS_64, ref2.offset, r);
  1549. end;
  1550. end else if (ref2.index <> NR_NO) then begin
  1551. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, ref2.base, ref2.index))
  1552. end else if (ref2.base <> NR_NO) and
  1553. (r <> ref2.base) then begin
  1554. a_load_reg_reg(list, OS_ADDR, OS_ADDR, ref2.base, r)
  1555. end else begin
  1556. list.concat(taicpu.op_reg_const(A_LI, r, 0));
  1557. end;
  1558. end;
  1559. { ************* concatcopy ************ }
  1560. procedure tcgppc.g_concatcopy(list: TAsmList; const source, dest: treference;
  1561. len: aint);
  1562. var
  1563. countreg, tempreg:TRegister;
  1564. src, dst: TReference;
  1565. lab: tasmlabel;
  1566. count, count2, step: longint;
  1567. size: tcgsize;
  1568. begin
  1569. {$IFDEF extdebug}
  1570. if len > high(aint) then
  1571. internalerror(2002072704);
  1572. list.concat(tai_comment.create(strpnew('g_concatcopy1 ' + inttostr(len) + ' bytes left ')));
  1573. {$ENDIF extdebug}
  1574. { if the references are equal, exit, there is no need to copy anything }
  1575. if references_equal(source, dest) or
  1576. (len=0) then
  1577. exit;
  1578. { make sure short loads are handled as optimally as possible;
  1579. note that the data here never overlaps, so we can do a forward
  1580. copy at all times.
  1581. NOTE: maybe use some scratch registers to pair load/store instructions
  1582. }
  1583. if (len <= 8) then begin
  1584. src := source; dst := dest;
  1585. {$IFDEF extdebug}
  1586. list.concat(tai_comment.create(strpnew('g_concatcopy3 ' + inttostr(src.offset) + ' ' + inttostr(dst.offset))));
  1587. {$ENDIF extdebug}
  1588. while (len <> 0) do begin
  1589. if (len = 8) then begin
  1590. a_load_ref_ref(list, OS_64, OS_64, src, dst);
  1591. dec(len, 8);
  1592. end else if (len >= 4) then begin
  1593. a_load_ref_ref(list, OS_32, OS_32, src, dst);
  1594. inc(src.offset, 4); inc(dst.offset, 4);
  1595. dec(len, 4);
  1596. end else if (len >= 2) then begin
  1597. a_load_ref_ref(list, OS_16, OS_16, src, dst);
  1598. inc(src.offset, 2); inc(dst.offset, 2);
  1599. dec(len, 2);
  1600. end else begin
  1601. a_load_ref_ref(list, OS_8, OS_8, src, dst);
  1602. inc(src.offset, 1); inc(dst.offset, 1);
  1603. dec(len, 1);
  1604. end;
  1605. end;
  1606. exit;
  1607. end;
  1608. {$IFDEF extdebug}
  1609. list.concat(tai_comment.create(strpnew('g_concatcopy2 ' + inttostr(len) + ' bytes left ')));
  1610. {$ENDIF extdebug}
  1611. if not(source.alignment in [1,2]) and
  1612. not(dest.alignment in [1,2]) then
  1613. begin
  1614. count:=len div 8;
  1615. step:=8;
  1616. size:=OS_64;
  1617. end
  1618. else
  1619. begin
  1620. count:=len div 4;
  1621. step:=4;
  1622. size:=OS_32;
  1623. end;
  1624. tempreg:=getintregister(list,size);
  1625. reference_reset(src,source.alignment);
  1626. reference_reset(dst,dest.alignment);
  1627. { load the address of source into src.base }
  1628. if (count > 4) or
  1629. not issimpleref(source) or
  1630. ((source.index <> NR_NO) and
  1631. ((source.offset + len) > high(smallint))) then begin
  1632. src.base := getaddressregister(list);
  1633. a_loadaddr_ref_reg(list, source, src.base);
  1634. end else begin
  1635. src := source;
  1636. end;
  1637. { load the address of dest into dst.base }
  1638. if (count > 4) or
  1639. not issimpleref(dest) or
  1640. ((dest.index <> NR_NO) and
  1641. ((dest.offset + len) > high(smallint))) then begin
  1642. dst.base := getaddressregister(list);
  1643. a_loadaddr_ref_reg(list, dest, dst.base);
  1644. end else begin
  1645. dst := dest;
  1646. end;
  1647. { generate a loop }
  1648. if count > 4 then begin
  1649. { the offsets are zero after the a_loadaddress_ref_reg and just
  1650. have to be set to step. I put an Inc there so debugging may be
  1651. easier (should offset be different from zero here, it will be
  1652. easy to notice in the generated assembler }
  1653. inc(dst.offset, step);
  1654. inc(src.offset, step);
  1655. list.concat(taicpu.op_reg_reg_const(A_SUBI, src.base, src.base, step));
  1656. list.concat(taicpu.op_reg_reg_const(A_SUBI, dst.base, dst.base, step));
  1657. countreg := getintregister(list, OS_INT);
  1658. a_load_const_reg(list, OS_INT, count, countreg);
  1659. current_asmdata.getjumplabel(lab);
  1660. a_label(list, lab);
  1661. list.concat(taicpu.op_reg_reg_const(A_SUBIC_, countreg, countreg, 1));
  1662. if (size=OS_64) then
  1663. begin
  1664. list.concat(taicpu.op_reg_ref(A_LDU, tempreg, src));
  1665. list.concat(taicpu.op_reg_ref(A_STDU, tempreg, dst));
  1666. end
  1667. else
  1668. begin
  1669. list.concat(taicpu.op_reg_ref(A_LWZU, tempreg, src));
  1670. list.concat(taicpu.op_reg_ref(A_STWU, tempreg, dst));
  1671. end;
  1672. a_jmp(list, A_BC, C_NE, 0, lab);
  1673. a_reg_sync(list,src.base);
  1674. a_reg_sync(list,dst.base);
  1675. a_reg_sync(list,countreg);
  1676. len := len mod step;
  1677. count := 0;
  1678. end;
  1679. { unrolled loop }
  1680. if count > 0 then begin
  1681. for count2 := 1 to count do begin
  1682. a_load_ref_reg(list, size, size, src, tempreg);
  1683. a_load_reg_ref(list, size, size, tempreg, dst);
  1684. inc(src.offset, step);
  1685. inc(dst.offset, step);
  1686. end;
  1687. len := len mod step;
  1688. end;
  1689. if (len and 4) <> 0 then begin
  1690. a_load_ref_reg(list, OS_32, OS_32, src, tempreg);
  1691. a_load_reg_ref(list, OS_32, OS_32, tempreg, dst);
  1692. inc(src.offset, 4);
  1693. inc(dst.offset, 4);
  1694. end;
  1695. { copy the leftovers }
  1696. if (len and 2) <> 0 then begin
  1697. a_load_ref_reg(list, OS_16, OS_16, src, tempreg);
  1698. a_load_reg_ref(list, OS_16, OS_16, tempreg, dst);
  1699. inc(src.offset, 2);
  1700. inc(dst.offset, 2);
  1701. end;
  1702. if (len and 1) <> 0 then begin
  1703. a_load_ref_reg(list, OS_8, OS_8, src, tempreg);
  1704. a_load_reg_ref(list, OS_8, OS_8, tempreg, dst);
  1705. end;
  1706. end;
  1707. procedure tcgppc.g_external_wrapper(list: TAsmList; pd: TProcDef; const externalname: string);
  1708. var
  1709. href : treference;
  1710. begin
  1711. if (target_info.system <> system_powerpc64_linux) then begin
  1712. inherited;
  1713. exit;
  1714. end;
  1715. { for ppc64/linux emit correct code which sets up a stack frame and then calls the
  1716. external method normally to ensure that the GOT/TOC will be loaded correctly if
  1717. required.
  1718. It's not really advantageous to use cg methods here because they are too specialized.
  1719. I.e. the resulting code sequence looks as follows:
  1720. mflr r0
  1721. std r0, 16(r1)
  1722. stdu r1, -112(r1)
  1723. bl <external_method>
  1724. nop
  1725. addi r1, r1, 112
  1726. ld r0, 16(r1)
  1727. mtlr r0
  1728. blr
  1729. }
  1730. list.concat(taicpu.op_reg(A_MFLR, NR_R0));
  1731. reference_reset_base(href, NR_STACK_POINTER_REG, 16, 8);
  1732. list.concat(taicpu.op_reg_ref(A_STD, NR_R0, href));
  1733. reference_reset_base(href, NR_STACK_POINTER_REG, -MINIMUM_STACKFRAME_SIZE, 8);
  1734. list.concat(taicpu.op_reg_ref(A_STDU, NR_STACK_POINTER_REG, href));
  1735. list.concat(taicpu.op_sym(A_BL, current_asmdata.RefAsmSymbol(externalname)));
  1736. list.concat(taicpu.op_none(A_NOP));
  1737. list.concat(taicpu.op_reg_reg_const(A_ADDI, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, MINIMUM_STACKFRAME_SIZE));
  1738. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF, 8);
  1739. list.concat(taicpu.op_reg_ref(A_LD, NR_R0, href));
  1740. list.concat(taicpu.op_reg(A_MTLR, NR_R0));
  1741. list.concat(taicpu.op_none(A_BLR));
  1742. end;
  1743. {***************** This is private property, keep out! :) *****************}
  1744. procedure tcgppc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  1745. const
  1746. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  1747. begin
  1748. {$IFDEF EXTDEBUG}
  1749. list.concat(tai_comment.create(strpnew('maybeadjustresult op = ' + cgop2string(op) + ' size = ' + cgsize2string(size))));
  1750. {$ENDIF EXTDEBUG}
  1751. if (op in overflowops) and (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32]) then
  1752. a_load_reg_reg(list, OS_64, size, dst, dst);
  1753. end;
  1754. function tcgppc.issimpleref(const ref: treference): boolean;
  1755. begin
  1756. if (ref.base = NR_NO) and
  1757. (ref.index <> NR_NO) then
  1758. internalerror(200208101);
  1759. result :=
  1760. not (assigned(ref.symbol)) and
  1761. (((ref.index = NR_NO) and
  1762. (ref.offset >= low(smallint)) and
  1763. (ref.offset <= high(smallint))) or
  1764. ((ref.index <> NR_NO) and
  1765. (ref.offset = 0)));
  1766. end;
  1767. procedure tcgppc.a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  1768. ref: treference);
  1769. procedure maybefixup64bitoffset;
  1770. var
  1771. tmpreg: tregister;
  1772. begin
  1773. { for some instructions we need to check that the offset is divisible by at
  1774. least four. If not, add the bytes which are "off" to the base register and
  1775. adjust the offset accordingly }
  1776. case op of
  1777. A_LD, A_LDU, A_STD, A_STDU, A_LWA :
  1778. if ((ref.offset mod 4) <> 0) then begin
  1779. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1780. if (ref.base <> NR_NO) then begin
  1781. a_op_const_reg_reg(list, OP_ADD, OS_ADDR, ref.offset mod 4, ref.base, tmpreg);
  1782. ref.base := tmpreg;
  1783. end else begin
  1784. list.concat(taicpu.op_reg_const(A_LI, tmpreg, ref.offset mod 4));
  1785. ref.base := tmpreg;
  1786. end;
  1787. ref.offset := (ref.offset div 4) * 4;
  1788. end;
  1789. end;
  1790. end;
  1791. var
  1792. tmpreg, tmpreg2: tregister;
  1793. tmpref: treference;
  1794. largeOffset: Boolean;
  1795. begin
  1796. if (target_info.system = system_powerpc64_darwin) then
  1797. begin
  1798. { darwin/ppc64 works with 32 bit relocatable symbol addresses }
  1799. maybefixup64bitoffset;
  1800. inherited a_load_store(list,op,reg,ref);
  1801. exit
  1802. end;
  1803. { at this point there must not be a combination of values in the ref treference
  1804. which is not possible to directly map to instructions of the PowerPC architecture }
  1805. if (ref.index <> NR_NO) and ((ref.offset <> 0) or (assigned(ref.symbol))) then
  1806. internalerror(200310131);
  1807. { if this is a PIC'ed address, handle it and exit }
  1808. if (ref.refaddr = addr_pic) then begin
  1809. if (ref.offset <> 0) then
  1810. internalerror(2006010501);
  1811. if (ref.index <> NR_NO) then
  1812. internalerror(2006010502);
  1813. if (not assigned(ref.symbol)) then
  1814. internalerror(200601050);
  1815. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1816. exit;
  1817. end;
  1818. maybefixup64bitoffset;
  1819. {$IFDEF EXTDEBUG}
  1820. list.concat(tai_comment.create(strpnew('a_load_store1 ' + BoolToStr(ref.refaddr = addr_pic))));
  1821. {$ENDIF EXTDEBUG}
  1822. { if we have to load/store from a symbol or large addresses, use a temporary register
  1823. containing the address }
  1824. if (assigned(ref.symbol) or (hasLargeOffset(ref))) then begin
  1825. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1826. if (hasLargeOffset(ref) and (ref.base = NR_NO)) then begin
  1827. ref.base := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1828. a_load_const_reg(list, OS_ADDR, ref.offset, ref.base);
  1829. ref.offset := 0;
  1830. end;
  1831. reference_reset(tmpref, ref.alignment);
  1832. tmpref.symbol := ref.symbol;
  1833. tmpref.relsymbol := ref.relsymbol;
  1834. tmpref.offset := ref.offset;
  1835. if (ref.base <> NR_NO) then begin
  1836. { As long as the TOC isn't working we try to achieve highest speed (in this
  1837. case by allowing instructions execute in parallel) as possible at the cost
  1838. of using another temporary register. So the code template when there is
  1839. a base register and an offset is the following:
  1840. lis rT1, SYM+offs@highest
  1841. ori rT1, rT1, SYM+offs@higher
  1842. lis rT2, SYM+offs@hi
  1843. ori rT2, SYM+offs@lo
  1844. rldimi rT2, rT1, 32
  1845. <op>X reg, base, rT2
  1846. }
  1847. tmpreg2 := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1848. if (assigned(tmpref.symbol)) then begin
  1849. tmpref.refaddr := addr_highest;
  1850. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1851. tmpref.refaddr := addr_higher;
  1852. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1853. tmpref.refaddr := addr_high;
  1854. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg2, tmpref));
  1855. tmpref.refaddr := addr_low;
  1856. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg2, tmpreg2, tmpref));
  1857. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, tmpreg2, tmpreg, 32, 0));
  1858. end else
  1859. a_load_const_reg(list, OS_ADDR, tmpref.offset, tmpreg2);
  1860. reference_reset(tmpref, ref.alignment);
  1861. tmpref.base := ref.base;
  1862. tmpref.index := tmpreg2;
  1863. case op of
  1864. { the code generator doesn't generate update instructions anyway, so
  1865. error out on those instructions }
  1866. A_LBZ : op := A_LBZX;
  1867. A_LHZ : op := A_LHZX;
  1868. A_LWZ : op := A_LWZX;
  1869. A_LD : op := A_LDX;
  1870. A_LHA : op := A_LHAX;
  1871. A_LWA : op := A_LWAX;
  1872. A_LFS : op := A_LFSX;
  1873. A_LFD : op := A_LFDX;
  1874. A_STB : op := A_STBX;
  1875. A_STH : op := A_STHX;
  1876. A_STW : op := A_STWX;
  1877. A_STD : op := A_STDX;
  1878. A_STFS : op := A_STFSX;
  1879. A_STFD : op := A_STFDX;
  1880. else
  1881. { unknown load/store opcode }
  1882. internalerror(2005101302);
  1883. end;
  1884. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1885. end else begin
  1886. { when accessing value from a reference without a base register, use the
  1887. following code template:
  1888. lis rT,SYM+offs@highesta
  1889. ori rT,SYM+offs@highera
  1890. sldi rT,rT,32
  1891. oris rT,rT,SYM+offs@ha
  1892. ld rD,SYM+offs@l(rT)
  1893. }
  1894. tmpref.refaddr := addr_highesta;
  1895. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1896. tmpref.refaddr := addr_highera;
  1897. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1898. list.concat(taicpu.op_reg_reg_const(A_SLDI, tmpreg, tmpreg, 32));
  1899. tmpref.refaddr := addr_higha;
  1900. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tmpreg, tmpreg, tmpref));
  1901. tmpref.base := tmpreg;
  1902. tmpref.refaddr := addr_low;
  1903. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1904. end;
  1905. end else begin
  1906. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1907. end;
  1908. end;
  1909. procedure tcgppc.loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  1910. var
  1911. l: tasmsymbol;
  1912. ref: treference;
  1913. symname : string;
  1914. begin
  1915. maybe_new_object_file(current_asmdata.asmlists[al_picdata]);
  1916. symname := '_$' + current_asmdata.name + '$toc$' + hexstr(a, sizeof(a)*2);
  1917. l:=current_asmdata.getasmsymbol(symname);
  1918. if not(assigned(l)) then begin
  1919. l:=current_asmdata.DefineAsmSymbol(symname,AB_GLOBAL, AT_DATA);
  1920. current_asmdata.asmlists[al_picdata].concat(tai_section.create(sec_toc, '.toc', 8));
  1921. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create_global(l,0));
  1922. current_asmdata.asmlists[al_picdata].concat(tai_directive.create(asd_toc_entry, symname + '[TC], ' + inttostr(a)));
  1923. end;
  1924. reference_reset_symbol(ref,l,0, 8);
  1925. ref.base := NR_R2;
  1926. ref.refaddr := addr_no;
  1927. {$IFDEF EXTDEBUG}
  1928. list.concat(tai_comment.create(strpnew('loading value from TOC reference for ' + symname)));
  1929. {$ENDIF EXTDEBUG}
  1930. cg.a_load_ref_reg(list, OS_INT, OS_INT, ref, reg);
  1931. end;
  1932. begin
  1933. cg := tcgppc.create;
  1934. end.