florian 5c67fcc43f + change always floating point divisions into multiplications if they are a power of two, il y a 10 ans
..
aasmcpu.pas 20dbda751a * fixed sparc compilation after addr_lo/hi changes il y a 18 ans
aoptcpu.pas b70c5efa65 * SPARC peephole: check that result of GetNextInstructionUsingReg is actually an instruction, because GetNextInstruction can stop at a label. Resolves #26798. il y a 11 ans
aoptcpub.pas 2f5ce095ce * RefsHaveIndexReg -> cpurefshaveindexreg il y a 13 ans
aoptcpud.pas 790a4fe2d3 * log and id tags removed il y a 20 ans
cgcpu.pas e4fea2ebc8 * Dummy implementations of a_bit_scan_reg_reg and g_stackpointer_alloc in tcg, removes the need to override these methods in every descendant code generator solely to avoid "constructing a class with abstract method" warning. il y a 11 ans
cpubase.pas f3801d13de * SPARC: cleaned up and actualized TAsmCond (stuff copy-pasted from x86 removed, conditions for unordered floating-point comparisons added). Fixes Mantis #9362 on this target. il y a 11 ans
cpuelf.pas 0aa7204707 + Added codes of dynamic relocations to TElfTarget; since most targets use similar dynamic relocation model differing only in code values, this will allow to do majority of handling in the base class. il y a 12 ans
cpugas.pas 5e6669890a Handle asmextraopt in powerpc, mips and sparc assemblers il y a 11 ans
cpuinfo.pas 5c67fcc43f + change always floating point divisions into multiplications if they are a power of two, il y a 10 ans
cpunode.pas b57c95043f + support overriding tdef/tsym methods with target-specific functionality: il y a 11 ans
cpupara.pas 2c02e8a726 - i386, x86_64, SPARC: removed paramanager.getintparaloc overrides, it is handled by generic implementation since r24716. il y a 11 ans
cpupi.pas 176d8434e4 * SPARC: completely rewrote PIC-related code, got it twice shorter in source lines and much less instructions in generated code. il y a 11 ans
cputarg.pas 7587145320 Add possibility to test sparc elf generator with -dTEST_AGSPARC_ELF il y a 13 ans
hlcgcpu.pas 72e9cfee24 * create/destroy also the high level code generator for all architectures, il y a 14 ans
itcpugas.pas 790a4fe2d3 * log and id tags removed il y a 20 ans
ncpuadd.pas 0cf7357ee2 * fix GetResFlags DFA optimizer warning on Sparc and AVR too il y a 11 ans
ncpucall.pas 58882e2934 * SPARC: UNIMP instruction has 22-bit "opcode", not 12-bit. il y a 11 ans
ncpucnv.pas 4065483a50 * completed thlcgobj.location_force_fpureg(), use it everywhere and removed il y a 11 ans
ncpuinln.pas 4065483a50 * completed thlcgobj.location_force_fpureg(), use it everywhere and removed il y a 11 ans
ncpumat.pas f3801d13de * SPARC: cleaned up and actualized TAsmCond (stuff copy-pasted from x86 removed, conditions for unordered floating-point comparisons added). Fixes Mantis #9362 on this target. il y a 11 ans
ncpuset.pas e163a2c813 * MIPS and SPARC: determine whether case expression is in range using a single unsigned comparison (like it is done on other targets). il y a 11 ans
opcode.inc 9a486d73ba + SPARC: support FNEGd/FNEGq internal instructions, and use them to implement floating-point negation more efficiently. il y a 11 ans
racpu.pas 18eb495d0f * give a regular error message instead of an internal error on x86 il y a 17 ans
racpugas.pas eaba90dda7 * SPARC: since peephole optimizer recognizes only one conditional branching instruction, generate all branches using A_Bxx opcode, and change it to A_FBxx if necessary when writing assembler. This enables optimization of floating-point branches. il y a 11 ans
rgcpu.pas d2a9308181 + SPARC: implemented register spill replacement. il y a 11 ans
rspcon.inc c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
rspdwrf.inc c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
rspnor.inc c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
rspnum.inc c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
rsprni.inc c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
rspsri.inc c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
rspstab.inc c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
rspstd.inc c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
rspsup.inc c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
spreg.dat c3da1aa542 Reenabled D0-D30 registers il y a 13 ans
strinst.inc 9a486d73ba + SPARC: support FNEGd/FNEGq internal instructions, and use them to implement floating-point negation more efficiently. il y a 11 ans
symcpu.pas 02495c17bd Fix a typo. The CPU specific version of "ttypesym" should be called "tcputypesym" and not "tcpuypesym". il y a 11 ans