cgcpu.pas 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure make_simple_ref_sparc(list:TAsmList;var ref: treference;loadaddr : boolean;addrreg : tregister);
  38. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  39. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  40. { parameter }
  41. procedure a_load_const_cgpara(list:TAsmList;size:tcgsize;a:tcgint;const paraloc:TCGPara);override;
  42. procedure a_load_ref_cgpara(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_loadaddr_ref_cgpara(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  44. procedure a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  45. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  46. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  47. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  48. { General purpose instructions }
  49. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  50. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);override;
  51. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  52. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);override;
  53. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  54. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  56. { move instructions }
  57. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:tcgint;reg:tregister);override;
  58. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:tcgint;const ref:TReference);override;
  59. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  60. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  61. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  62. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  63. { fpu move instructions }
  64. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  65. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  66. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  67. { comparison operations }
  68. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);override;
  69. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  70. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  71. procedure a_jmp_name(list : TAsmList;const s : string);override;
  72. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  73. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  74. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  75. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  76. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  77. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  78. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  79. procedure g_maybe_got_init(list: TAsmList); override;
  80. procedure g_restore_registers(list:TAsmList);override;
  81. procedure g_save_registers(list : TAsmList);override;
  82. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  83. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);override;
  84. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  85. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  86. { Transform unsupported methods into Internal errors }
  87. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister); override;
  88. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  89. private
  90. g1_used : boolean;
  91. use_unlimited_pic_mode : boolean;
  92. end;
  93. TCg64Sparc=class(tcg64f32)
  94. private
  95. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  96. public
  97. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  98. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  99. procedure a_load64_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  100. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  101. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  102. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  103. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  104. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  105. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  106. end;
  107. procedure create_codegen;
  108. const
  109. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  110. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  111. );
  112. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  113. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc,A_NONE,A_NONE
  114. );
  115. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  116. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  117. );
  118. implementation
  119. uses
  120. globals,verbose,systems,cutils,
  121. paramgr,fmodule,
  122. tgobj,
  123. procinfo,cpupi;
  124. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  125. begin
  126. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  127. InternalError(2002100804);
  128. result :=not(assigned(ref.symbol))and
  129. (((ref.index = NR_NO) and
  130. (ref.offset >= simm13lo) and
  131. (ref.offset <= simm13hi)) or
  132. ((ref.index <> NR_NO) and
  133. (ref.offset = 0)));
  134. end;
  135. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  136. begin
  137. make_simple_ref_sparc(list,ref,false,NR_NO);
  138. end;
  139. procedure tcgsparc.make_simple_ref_sparc(list:TAsmList;var ref: treference;loadaddr : boolean;addrreg : tregister);
  140. var
  141. tmpreg,tmpreg2 : tregister;
  142. tmpref : treference;
  143. need_add_got,need_got_load : boolean;
  144. begin
  145. if loadaddr then
  146. tmpreg:=addrreg
  147. else
  148. tmpreg:=NR_NO;
  149. need_add_got:=false;
  150. need_got_load:=false;
  151. { Be sure to have a base register }
  152. if (ref.base=NR_NO) then
  153. begin
  154. ref.base:=ref.index;
  155. ref.index:=NR_NO;
  156. end;
  157. if (cs_create_pic in current_settings.moduleswitches) and
  158. (tf_pic_uses_got in target_info.flags) and
  159. use_unlimited_pic_mode and
  160. assigned(ref.symbol) then
  161. begin
  162. if not(pi_needs_got in current_procinfo.flags) then
  163. begin
  164. {$ifdef CHECK_PIC}
  165. internalerror(200501161);
  166. {$endif CHECK_PIC}
  167. include(current_procinfo.flags,pi_needs_got);
  168. end;
  169. if current_procinfo.got=NR_NO then
  170. current_procinfo.got:=NR_L7;
  171. need_got_load:=true;
  172. need_add_got:=true;
  173. end;
  174. if (cs_create_pic in current_settings.moduleswitches) and
  175. (tf_pic_uses_got in target_info.flags) and
  176. not use_unlimited_pic_mode and
  177. assigned(ref.symbol) then
  178. begin
  179. if tmpreg=NR_NO then
  180. tmpreg:=GetIntRegister(list,OS_INT);
  181. reference_reset(tmpref,ref.alignment);
  182. tmpref.symbol:=ref.symbol;
  183. tmpref.refaddr:=addr_pic;
  184. if not(pi_needs_got in current_procinfo.flags) then
  185. begin
  186. {$ifdef CHECK_PIC}
  187. internalerror(200501161);
  188. {$endif CHECK_PIC}
  189. include(current_procinfo.flags,pi_needs_got);
  190. end;
  191. if current_procinfo.got=NR_NO then
  192. current_procinfo.got:=NR_L7;
  193. tmpref.index:=current_procinfo.got;
  194. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  195. ref.symbol:=nil;
  196. if (ref.index<>NR_NO) then
  197. begin
  198. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  199. ref.index:=tmpreg;
  200. end
  201. else
  202. begin
  203. if ref.base<>NR_NO then
  204. ref.index:=tmpreg
  205. else
  206. ref.base:=tmpreg;
  207. end;
  208. end;
  209. { When need to use SETHI, do it first }
  210. if assigned(ref.symbol) or
  211. (ref.offset<simm13lo) or
  212. (ref.offset>simm13hi) then
  213. begin
  214. if tmpreg=NR_NO then
  215. tmpreg:=GetIntRegister(list,OS_INT);
  216. reference_reset(tmpref,ref.alignment);
  217. tmpref.symbol:=ref.symbol;
  218. if not need_got_load then
  219. tmpref.offset:=ref.offset;
  220. tmpref.refaddr:=addr_high;
  221. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  222. if (ref.offset=0) and (ref.index=NR_NO) and
  223. (ref.base=NR_NO) and not need_add_got then
  224. begin
  225. ref.refaddr:=addr_low;
  226. end
  227. else
  228. begin
  229. { Load the low part is left }
  230. tmpref.refaddr:=addr_low;
  231. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  232. if not need_got_load then
  233. ref.offset:=0;
  234. { symbol is loaded }
  235. ref.symbol:=nil;
  236. end;
  237. if need_add_got then
  238. begin
  239. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,current_procinfo.got,tmpreg));
  240. need_add_got:=false;
  241. end;
  242. if need_got_load then
  243. begin
  244. tmpref.refaddr:=addr_no;
  245. tmpref.base:=tmpreg;
  246. tmpref.symbol:=nil;
  247. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  248. need_got_load:=false;
  249. if (ref.offset<simm13lo) or
  250. (ref.offset>simm13hi) then
  251. begin
  252. tmpref.symbol:=nil;
  253. tmpref.offset:=ref.offset;
  254. tmpref.base:=tmpreg;
  255. tmpref.refaddr := addr_high;
  256. tmpreg2:=GetIntRegister(list,OS_INT);
  257. a_load_const_reg(list,OS_INT,ref.offset,tmpreg2);
  258. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,tmpreg2,tmpreg));
  259. ref.offset:=0;
  260. end;
  261. end;
  262. if (ref.index<>NR_NO) then
  263. begin
  264. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  265. ref.index:=tmpreg;
  266. end
  267. else
  268. begin
  269. if ref.base<>NR_NO then
  270. ref.index:=tmpreg
  271. else
  272. ref.base:=tmpreg;
  273. end;
  274. end;
  275. if need_add_got then
  276. begin
  277. if tmpreg=NR_NO then
  278. tmpreg:=GetIntRegister(list,OS_INT);
  279. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,current_procinfo.got,tmpreg));
  280. ref.base:=tmpreg;
  281. ref.index:=NR_NO;
  282. end;
  283. if need_got_load then
  284. begin
  285. if tmpreg=NR_NO then
  286. tmpreg:=GetIntRegister(list,OS_INT);
  287. list.concat(taicpu.op_ref_reg(A_LD,ref,tmpreg));
  288. ref.base:=tmpreg;
  289. ref.index:=NR_NO;
  290. end;
  291. if (ref.base<>NR_NO) or loadaddr then
  292. begin
  293. if loadaddr then
  294. begin
  295. if ref.index<>NR_NO then
  296. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  297. ref.base:=tmpreg;
  298. ref.index:=NR_NO;
  299. if ref.offset<>0 then
  300. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,tmpreg));
  301. end
  302. else if (ref.index<>NR_NO) and
  303. ((ref.offset<>0) or assigned(ref.symbol)) then
  304. begin
  305. if tmpreg=NR_NO then
  306. tmpreg:=GetIntRegister(list,OS_INT);
  307. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  308. ref.base:=tmpreg;
  309. ref.index:=NR_NO;
  310. end;
  311. end;
  312. end;
  313. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  314. begin
  315. make_simple_ref(list,ref);
  316. if isstore then
  317. list.concat(taicpu.op_reg_ref(op,reg,ref))
  318. else
  319. list.concat(taicpu.op_ref_reg(op,ref,reg));
  320. end;
  321. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  322. var
  323. tmpreg : tregister;
  324. begin
  325. if (a<simm13lo) or
  326. (a>simm13hi) then
  327. begin
  328. if g1_used then
  329. GetIntRegister(list,OS_INT)
  330. else
  331. begin
  332. tmpreg:=NR_G1;
  333. g1_used:=true;
  334. end;
  335. a_load_const_reg(list,OS_INT,a,tmpreg);
  336. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  337. if tmpreg=NR_G1 then
  338. g1_used:=false;
  339. end
  340. else
  341. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  342. end;
  343. {****************************************************************************
  344. Assembler code
  345. ****************************************************************************}
  346. procedure Tcgsparc.init_register_allocators;
  347. begin
  348. inherited init_register_allocators;
  349. if (cs_create_pic in current_settings.moduleswitches) and
  350. assigned(current_procinfo) and
  351. (pi_needs_got in current_procinfo.flags) then
  352. begin
  353. current_procinfo.got:=NR_L7;
  354. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  355. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  356. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  357. first_int_imreg,[]);
  358. end
  359. else
  360. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  361. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  362. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  363. first_int_imreg,[]);
  364. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  365. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  366. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  367. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  368. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  369. first_fpu_imreg,[]);
  370. { needs at least one element for rgobj not to crash }
  371. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  372. [RS_L0],first_mm_imreg,[]);
  373. end;
  374. procedure Tcgsparc.done_register_allocators;
  375. begin
  376. rg[R_INTREGISTER].free;
  377. rg[R_FPUREGISTER].free;
  378. rg[R_MMREGISTER].free;
  379. inherited done_register_allocators;
  380. end;
  381. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  382. begin
  383. if size=OS_F64 then
  384. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  385. else
  386. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  387. end;
  388. procedure TCgSparc.a_load_const_cgpara(list:TAsmList;size:tcgsize;a:tcgint;const paraloc:TCGPara);
  389. var
  390. Ref:TReference;
  391. begin
  392. paraloc.check_simple_location;
  393. paramanager.alloccgpara(list,paraloc);
  394. case paraloc.location^.loc of
  395. LOC_REGISTER,LOC_CREGISTER:
  396. a_load_const_reg(list,size,a,paraloc.location^.register);
  397. LOC_REFERENCE:
  398. begin
  399. { Code conventions need the parameters being allocated in %o6+92 }
  400. with paraloc.location^.Reference do
  401. begin
  402. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  403. InternalError(2002081104);
  404. reference_reset_base(ref,index,offset,paraloc.alignment);
  405. end;
  406. a_load_const_ref(list,size,a,ref);
  407. end;
  408. else
  409. InternalError(2002122200);
  410. end;
  411. end;
  412. procedure TCgSparc.a_load_ref_cgpara(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  413. var
  414. ref: treference;
  415. tmpreg:TRegister;
  416. begin
  417. paraloc.check_simple_location;
  418. paramanager.alloccgpara(list,paraloc);
  419. with paraloc.location^ do
  420. begin
  421. case loc of
  422. LOC_REGISTER,LOC_CREGISTER :
  423. a_load_ref_reg(list,sz,paraloc.location^.size,r,Register);
  424. LOC_REFERENCE:
  425. begin
  426. { Code conventions need the parameters being allocated in %o6+92 }
  427. with Reference do
  428. begin
  429. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  430. InternalError(2002081104);
  431. reference_reset_base(ref,index,offset,paraloc.alignment);
  432. end;
  433. if g1_used then
  434. GetIntRegister(list,OS_INT)
  435. else
  436. begin
  437. tmpreg:=NR_G1;
  438. g1_used:=true;
  439. end;
  440. a_load_ref_reg(list,sz,sz,r,tmpreg);
  441. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  442. if tmpreg=NR_G1 then
  443. g1_used:=false;
  444. end;
  445. else
  446. internalerror(2002081103);
  447. end;
  448. end;
  449. end;
  450. procedure TCgSparc.a_loadaddr_ref_cgpara(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  451. var
  452. Ref:TReference;
  453. TmpReg:TRegister;
  454. begin
  455. paraloc.check_simple_location;
  456. paramanager.alloccgpara(list,paraloc);
  457. with paraloc.location^ do
  458. begin
  459. case loc of
  460. LOC_REGISTER,LOC_CREGISTER:
  461. a_loadaddr_ref_reg(list,r,register);
  462. LOC_REFERENCE:
  463. begin
  464. reference_reset(ref,paraloc.alignment);
  465. ref.base := reference.index;
  466. ref.offset := reference.offset;
  467. tmpreg:=GetAddressRegister(list);
  468. a_loadaddr_ref_reg(list,r,tmpreg);
  469. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  470. end;
  471. else
  472. internalerror(2002080701);
  473. end;
  474. end;
  475. end;
  476. procedure tcgsparc.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  477. var
  478. href,href2 : treference;
  479. hloc : pcgparalocation;
  480. begin
  481. href:=ref;
  482. hloc:=paraloc.location;
  483. while assigned(hloc) do
  484. begin
  485. paramanager.allocparaloc(list,hloc);
  486. case hloc^.loc of
  487. LOC_REGISTER,LOC_CREGISTER :
  488. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  489. LOC_REFERENCE :
  490. begin
  491. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,paraloc.alignment);
  492. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  493. end;
  494. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  495. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  496. else
  497. internalerror(200408241);
  498. end;
  499. inc(href.offset,tcgsize2size[hloc^.size]);
  500. hloc:=hloc^.next;
  501. end;
  502. end;
  503. procedure tcgsparc.a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  504. var
  505. href : treference;
  506. begin
  507. { happens for function result loc }
  508. if paraloc.location^.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER] then
  509. begin
  510. paraloc.check_simple_location;
  511. paramanager.allocparaloc(list,paraloc.location);
  512. a_loadfpu_reg_reg(list,size,paraloc.location^.size,r,paraloc.location^.register);
  513. end
  514. else
  515. begin
  516. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,href);
  517. a_loadfpu_reg_ref(list,size,size,r,href);
  518. a_loadfpu_ref_cgpara(list,size,href,paraloc);
  519. tg.Ungettemp(list,href);
  520. end;
  521. end;
  522. procedure TCgSparc.a_call_name(list:TAsmList;const s:string; weak: boolean);
  523. begin
  524. if not weak then
  525. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)))
  526. else
  527. list.concat(taicpu.op_sym(A_CALL,current_asmdata.WeakRefAsmSymbol(s)));
  528. { Delay slot }
  529. list.concat(taicpu.op_none(A_NOP));
  530. end;
  531. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  532. begin
  533. list.concat(taicpu.op_reg(A_CALL,reg));
  534. { Delay slot }
  535. list.concat(taicpu.op_none(A_NOP));
  536. end;
  537. {********************** load instructions ********************}
  538. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : tcgint;reg : TRegister);
  539. begin
  540. { we don't use the set instruction here because it could be evalutated to two
  541. instructions which would cause problems with the delay slot (FK) }
  542. if (a=0) then
  543. list.concat(taicpu.op_reg(A_CLR,reg))
  544. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  545. else if (aint(a) and aint($1fff))=0 then
  546. list.concat(taicpu.op_const_reg(A_SETHI,aint(a) shr 10,reg))
  547. else if (a>=simm13lo) and (a<=simm13hi) then
  548. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  549. else
  550. begin
  551. list.concat(taicpu.op_const_reg(A_SETHI,aint(a) shr 10,reg));
  552. list.concat(taicpu.op_reg_const_reg(A_OR,reg,aint(a) and aint($3ff),reg));
  553. end;
  554. end;
  555. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : TReference);
  556. begin
  557. if a=0 then
  558. a_load_reg_ref(list,size,size,NR_G0,ref)
  559. else
  560. inherited a_load_const_ref(list,size,a,ref);
  561. end;
  562. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  563. var
  564. op : tasmop;
  565. begin
  566. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  567. fromsize := tosize;
  568. if (ref.alignment<>0) and
  569. (ref.alignment<tcgsize2size[tosize]) then
  570. begin
  571. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  572. end
  573. else
  574. begin
  575. case tosize of
  576. { signed integer registers }
  577. OS_8,
  578. OS_S8:
  579. Op:=A_STB;
  580. OS_16,
  581. OS_S16:
  582. Op:=A_STH;
  583. OS_32,
  584. OS_S32:
  585. Op:=A_ST;
  586. else
  587. InternalError(2002122100);
  588. end;
  589. handle_load_store(list,true,op,reg,ref);
  590. end;
  591. end;
  592. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  593. var
  594. op : tasmop;
  595. begin
  596. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  597. fromsize := tosize;
  598. if (ref.alignment<>0) and
  599. (ref.alignment<tcgsize2size[fromsize]) then
  600. begin
  601. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  602. end
  603. else
  604. begin
  605. case fromsize of
  606. OS_S8:
  607. Op:=A_LDSB;{Load Signed Byte}
  608. OS_8:
  609. Op:=A_LDUB;{Load Unsigned Byte}
  610. OS_S16:
  611. Op:=A_LDSH;{Load Signed Halfword}
  612. OS_16:
  613. Op:=A_LDUH;{Load Unsigned Halfword}
  614. OS_S32,
  615. OS_32:
  616. Op:=A_LD;{Load Word}
  617. OS_S64,
  618. OS_64:
  619. Op:=A_LDD;{Load a Long Word}
  620. else
  621. InternalError(2002122101);
  622. end;
  623. handle_load_store(list,false,op,reg,ref);
  624. if (fromsize=OS_S8) and
  625. (tosize=OS_16) then
  626. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  627. end;
  628. end;
  629. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  630. var
  631. instr : taicpu;
  632. begin
  633. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  634. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and
  635. (fromsize <> tosize)) or
  636. { needs to mask out the sign in the top 16 bits }
  637. ((fromsize = OS_S8) and
  638. (tosize = OS_16)) then
  639. case tosize of
  640. OS_8 :
  641. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  642. OS_16 :
  643. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  644. OS_32,
  645. OS_S32 :
  646. begin
  647. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  648. list.Concat(instr);
  649. { Notify the register allocator that we have written a move instruction so
  650. it can try to eliminate it. }
  651. add_move_instruction(instr);
  652. end;
  653. OS_S8 :
  654. begin
  655. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  656. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  657. end;
  658. OS_S16 :
  659. begin
  660. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  661. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  662. end;
  663. else
  664. internalerror(2002090901);
  665. end
  666. else
  667. begin
  668. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  669. list.Concat(instr);
  670. { Notify the register allocator that we have written a move instruction so
  671. it can try to eliminate it. }
  672. add_move_instruction(instr);
  673. end;
  674. end;
  675. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  676. var
  677. tmpref,href : treference;
  678. hreg,tmpreg,hreg2 : tregister;
  679. need_got,need_got_load : boolean;
  680. begin
  681. href:=ref;
  682. {$ifdef TEST_SIMPLE_SPARC}
  683. make_simple_ref_sparc(list,href,true,r);
  684. {$else}
  685. need_got:=false;
  686. need_got_load:=false;
  687. if (href.base=NR_NO) and (href.index<>NR_NO) then
  688. internalerror(200306171);
  689. if (cs_create_pic in current_settings.moduleswitches) and
  690. (tf_pic_uses_got in target_info.flags) and
  691. use_unlimited_pic_mode and
  692. assigned(ref.symbol) then
  693. begin
  694. if not(pi_needs_got in current_procinfo.flags) then
  695. begin
  696. {$ifdef CHECK_PIC}
  697. internalerror(200501161);
  698. {$endif CHECK_PIC}
  699. include(current_procinfo.flags,pi_needs_got);
  700. end;
  701. if current_procinfo.got=NR_NO then
  702. current_procinfo.got:=NR_L7;
  703. need_got_load:=true;
  704. need_got:=true;
  705. end;
  706. if (cs_create_pic in current_settings.moduleswitches) and
  707. (tf_pic_uses_got in target_info.flags) and
  708. not use_unlimited_pic_mode and
  709. assigned(href.symbol) then
  710. begin
  711. tmpreg:=GetIntRegister(list,OS_ADDR);
  712. reference_reset(tmpref,href.alignment);
  713. tmpref.symbol:=href.symbol;
  714. tmpref.refaddr:=addr_pic;
  715. if not(pi_needs_got in current_procinfo.flags) then
  716. begin
  717. {$ifdef CHECK_PIC}
  718. internalerror(200501161);
  719. {$endif CHECK_PIC}
  720. include(current_procinfo.flags,pi_needs_got);
  721. end;
  722. if current_procinfo.got=NR_NO then
  723. current_procinfo.got:=NR_L7;
  724. tmpref.base:=current_procinfo.got;
  725. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  726. href.symbol:=nil;
  727. if (href.index<>NR_NO) then
  728. begin
  729. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  730. href.index:=tmpreg;
  731. end
  732. else
  733. begin
  734. if href.base<>NR_NO then
  735. href.index:=tmpreg
  736. else
  737. href.base:=tmpreg;
  738. end;
  739. end;
  740. { At least big offset (need SETHI), maybe base and maybe index }
  741. if assigned(href.symbol) or
  742. (href.offset<simm13lo) or
  743. (href.offset>simm13hi) then
  744. begin
  745. hreg:=GetAddressRegister(list);
  746. reference_reset(tmpref,href.alignment);
  747. tmpref.symbol := href.symbol;
  748. if not need_got_load then
  749. tmpref.offset := href.offset;
  750. tmpref.refaddr := addr_high;
  751. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  752. { Only the low part is left }
  753. tmpref.refaddr:=addr_low;
  754. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  755. if need_got then
  756. begin
  757. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,current_procinfo.got,hreg));
  758. need_got:=false;
  759. end;
  760. if need_got_load then
  761. begin
  762. tmpref.symbol:=nil;
  763. tmpref.base:=hreg;
  764. tmpref.refaddr:=addr_no;
  765. list.concat(taicpu.op_ref_reg(A_LD,tmpref,hreg));
  766. need_got_load:=false;
  767. if (href.offset<simm13lo) or
  768. (href.offset>simm13hi) then
  769. begin
  770. tmpref.symbol:=nil;
  771. tmpref.offset:=href.offset;
  772. tmpref.refaddr := addr_high;
  773. hreg2:=GetIntRegister(list,OS_INT);
  774. a_load_const_reg(list,OS_INT,href.offset,hreg2);
  775. { Only the low part is left }
  776. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,hreg2,hreg));
  777. end
  778. else if (href.offset<>0) then
  779. begin
  780. list.concat(taicpu.op_reg_const_reg(A_ADD,hreg,href.offset,hreg));
  781. end;
  782. end;
  783. if href.base<>NR_NO then
  784. begin
  785. if href.index<>NR_NO then
  786. begin
  787. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  788. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  789. end
  790. else
  791. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  792. end
  793. else
  794. begin
  795. if hreg<>r then
  796. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  797. end;
  798. end
  799. else
  800. { At least small offset, maybe base and maybe index }
  801. if href.offset<>0 then
  802. begin
  803. if href.base<>NR_NO then
  804. begin
  805. if href.index<>NR_NO then
  806. begin
  807. hreg:=GetAddressRegister(list);
  808. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  809. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  810. end
  811. else
  812. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  813. end
  814. else
  815. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  816. end
  817. else
  818. { Both base and index }
  819. if href.index<>NR_NO then
  820. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  821. else
  822. { Only base }
  823. if href.base<>NR_NO then
  824. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  825. else
  826. { only offset, can be generated by absolute }
  827. a_load_const_reg(list,OS_ADDR,href.offset,r);
  828. if need_got then
  829. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,current_procinfo.got,r));
  830. if need_got_load then
  831. list.concat(taicpu.op_reg_reg(A_LD,r,r));
  832. {$endif}
  833. end;
  834. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  835. const
  836. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  837. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  838. var
  839. op: TAsmOp;
  840. instr : taicpu;
  841. begin
  842. op:=fpumovinstr[fromsize,tosize];
  843. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  844. list.Concat(instr);
  845. { Notify the register allocator that we have written a move instruction so
  846. it can try to eliminate it. }
  847. if (op = A_FMOVS) or
  848. (op = A_FMOVD) then
  849. add_move_instruction(instr);
  850. end;
  851. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  852. const
  853. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  854. (A_LDF,A_LDDF);
  855. var
  856. tmpreg: tregister;
  857. begin
  858. if (fromsize<>tosize) then
  859. begin
  860. tmpreg:=reg;
  861. reg:=getfpuregister(list,fromsize);
  862. end;
  863. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  864. if (fromsize<>tosize) then
  865. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  866. end;
  867. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  868. const
  869. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  870. (A_STF,A_STDF);
  871. var
  872. tmpreg: tregister;
  873. begin
  874. if (fromsize<>tosize) then
  875. begin
  876. tmpreg:=getfpuregister(list,tosize);
  877. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  878. reg:=tmpreg;
  879. end;
  880. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  881. end;
  882. procedure tcgsparc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  883. const
  884. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  885. begin
  886. if (op in overflowops) and
  887. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  888. a_load_reg_reg(list,OS_32,size,dst,dst);
  889. end;
  890. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);
  891. begin
  892. if Op in [OP_NEG,OP_NOT] then
  893. internalerror(200306011);
  894. if (a=0) then
  895. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  896. else
  897. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  898. maybeadjustresult(list,op,size,reg);
  899. end;
  900. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  901. var
  902. a : aint;
  903. begin
  904. Case Op of
  905. OP_NEG :
  906. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  907. OP_NOT :
  908. begin
  909. case size of
  910. OS_8 :
  911. a:=aint($ffffff00);
  912. OS_16 :
  913. a:=aint($ffff0000);
  914. else
  915. a:=0;
  916. end;
  917. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  918. end;
  919. else
  920. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  921. end;
  922. maybeadjustresult(list,op,size,dst);
  923. end;
  924. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);
  925. var
  926. power : longInt;
  927. begin
  928. case op of
  929. OP_MUL,
  930. OP_IMUL:
  931. begin
  932. if ispowerof2(a,power) then
  933. begin
  934. { can be done with a shift }
  935. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  936. exit;
  937. end;
  938. end;
  939. OP_SUB,
  940. OP_ADD :
  941. begin
  942. if (a=0) then
  943. begin
  944. a_load_reg_reg(list,size,size,src,dst);
  945. exit;
  946. end;
  947. end;
  948. end;
  949. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  950. maybeadjustresult(list,op,size,dst);
  951. end;
  952. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  953. begin
  954. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  955. maybeadjustresult(list,op,size,dst);
  956. end;
  957. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  958. var
  959. power : longInt;
  960. tmpreg1,tmpreg2 : tregister;
  961. begin
  962. ovloc.loc:=LOC_VOID;
  963. case op of
  964. OP_SUB,
  965. OP_ADD :
  966. begin
  967. if (a=0) then
  968. begin
  969. a_load_reg_reg(list,size,size,src,dst);
  970. exit;
  971. end;
  972. end;
  973. end;
  974. if setflags then
  975. begin
  976. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  977. case op of
  978. OP_MUL:
  979. begin
  980. tmpreg1:=GetIntRegister(list,OS_INT);
  981. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  982. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  983. ovloc.loc:=LOC_FLAGS;
  984. ovloc.resflags:=F_NE;
  985. end;
  986. OP_IMUL:
  987. begin
  988. tmpreg1:=GetIntRegister(list,OS_INT);
  989. tmpreg2:=GetIntRegister(list,OS_INT);
  990. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  991. list.concat(taicpu.op_reg_const_reg(A_SRA,dst,31,tmpreg2));
  992. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  993. ovloc.loc:=LOC_FLAGS;
  994. ovloc.resflags:=F_NE;
  995. end;
  996. end;
  997. end
  998. else
  999. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  1000. maybeadjustresult(list,op,size,dst);
  1001. end;
  1002. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  1003. var
  1004. tmpreg1,tmpreg2 : tregister;
  1005. begin
  1006. ovloc.loc:=LOC_VOID;
  1007. if setflags then
  1008. begin
  1009. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  1010. case op of
  1011. OP_MUL:
  1012. begin
  1013. tmpreg1:=GetIntRegister(list,OS_INT);
  1014. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  1015. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  1016. ovloc.loc:=LOC_FLAGS;
  1017. ovloc.resflags:=F_NE;
  1018. end;
  1019. OP_IMUL:
  1020. begin
  1021. tmpreg1:=GetIntRegister(list,OS_INT);
  1022. tmpreg2:=GetIntRegister(list,OS_INT);
  1023. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  1024. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  1025. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  1026. ovloc.loc:=LOC_FLAGS;
  1027. ovloc.resflags:=F_NE;
  1028. end;
  1029. end;
  1030. end
  1031. else
  1032. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  1033. maybeadjustresult(list,op,size,dst);
  1034. end;
  1035. {*************** compare instructructions ****************}
  1036. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);
  1037. begin
  1038. if (a=0) then
  1039. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  1040. else
  1041. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  1042. a_jmp_cond(list,cmp_op,l);
  1043. end;
  1044. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  1045. begin
  1046. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  1047. a_jmp_cond(list,cmp_op,l);
  1048. end;
  1049. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  1050. begin
  1051. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  1052. { Delay slot }
  1053. list.Concat(TAiCpu.Op_none(A_NOP));
  1054. end;
  1055. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  1056. begin
  1057. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  1058. { Delay slot }
  1059. list.Concat(TAiCpu.Op_none(A_NOP));
  1060. end;
  1061. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  1062. var
  1063. ai:TAiCpu;
  1064. begin
  1065. ai:=TAiCpu.Op_sym(A_Bxx,l);
  1066. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1067. list.Concat(ai);
  1068. { Delay slot }
  1069. list.Concat(TAiCpu.Op_none(A_NOP));
  1070. end;
  1071. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  1072. var
  1073. ai : taicpu;
  1074. op : tasmop;
  1075. begin
  1076. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  1077. op:=A_FBxx
  1078. else
  1079. op:=A_Bxx;
  1080. ai := Taicpu.op_sym(op,l);
  1081. ai.SetCondition(flags_to_cond(f));
  1082. list.Concat(ai);
  1083. { Delay slot }
  1084. list.Concat(TAiCpu.Op_none(A_NOP));
  1085. end;
  1086. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  1087. var
  1088. hl : tasmlabel;
  1089. begin
  1090. current_asmdata.getjumplabel(hl);
  1091. a_load_const_reg(list,size,1,reg);
  1092. a_jmp_flags(list,f,hl);
  1093. a_load_const_reg(list,size,0,reg);
  1094. a_label(list,hl);
  1095. end;
  1096. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  1097. var
  1098. l : tlocation;
  1099. begin
  1100. l.loc:=LOC_VOID;
  1101. g_overflowCheck_loc(list,loc,def,l);
  1102. end;
  1103. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  1104. var
  1105. hl : tasmlabel;
  1106. ai:TAiCpu;
  1107. hflags : tresflags;
  1108. begin
  1109. if not(cs_check_overflow in current_settings.localswitches) then
  1110. exit;
  1111. current_asmdata.getjumplabel(hl);
  1112. case ovloc.loc of
  1113. LOC_VOID:
  1114. begin
  1115. if not((def.typ=pointerdef) or
  1116. ((def.typ=orddef) and
  1117. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  1118. pasbool8,pasbool16,pasbool32,pasbool64]))) then
  1119. begin
  1120. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  1121. ai.SetCondition(C_NO);
  1122. list.Concat(ai);
  1123. { Delay slot }
  1124. list.Concat(TAiCpu.Op_none(A_NOP));
  1125. end
  1126. else
  1127. a_jmp_cond(list,OC_AE,hl);
  1128. end;
  1129. LOC_FLAGS:
  1130. begin
  1131. hflags:=ovloc.resflags;
  1132. inverse_flags(hflags);
  1133. cg.a_jmp_flags(list,hflags,hl);
  1134. end;
  1135. else
  1136. internalerror(200409281);
  1137. end;
  1138. a_call_name(list,'FPC_OVERFLOW',false);
  1139. a_label(list,hl);
  1140. end;
  1141. { *********** entry/exit code and address loading ************ }
  1142. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1143. begin
  1144. if nostackframe then
  1145. exit;
  1146. { Althogh the SPARC architecture require only word alignment, software
  1147. convention and the operating system require every stack frame to be double word
  1148. aligned }
  1149. LocalSize:=align(LocalSize,8);
  1150. { Execute the SAVE instruction to get a new register window and create a new
  1151. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  1152. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  1153. after execution of that instruction is the called function stack pointer}
  1154. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  1155. if LocalSize>4096 then
  1156. begin
  1157. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  1158. g1_used:=true;
  1159. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  1160. g1_used:=false;
  1161. end
  1162. else
  1163. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  1164. end;
  1165. procedure TCgSparc.g_maybe_got_init(list : TAsmList);
  1166. var
  1167. ref : treference;
  1168. begin
  1169. if (cs_create_pic in current_settings.moduleswitches) and
  1170. (pi_needs_got in current_procinfo.flags) then
  1171. begin
  1172. current_procinfo.got:=NR_L7;
  1173. { Set register $l7 to _GLOBAL_OFFSET_TABLE_ at function entry }
  1174. { The offsets -8 for %hi and -4 for %lo correspnod to the
  1175. code distance from the call to FPC_GETGOT inxtruction }
  1176. reference_reset_symbol(ref,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),-8,sizeof(pint));
  1177. ref.refaddr:=addr_high;
  1178. list.concat(taicpu.op_ref_reg(A_SETHI,ref,NR_L7));
  1179. ref.refaddr:=addr_low;
  1180. ref.offset:=-4;
  1181. list.concat(Taicpu.Op_reg_ref_reg(A_OR,NR_L7,ref,NR_L7));
  1182. list.concat(Taicpu.Op_sym(A_CALL,current_asmdata.RefAsmSymbol('FPC_GETGOT')));
  1183. { Delay slot }
  1184. list.concat(Taicpu.Op_none(A_NOP));
  1185. end;
  1186. end;
  1187. procedure TCgSparc.g_restore_registers(list:TAsmList);
  1188. begin
  1189. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1190. end;
  1191. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  1192. var
  1193. hr : treference;
  1194. begin
  1195. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  1196. begin
  1197. reference_reset(hr,sizeof(pint));
  1198. hr.offset:=12;
  1199. hr.refaddr:=addr_full;
  1200. if nostackframe then
  1201. begin
  1202. hr.base:=NR_O7;
  1203. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1204. list.concat(Taicpu.op_none(A_NOP))
  1205. end
  1206. else
  1207. begin
  1208. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1209. already set result onto %i0 }
  1210. hr.base:=NR_I7;
  1211. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  1212. list.concat(Taicpu.op_none(A_RESTORE));
  1213. end;
  1214. end
  1215. else
  1216. begin
  1217. if nostackframe then
  1218. begin
  1219. { Here we need to use RETL instead of RET so it uses %o7 }
  1220. list.concat(Taicpu.op_none(A_RETL));
  1221. list.concat(Taicpu.op_none(A_NOP))
  1222. end
  1223. else
  1224. begin
  1225. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1226. already set result onto %i0 }
  1227. list.concat(Taicpu.op_none(A_RET));
  1228. list.concat(Taicpu.op_none(A_RESTORE));
  1229. end;
  1230. end;
  1231. end;
  1232. procedure TCgSparc.g_save_registers(list : TAsmList);
  1233. begin
  1234. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1235. end;
  1236. { ************* concatcopy ************ }
  1237. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  1238. var
  1239. paraloc1,paraloc2,paraloc3 : TCGPara;
  1240. begin
  1241. paraloc1.init;
  1242. paraloc2.init;
  1243. paraloc3.init;
  1244. paramanager.getintparaloc(pocall_default,1,voidpointertype,paraloc1);
  1245. paramanager.getintparaloc(pocall_default,2,voidpointertype,paraloc2);
  1246. paramanager.getintparaloc(pocall_default,3,ptrsinttype,paraloc3);
  1247. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  1248. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  1249. a_loadaddr_ref_cgpara(list,source,paraloc1);
  1250. paramanager.freecgpara(list,paraloc3);
  1251. paramanager.freecgpara(list,paraloc2);
  1252. paramanager.freecgpara(list,paraloc1);
  1253. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1254. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1255. a_call_name(list,'FPC_MOVE',false);
  1256. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1257. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1258. paraloc3.done;
  1259. paraloc2.done;
  1260. paraloc1.done;
  1261. end;
  1262. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:tcgint);
  1263. var
  1264. tmpreg1,
  1265. hreg,
  1266. countreg: TRegister;
  1267. src, dst: TReference;
  1268. lab: tasmlabel;
  1269. count, count2: aint;
  1270. begin
  1271. if len>high(longint) then
  1272. internalerror(2002072704);
  1273. { anybody wants to determine a good value here :)? }
  1274. if len>100 then
  1275. g_concatcopy_move(list,source,dest,len)
  1276. else
  1277. begin
  1278. reference_reset(src,source.alignment);
  1279. reference_reset(dst,dest.alignment);
  1280. { load the address of source into src.base }
  1281. src.base:=GetAddressRegister(list);
  1282. a_loadaddr_ref_reg(list,source,src.base);
  1283. { load the address of dest into dst.base }
  1284. dst.base:=GetAddressRegister(list);
  1285. a_loadaddr_ref_reg(list,dest,dst.base);
  1286. { generate a loop }
  1287. count:=len div 4;
  1288. if count>4 then
  1289. begin
  1290. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1291. { have to be set to 8. I put an Inc there so debugging may be }
  1292. { easier (should offset be different from zero here, it will be }
  1293. { easy to notice in the generated assembler }
  1294. countreg:=GetIntRegister(list,OS_INT);
  1295. tmpreg1:=GetIntRegister(list,OS_INT);
  1296. a_load_const_reg(list,OS_INT,count,countreg);
  1297. { explicitely allocate R_O0 since it can be used safely here }
  1298. { (for holding date that's being copied) }
  1299. current_asmdata.getjumplabel(lab);
  1300. a_label(list, lab);
  1301. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1302. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1303. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1304. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1305. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1306. a_jmp_cond(list,OC_NE,lab);
  1307. list.concat(taicpu.op_none(A_NOP));
  1308. { keep the registers alive }
  1309. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1310. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1311. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1312. len := len mod 4;
  1313. end;
  1314. { unrolled loop }
  1315. count:=len div 4;
  1316. if count>0 then
  1317. begin
  1318. tmpreg1:=GetIntRegister(list,OS_INT);
  1319. for count2 := 1 to count do
  1320. begin
  1321. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1322. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1323. inc(src.offset,4);
  1324. inc(dst.offset,4);
  1325. end;
  1326. len := len mod 4;
  1327. end;
  1328. if (len and 4) <> 0 then
  1329. begin
  1330. hreg:=GetIntRegister(list,OS_INT);
  1331. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1332. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1333. inc(src.offset,4);
  1334. inc(dst.offset,4);
  1335. end;
  1336. { copy the leftovers }
  1337. if (len and 2) <> 0 then
  1338. begin
  1339. hreg:=GetIntRegister(list,OS_INT);
  1340. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1341. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1342. inc(src.offset,2);
  1343. inc(dst.offset,2);
  1344. end;
  1345. if (len and 1) <> 0 then
  1346. begin
  1347. hreg:=GetIntRegister(list,OS_INT);
  1348. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1349. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1350. end;
  1351. end;
  1352. end;
  1353. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  1354. var
  1355. src, dst: TReference;
  1356. tmpreg1,
  1357. countreg: TRegister;
  1358. i : aint;
  1359. lab: tasmlabel;
  1360. begin
  1361. if len>31 then
  1362. g_concatcopy_move(list,source,dest,len)
  1363. else
  1364. begin
  1365. reference_reset(src,source.alignment);
  1366. reference_reset(dst,dest.alignment);
  1367. { load the address of source into src.base }
  1368. src.base:=GetAddressRegister(list);
  1369. a_loadaddr_ref_reg(list,source,src.base);
  1370. { load the address of dest into dst.base }
  1371. dst.base:=GetAddressRegister(list);
  1372. a_loadaddr_ref_reg(list,dest,dst.base);
  1373. { generate a loop }
  1374. if len>4 then
  1375. begin
  1376. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1377. { have to be set to 8. I put an Inc there so debugging may be }
  1378. { easier (should offset be different from zero here, it will be }
  1379. { easy to notice in the generated assembler }
  1380. countreg:=GetIntRegister(list,OS_INT);
  1381. tmpreg1:=GetIntRegister(list,OS_INT);
  1382. a_load_const_reg(list,OS_INT,len,countreg);
  1383. { explicitely allocate R_O0 since it can be used safely here }
  1384. { (for holding date that's being copied) }
  1385. current_asmdata.getjumplabel(lab);
  1386. a_label(list, lab);
  1387. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1388. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1389. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1390. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1391. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1392. a_jmp_cond(list,OC_NE,lab);
  1393. list.concat(taicpu.op_none(A_NOP));
  1394. { keep the registers alive }
  1395. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1396. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1397. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1398. end
  1399. else
  1400. begin
  1401. { unrolled loop }
  1402. tmpreg1:=GetIntRegister(list,OS_INT);
  1403. for i:=1 to len do
  1404. begin
  1405. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1406. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1407. inc(src.offset);
  1408. inc(dst.offset);
  1409. end;
  1410. end;
  1411. end;
  1412. end;
  1413. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1414. var
  1415. make_global : boolean;
  1416. href : treference;
  1417. begin
  1418. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1419. Internalerror(200006137);
  1420. if not assigned(procdef.struct) or
  1421. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1422. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1423. Internalerror(200006138);
  1424. if procdef.owner.symtabletype<>ObjectSymtable then
  1425. Internalerror(200109191);
  1426. make_global:=false;
  1427. if (not current_module.is_unit) or create_smartlink or
  1428. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1429. make_global:=true;
  1430. if make_global then
  1431. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1432. else
  1433. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1434. { set param1 interface to self }
  1435. g_adjust_self_value(list,procdef,ioffset);
  1436. if (po_virtualmethod in procdef.procoptions) and
  1437. not is_objectpascal_helper(procdef.struct) then
  1438. begin
  1439. if (procdef.extnumber=$ffff) then
  1440. Internalerror(200006139);
  1441. { mov 0(%rdi),%rax ; load vmt}
  1442. reference_reset_base(href,NR_O0,0,sizeof(pint));
  1443. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_G1);
  1444. g1_used:=true;
  1445. { jmp *vmtoffs(%eax) ; method offs }
  1446. reference_reset_base(href,NR_G1,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),sizeof(pint));
  1447. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1448. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1449. g1_used:=false;
  1450. end
  1451. else
  1452. begin
  1453. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(procdef.mangledname),0,sizeof(pint));
  1454. href.refaddr := addr_high;
  1455. list.concat(taicpu.op_ref_reg(A_SETHI,href,NR_G1));
  1456. g1_used:=true;
  1457. href.refaddr := addr_low;
  1458. list.concat(taicpu.op_reg_ref_reg(A_OR,NR_G1,href,NR_G1));
  1459. { FIXME: this assumes for now that %l7 already has the correct value }
  1460. if (cs_create_pic in current_settings.moduleswitches) then
  1461. begin
  1462. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_G1,NR_L7,NR_G1));
  1463. reference_reset_base(href,NR_G1,0,sizeof(pint));
  1464. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1465. end;
  1466. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1467. g1_used:=false;
  1468. end;
  1469. { Delay slot }
  1470. list.Concat(TAiCpu.Op_none(A_NOP));
  1471. List.concat(Tai_symbol_end.Createname(labelname));
  1472. end;
  1473. procedure tcgsparc.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1474. begin
  1475. Comment(V_Error,'tcgsparc.g_stackpointer_alloc method not implemented');
  1476. end;
  1477. procedure tcgsparc.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister);
  1478. begin
  1479. Comment(V_Error,'tcgsparc.a_bit_scan_reg_reg method not implemented');
  1480. end;
  1481. {****************************************************************************
  1482. TCG64Sparc
  1483. ****************************************************************************}
  1484. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1485. var
  1486. tmpref: treference;
  1487. begin
  1488. { Override this function to prevent loading the reference twice }
  1489. tmpref:=ref;
  1490. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1491. inc(tmpref.offset,4);
  1492. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1493. end;
  1494. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1495. var
  1496. tmpref: treference;
  1497. begin
  1498. { Override this function to prevent loading the reference twice }
  1499. tmpref:=ref;
  1500. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1501. inc(tmpref.offset,4);
  1502. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1503. end;
  1504. procedure tcg64sparc.a_load64_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1505. var
  1506. hreg64 : tregister64;
  1507. begin
  1508. { Override this function to prevent loading the reference twice.
  1509. Use here some extra registers, but those are optimized away by the RA }
  1510. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1511. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1512. a_load64_ref_reg(list,r,hreg64);
  1513. a_load64_reg_cgpara(list,hreg64,paraloc);
  1514. end;
  1515. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1516. begin
  1517. case op of
  1518. OP_ADD :
  1519. begin
  1520. op1:=A_ADDCC;
  1521. if checkoverflow then
  1522. op2:=A_ADDXCC
  1523. else
  1524. op2:=A_ADDX;
  1525. end;
  1526. OP_SUB :
  1527. begin
  1528. op1:=A_SUBCC;
  1529. if checkoverflow then
  1530. op2:=A_SUBXCC
  1531. else
  1532. op2:=A_SUBX;
  1533. end;
  1534. OP_XOR :
  1535. begin
  1536. op1:=A_XOR;
  1537. op2:=A_XOR;
  1538. end;
  1539. OP_OR :
  1540. begin
  1541. op1:=A_OR;
  1542. op2:=A_OR;
  1543. end;
  1544. OP_AND :
  1545. begin
  1546. op1:=A_AND;
  1547. op2:=A_AND;
  1548. end;
  1549. else
  1550. internalerror(200203241);
  1551. end;
  1552. end;
  1553. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1554. var
  1555. op1,op2 : TAsmOp;
  1556. begin
  1557. case op of
  1558. OP_NEG :
  1559. begin
  1560. { Use the simple code: y=0-z }
  1561. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1562. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1563. exit;
  1564. end;
  1565. OP_NOT :
  1566. begin
  1567. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1568. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1569. exit;
  1570. end;
  1571. end;
  1572. get_64bit_ops(op,op1,op2,false);
  1573. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1574. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1575. end;
  1576. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1577. var
  1578. op1,op2:TAsmOp;
  1579. begin
  1580. case op of
  1581. OP_NEG,
  1582. OP_NOT :
  1583. internalerror(200306017);
  1584. end;
  1585. get_64bit_ops(op,op1,op2,false);
  1586. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,tcgint(lo(value)),regdst.reglo);
  1587. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,tcgint(hi(value)),regdst.reghi);
  1588. end;
  1589. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1590. var
  1591. l : tlocation;
  1592. begin
  1593. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1594. end;
  1595. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1596. var
  1597. l : tlocation;
  1598. begin
  1599. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1600. end;
  1601. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1602. var
  1603. op1,op2:TAsmOp;
  1604. begin
  1605. case op of
  1606. OP_NEG,
  1607. OP_NOT :
  1608. internalerror(200306017);
  1609. end;
  1610. get_64bit_ops(op,op1,op2,setflags);
  1611. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,tcgint(lo(value)),regdst.reglo);
  1612. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,tcgint(hi(value)),regdst.reghi);
  1613. end;
  1614. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1615. var
  1616. op1,op2:TAsmOp;
  1617. begin
  1618. case op of
  1619. OP_NEG,
  1620. OP_NOT :
  1621. internalerror(200306017);
  1622. end;
  1623. get_64bit_ops(op,op1,op2,setflags);
  1624. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1625. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1626. end;
  1627. procedure create_codegen;
  1628. begin
  1629. cg:=TCgSparc.Create;
  1630. if target_info.system=system_sparc_linux then
  1631. TCgSparc(cg).use_unlimited_pic_mode:=true
  1632. else
  1633. TCgSparc(cg).use_unlimited_pic_mode:=false;
  1634. cg64:=TCg64Sparc.Create;
  1635. end;
  1636. end.