cpubase.pas 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  3. Contains the base types for MIPS
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {# Base unit for processor information. This unit contains
  18. enumerations of registers, opcodes, sizes, and other
  19. such things which are processor specific.
  20. }
  21. unit cpubase;
  22. {$i fpcdefs.inc}
  23. interface
  24. uses
  25. cutils,cclasses,
  26. globtype,globals,
  27. cpuinfo,
  28. aasmbase,
  29. cgbase
  30. ;
  31. {*****************************************************************************
  32. Assembler Opcodes
  33. *****************************************************************************}
  34. type
  35. TAsmOp=({$i opcode.inc});
  36. { This should define the array of instructions as string }
  37. op2strtable=array[tasmop] of string[11];
  38. const
  39. { First value of opcode enumeration }
  40. firstop = low(tasmop);
  41. { Last value of opcode enumeration }
  42. lastop = high(tasmop);
  43. {*****************************************************************************
  44. Registers
  45. *****************************************************************************}
  46. type
  47. { Number of registers used for indexing in tables }
  48. tregisterindex=0..{$i rmipsnor.inc}-1;
  49. const
  50. { Available Superregisters }
  51. {$i rmipssup.inc}
  52. { No Subregisters }
  53. R_SUBWHOLE = R_SUBD;
  54. { Available Registers }
  55. {$i rmipscon.inc}
  56. { Integer Super registers first and last }
  57. first_int_supreg = RS_R0;
  58. first_int_imreg = $20;
  59. { Float Super register first and last }
  60. first_fpu_supreg = RS_F0;
  61. first_fpu_imreg = $20;
  62. { MM Super register first and last }
  63. first_mm_supreg = 0;
  64. first_mm_imreg = 1;
  65. { TODO: Calculate bsstart}
  66. regnumber_count_bsstart = 64;
  67. regnumber_table : array[tregisterindex] of tregister = (
  68. {$i rmipsnum.inc}
  69. );
  70. regstabs_table : array[tregisterindex] of shortint = (
  71. {$i rmipssta.inc}
  72. );
  73. regdwarf_table : array[tregisterindex] of shortint = (
  74. {$i rmipsdwf.inc}
  75. );
  76. { registers which may be destroyed by calls }
  77. VOLATILE_INTREGISTERS = [RS_R0..RS_R3,RS_R12..RS_R15];
  78. VOLATILE_FPUREGISTERS = [RS_F0..RS_F3];
  79. type
  80. totherregisterset = set of tregisterindex;
  81. {*****************************************************************************
  82. Conditions
  83. *****************************************************************************}
  84. type
  85. TAsmCond=(C_None,
  86. C_EQ, C_NE, C_LT, C_LE, C_GT, C_GE, C_LTU, C_LEU, C_GTU, C_GEU,
  87. C_LTZ, C_LEZ, C_GTZ, C_GEZ,
  88. C_COP1TRUE,
  89. C_COP1FALSE
  90. );
  91. const
  92. cond2str : array[TAsmCond] of string[3]=('',
  93. 'eq','ne','lt','le','gt','ge','ltu','leu','gtu','geu',
  94. 'ltz','lez','gtz','gez',
  95. 'c1t','c1f'
  96. );
  97. type
  98. TResFlags=record
  99. reg1: TRegister;
  100. cond: TOpCmp;
  101. case use_const: boolean of
  102. False: (reg2: TRegister);
  103. True: (value: aint);
  104. end;
  105. {*****************************************************************************
  106. Constants
  107. *****************************************************************************}
  108. const
  109. max_operands = 4;
  110. maxintregs = 31;
  111. maxfpuregs = 8;
  112. maxaddrregs = 0;
  113. {*****************************************************************************
  114. Constants
  115. *****************************************************************************}
  116. const
  117. maxvarregs = 7;
  118. varregs : Array [1..maxvarregs] of tsuperregister =
  119. (RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,RS_R10);
  120. maxfpuvarregs = 4;
  121. fpuvarregs : Array [1..maxfpuvarregs] of tsuperregister =
  122. (RS_F4,RS_F5,RS_F6,RS_F7);
  123. {*****************************************************************************
  124. Default generic sizes
  125. *****************************************************************************}
  126. { Defines the default address size for a processor, }
  127. OS_ADDR = OS_32;
  128. {# the natural int size for a processor,
  129. has to match osuinttype/ossinttype as initialized in psystem }
  130. OS_INT = OS_32;
  131. OS_SINT = OS_S32;
  132. { the maximum float size for a processor, }
  133. OS_FLOAT = OS_F64;
  134. { the size of a vector register for a processor }
  135. OS_VECTOR = OS_M32;
  136. {*****************************************************************************
  137. Generic Register names
  138. *****************************************************************************}
  139. { PIC Code }
  140. NR_GP = NR_R28;
  141. NR_PIC_FUNC = NR_R25;
  142. RS_GP = RS_R28;
  143. RS_PIC_FUNC = RS_R25;
  144. { VMT code }
  145. NR_VMT = NR_R24;
  146. RS_VMT = RS_R24;
  147. NR_SP = NR_R29;
  148. NR_S8 = NR_R30;
  149. NR_FP = NR_R30;
  150. NR_RA = NR_R31;
  151. RS_SP = RS_R29;
  152. RS_S8 = RS_R30;
  153. RS_FP = RS_R30;
  154. RS_RA = RS_R31;
  155. {# Stack pointer register }
  156. NR_STACK_POINTER_REG = NR_SP;
  157. RS_STACK_POINTER_REG = RS_SP;
  158. {# Frame pointer register }
  159. NR_FRAME_POINTER_REG = NR_FP;
  160. RS_FRAME_POINTER_REG = RS_FP;
  161. NR_RETURN_ADDRESS_REG = NR_R7;
  162. { the return_result_reg, is used inside the called function to store its return
  163. value when that is a scalar value otherwise a pointer to the address of the
  164. result is placed inside it }
  165. { Results are returned in this register (32-bit values) }
  166. NR_FUNCTION_RETURN_REG = NR_R2;
  167. RS_FUNCTION_RETURN_REG = RS_R2;
  168. { Low part of 64bit return value }
  169. NR_FUNCTION_RETURN64_LOW_REG = NR_R2;
  170. RS_FUNCTION_RETURN64_LOW_REG = RS_R2;
  171. { High part of 64bit return value }
  172. NR_FUNCTION_RETURN64_HIGH_REG = NR_R3;
  173. RS_FUNCTION_RETURN64_HIGH_REG = RS_R3;
  174. { The value returned from a function is available in this register }
  175. NR_FUNCTION_RESULT_REG = NR_R2;
  176. RS_FUNCTION_RESULT_REG = RS_R2;
  177. { The lowh part of 64bit value returned from a function }
  178. NR_FUNCTION_RESULT64_LOW_REG = NR_R2;
  179. RS_FUNCTION_RESULT64_LOW_REG = RS_R2;
  180. { The high part of 64bit value returned from a function }
  181. NR_FUNCTION_RESULT64_HIGH_REG = NR_R3;
  182. RS_FUNCTION_RESULT64_HIGH_REG = RS_R3;
  183. NR_FPU_RESULT_REG = NR_F0;
  184. NR_MM_RESULT_REG = NR_NO;
  185. NR_DEFAULTFLAGS = NR_NO;
  186. {*****************************************************************************
  187. GCC /ABI linking information
  188. *****************************************************************************}
  189. const
  190. { Registers which must be saved when calling a routine declared as
  191. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  192. saved should be the ones as defined in the target ABI and / or GCC.
  193. This value can be deduced from the CALLED_USED_REGISTERS array in the
  194. GCC source.
  195. }
  196. saved_standard_registers : array[0..0] of tsuperregister =
  197. (RS_NO);
  198. { this is only for the generic code which is not used for this architecture }
  199. saved_address_registers : array[0..0] of tsuperregister = (RS_INVALID);
  200. saved_mm_registers : array[0..0] of tsuperregister = (RS_INVALID);
  201. { Required parameter alignment when calling a routine declared as
  202. stdcall and cdecl. The alignment value should be the one defined
  203. by GCC or the target ABI.
  204. The value of this constant is equal to the constant
  205. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  206. }
  207. std_param_align = 4;
  208. {*****************************************************************************
  209. CPU Dependent Constants
  210. *****************************************************************************}
  211. const
  212. simm16lo = -32768;
  213. simm16hi = 32767;
  214. {*****************************************************************************
  215. Helpers
  216. *****************************************************************************}
  217. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  218. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  219. { Returns the tcgsize corresponding with the size of reg.}
  220. function reg_cgsize(const reg: tregister) : tcgsize;
  221. function cgsize2subreg(regtype: tregistertype; s:tcgsize):tsubregister;
  222. function is_calljmp(o:tasmop):boolean;
  223. function findreg_by_number(r:Tregister):tregisterindex;
  224. function std_regnum_search(const s:string):Tregister;
  225. function std_regname(r:Tregister):string;
  226. function dwarf_reg(r:tregister):shortint;
  227. implementation
  228. uses
  229. rgBase,verbose;
  230. const
  231. std_regname_table : TRegNameTable = (
  232. {$i rmipsstd.inc}
  233. );
  234. regnumber_index : array[tregisterindex] of tregisterindex = (
  235. {$i rmipsrni.inc}
  236. );
  237. std_regname_index : array[tregisterindex] of tregisterindex = (
  238. {$i rmipssri.inc}
  239. );
  240. function cgsize2subreg(regtype: tregistertype; s:tcgsize):tsubregister;
  241. begin
  242. case regtype of
  243. R_FPUREGISTER:
  244. if s=OS_F32 then
  245. result:=R_SUBFS
  246. else if s=OS_F64 then
  247. result:=R_SUBFD
  248. else
  249. internalerror(2013021301);
  250. else
  251. result:=R_SUBWHOLE;
  252. end;
  253. end;
  254. function reg_cgsize(const reg: tregister): tcgsize;
  255. begin
  256. case getregtype(reg) of
  257. R_INTREGISTER :
  258. reg_cgsize:=OS_32;
  259. R_FPUREGISTER :
  260. begin
  261. if getsubreg(reg)=R_SUBFD then
  262. result:=OS_F64
  263. else
  264. result:=OS_F32;
  265. end;
  266. else
  267. internalerror(200303181);
  268. end;
  269. end;
  270. function is_calljmp(o:tasmop):boolean;
  271. begin
  272. is_calljmp:= o in [A_J,A_JAL,A_JALR,{ A_JALX, }A_JR, A_BA, A_BC];
  273. end;
  274. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  275. const
  276. inverse: array[TAsmCond] of TAsmCond=(C_None,
  277. C_NE, C_EQ, C_GE, C_GT, C_LE, C_LT, C_GEU, C_GTU, C_LEU, C_LTU,
  278. C_GEZ, C_GTZ, C_LEZ, C_LTZ,
  279. C_COP1FALSE,
  280. C_COP1TRUE
  281. );
  282. begin
  283. result := inverse[c];
  284. end;
  285. function findreg_by_number(r:Tregister):tregisterindex;
  286. begin
  287. result:=rgBase.findreg_by_number_table(r,regnumber_index);
  288. end;
  289. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  290. begin
  291. result := c1 = c2;
  292. end;
  293. function std_regnum_search(const s:string):Tregister;
  294. begin
  295. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  296. end;
  297. function std_regname(r:Tregister):string;
  298. var
  299. p : tregisterindex;
  300. hr : tregister;
  301. begin
  302. hr:=r;
  303. case getsubreg(hr) of
  304. R_SUBFD:
  305. setsubreg(hr, R_SUBFS);
  306. R_SUBL, R_SUBW, R_SUBD, R_SUBQ:
  307. setsubreg(hr, R_SUBD);
  308. end;
  309. p:=findreg_by_number_table(hr,regnumber_index);
  310. if p<>0 then
  311. result:=std_regname_table[p]
  312. else if getregtype(r)=R_SPECIALREGISTER then
  313. result:=tostr(getsupreg(r))
  314. else
  315. result:=generic_regname(r);
  316. end;
  317. function dwarf_reg(r:tregister):shortint;
  318. begin
  319. result:=regdwarf_table[findreg_by_number(r)];
  320. if result=-1 then
  321. internalerror(200603251);
  322. end;
  323. begin
  324. end.