Jonas Maebe 07bd4ba517 * let all the case code generation work with tconstexprint instead of aint, há 6 anos atrás
..
aasmcpu.pas e23ed15634 * MIPS: reworked and fixed procedure fixup_jmps: há 9 anos atrás
aoptcpu.pas 5165497498 * MIPS: fixed TCpuAsmOptimizer.InstructionLoadsFromReg, it now correctly considers instructions that read their first operand. há 8 anos atrás
aoptcpub.pas 9b0ff05ee8 - get rid of MaxOps, it is redundant with max_operands há 6 anos atrás
aoptcpud.pas 0c8546f94c * more MIPS code of David Zhang integrated há 15 anos atrás
cgcpu.pas d69ad8fa41 * removed temppos field again from parameter locations: they're not allocated há 7 anos atrás
cpubase.pas 92acd38f40 Fix for bug report #34380 há 6 anos atrás
cpuelf.pas 578348817b * MIPS: some progress with linker: há 9 anos atrás
cpugas.pas 74a49b5f91 * restructured the the TExternalAssembler constructors so that the há 8 anos atrás
cpuinfo.pas 73c46a5988 - removed unused constants há 8 anos atrás
cpunode.pas a0efde8167 * automatically generate necessary indirect symbols when a new assembler há 9 anos atrás
cpupara.pas 8b9e90dc7a * keep track of whether a routine has a C-style variadic parameter in the há 6 anos atrás
cpupi.pas 880d438704 * renamed t<cpuname>procinfo to tcpuprocinfo for all targets, so we can há 8 anos atrás
cputarg.pas b2b26f84cf * partially merged the mips-embedded branch of Michael Ring: há 11 anos atrás
hlcgcpu.pas 4686f61002 * keep track of the temp position separately from the offset in references, há 7 anos atrás
itcpugas.pas 11a9ff4a43 * Removed unused vars for mipsel compiler. há 10 anos atrás
mipsreg.dat f870b0f8fc Fix stabs number for FPU register, which start at 38 instead of 32 há 8 anos atrás
ncpuadd.pas 11a9ff4a43 * Removed unused vars for mipsel compiler. há 10 anos atrás
ncpucall.pas 4c68ea1000 * use pocalls_cdecl and cstylearrayofconst more consistently instead of há 8 anos atrás
ncpucnv.pas a25ebbba3e + added volatility information to all memory references há 8 anos atrás
ncpuinln.pas 4065483a50 * completed thlcgobj.location_force_fpureg(), use it everywhere and removed há 11 anos atrás
ncpuld.pas 4b820a1ca5 - Removed tcgloadnode.generate_picvaraccess, it is never used and is not necessary because PIC stuff is handled at lower levels. há 12 anos atrás
ncpumat.pas 7949bebb8d * synchronised with r28168 of trunk há 11 anos atrás
ncpuset.pas 07bd4ba517 * let all the case code generation work with tconstexprint instead of aint, há 6 anos atrás
opcode.inc 4e7c908b0d + MIPS: added movn and movz instructions. há 11 anos atrás
racpugas.pas 1b66995754 * factored out check to determine whether a variable can be subscripted in há 7 anos atrás
rgcpu.pas 4686f61002 * keep track of the temp position separately from the offset in references, há 7 anos atrás
rmipscon.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. há 11 anos atrás
rmipsdwf.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). há 11 anos atrás
rmipsgas.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). há 11 anos atrás
rmipsgri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). há 11 anos atrás
rmipsgss.inc f58fcdf401 + basic mips stuff há 20 anos atrás
rmipsnor.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). há 11 anos atrás
rmipsnum.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). há 11 anos atrás
rmipsrni.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). há 11 anos atrás
rmipssri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). há 11 anos atrás
rmipssta.inc fd6d3b4971 Regenerated after change in mipsreg.dat há 8 anos atrás
rmipsstd.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). há 11 anos atrás
rmipssup.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. há 11 anos atrás
strinst.inc 4e7c908b0d + MIPS: added movn and movz instructions. há 11 anos atrás
symcpu.pas 7dd1d6aa77 o fixes handling of iso i/o parameters/program parameters: há 10 anos atrás