cgcpu.pas 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  39. { parameter }
  40. procedure a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  41. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  42. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  43. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  44. { General purpose instructions }
  45. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  46. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);override;
  47. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  48. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);override;
  49. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  50. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  51. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  52. { move instructions }
  53. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:tcgint;reg:tregister);override;
  54. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:tcgint;const ref:TReference);override;
  55. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  56. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  57. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  58. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  59. { fpu move instructions }
  60. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  61. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  62. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  63. { comparison operations }
  64. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);override;
  65. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  66. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  67. procedure a_jmp_name(list : TAsmList;const s : string);override;
  68. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  69. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  70. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  71. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  72. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  73. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  74. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  75. procedure g_maybe_got_init(list: TAsmList); override;
  76. procedure g_restore_registers(list:TAsmList);override;
  77. procedure g_save_registers(list : TAsmList);override;
  78. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  79. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);override;
  80. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  81. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  82. procedure g_external_wrapper(list : TAsmList; procdef: tprocdef; const externalname: string);override;
  83. { Transform unsupported methods into Internal errors }
  84. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister); override;
  85. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  86. private
  87. g1_used : boolean;
  88. use_unlimited_pic_mode : boolean;
  89. end;
  90. TCg64Sparc=class(tcg64f32)
  91. private
  92. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  93. public
  94. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  95. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  96. procedure a_load64_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  97. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  98. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  99. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  100. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  101. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  102. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  103. end;
  104. procedure create_codegen;
  105. const
  106. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  107. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  108. );
  109. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  110. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc,A_NONE,A_NONE
  111. );
  112. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  113. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  114. );
  115. implementation
  116. uses
  117. globals,verbose,systems,cutils,
  118. paramgr,fmodule,
  119. symtable,
  120. tgobj,
  121. procinfo,cpupi;
  122. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  123. begin
  124. result :=not(assigned(ref.symbol))and
  125. (((ref.index = NR_NO) and
  126. (ref.offset >= simm13lo) and
  127. (ref.offset <= simm13hi)) or
  128. ((ref.index <> NR_NO) and
  129. (ref.offset = 0)));
  130. end;
  131. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  132. var
  133. href: treference;
  134. hreg,hreg2: tregister;
  135. begin
  136. if (ref.refaddr<>addr_no) then
  137. InternalError(2013022802);
  138. if (ref.base=NR_NO) then
  139. begin
  140. ref.base:=ref.index;
  141. ref.index:=NR_NO;
  142. end;
  143. if IsSimpleRef(ref) then
  144. exit;
  145. if (ref.symbol=nil) then
  146. begin
  147. hreg:=getintregister(list,OS_INT);
  148. if (ref.index=NR_NO) then
  149. a_load_const_reg(list,OS_INT,ref.offset,hreg)
  150. else
  151. begin
  152. if (ref.offset<simm13lo) or (ref.offset>simm13hi-sizeof(pint)) then
  153. begin
  154. a_load_const_reg(list,OS_INT,ref.offset,hreg);
  155. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,hreg));
  156. end
  157. else
  158. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.index,ref.offset,hreg));
  159. end;
  160. if (ref.base=NR_NO) then
  161. ref.base:=hreg
  162. else
  163. ref.index:=hreg;
  164. ref.offset:=0;
  165. exit;
  166. end;
  167. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment);
  168. hreg:=getintregister(list,OS_INT);
  169. if not (cs_create_pic in current_settings.moduleswitches) then
  170. begin
  171. { absolute loads allow any offset to be encoded into relocation }
  172. href.refaddr:=addr_high;
  173. list.concat(taicpu.op_ref_reg(A_SETHI,href,hreg));
  174. if (ref.base=NR_NO) and (ref.index=NR_NO) then
  175. begin
  176. ref.base:=hreg;
  177. ref.refaddr:=addr_low;
  178. exit;
  179. end;
  180. { base present -> load the entire address and use it as index }
  181. href.refaddr:=addr_low;
  182. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,href,hreg));
  183. ref.symbol:=nil;
  184. ref.offset:=0;
  185. if (ref.index<>NR_NO) then
  186. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.index,hreg,hreg));
  187. ref.index:=hreg;
  188. end
  189. else
  190. begin
  191. include(current_procinfo.flags,pi_needs_got);
  192. href.offset:=0;
  193. if use_unlimited_pic_mode then
  194. begin
  195. href.refaddr:=addr_high;
  196. list.concat(taicpu.op_ref_reg(A_SETHI,href,hreg));
  197. href.refaddr:=addr_low;
  198. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,href,hreg));
  199. reference_reset_base(href,hreg,0,sizeof(pint));
  200. href.index:=current_procinfo.got;
  201. end
  202. else
  203. begin
  204. href.base:=current_procinfo.got;
  205. href.refaddr:=addr_pic;
  206. end;
  207. list.concat(taicpu.op_ref_reg(A_LD,href,hreg));
  208. ref.symbol:=nil;
  209. { hreg now holds symbol address. Add remaining members. }
  210. if (ref.offset>=simm13lo) and (ref.offset<=simm13hi-sizeof(pint)) then
  211. begin
  212. if (ref.base=NR_NO) then
  213. ref.base:=hreg
  214. else
  215. begin
  216. if (ref.offset<>0) then
  217. list.concat(taicpu.op_reg_const_reg(A_ADD,hreg,ref.offset,hreg));
  218. if (ref.index<>NR_NO) then
  219. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,hreg));
  220. ref.index:=hreg;
  221. ref.offset:=0;
  222. end;
  223. end
  224. else { large offset, need another register to deal with it }
  225. begin
  226. hreg2:=getintregister(list,OS_INT);
  227. a_load_const_reg(list,OS_INT,ref.offset,hreg2);
  228. if (ref.index<>NR_NO) then
  229. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg2,ref.index,hreg2));
  230. if (ref.base<>NR_NO) then
  231. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg2,ref.base,hreg2));
  232. ref.base:=hreg;
  233. ref.index:=hreg2;
  234. ref.offset:=0;
  235. end;
  236. end;
  237. end;
  238. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  239. begin
  240. make_simple_ref(list,ref);
  241. if isstore then
  242. list.concat(taicpu.op_reg_ref(op,reg,ref))
  243. else
  244. list.concat(taicpu.op_ref_reg(op,ref,reg));
  245. end;
  246. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  247. var
  248. tmpreg : tregister;
  249. begin
  250. if (a<simm13lo) or
  251. (a>simm13hi) then
  252. begin
  253. if g1_used then
  254. tmpreg:=GetIntRegister(list,OS_INT)
  255. else
  256. begin
  257. tmpreg:=NR_G1;
  258. g1_used:=true;
  259. end;
  260. a_load_const_reg(list,OS_INT,a,tmpreg);
  261. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  262. if tmpreg=NR_G1 then
  263. g1_used:=false;
  264. end
  265. else
  266. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  267. end;
  268. {****************************************************************************
  269. Assembler code
  270. ****************************************************************************}
  271. procedure Tcgsparc.init_register_allocators;
  272. begin
  273. inherited init_register_allocators;
  274. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  275. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,RS_O7,
  276. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7,
  277. RS_I0,RS_I1,RS_I2,RS_I3,RS_I4,RS_I5],
  278. first_int_imreg,[]);
  279. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  280. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  281. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  282. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  283. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  284. first_fpu_imreg,[]);
  285. { needs at least one element for rgobj not to crash }
  286. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  287. [RS_L0],first_mm_imreg,[]);
  288. end;
  289. procedure Tcgsparc.done_register_allocators;
  290. begin
  291. rg[R_INTREGISTER].free;
  292. rg[R_FPUREGISTER].free;
  293. rg[R_MMREGISTER].free;
  294. inherited done_register_allocators;
  295. end;
  296. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  297. begin
  298. if size=OS_F64 then
  299. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  300. else
  301. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  302. end;
  303. procedure tcgsparc.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  304. var
  305. href,href2 : treference;
  306. hloc : pcgparalocation;
  307. begin
  308. href:=ref;
  309. hloc:=paraloc.location;
  310. while assigned(hloc) do
  311. begin
  312. paramanager.allocparaloc(list,hloc);
  313. case hloc^.loc of
  314. LOC_REGISTER,LOC_CREGISTER :
  315. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  316. LOC_REFERENCE :
  317. begin
  318. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,paraloc.alignment);
  319. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  320. end;
  321. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  322. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  323. else
  324. internalerror(200408241);
  325. end;
  326. inc(href.offset,tcgsize2size[hloc^.size]);
  327. hloc:=hloc^.next;
  328. end;
  329. end;
  330. procedure tcgsparc.a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  331. var
  332. href : treference;
  333. begin
  334. { happens for function result loc }
  335. if paraloc.location^.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER] then
  336. begin
  337. paraloc.check_simple_location;
  338. paramanager.allocparaloc(list,paraloc.location);
  339. a_loadfpu_reg_reg(list,size,paraloc.location^.size,r,paraloc.location^.register);
  340. end
  341. else
  342. begin
  343. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,href);
  344. a_loadfpu_reg_ref(list,size,size,r,href);
  345. a_loadfpu_ref_cgpara(list,size,href,paraloc);
  346. tg.Ungettemp(list,href);
  347. end;
  348. end;
  349. procedure TCgSparc.a_call_name(list:TAsmList;const s:string; weak: boolean);
  350. begin
  351. if not weak then
  352. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)))
  353. else
  354. list.concat(taicpu.op_sym(A_CALL,current_asmdata.WeakRefAsmSymbol(s)));
  355. { Delay slot }
  356. list.concat(taicpu.op_none(A_NOP));
  357. end;
  358. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  359. begin
  360. list.concat(taicpu.op_reg(A_CALL,reg));
  361. { Delay slot }
  362. list.concat(taicpu.op_none(A_NOP));
  363. end;
  364. {********************** load instructions ********************}
  365. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : tcgint;reg : TRegister);
  366. begin
  367. { we don't use the set instruction here because it could be evalutated to two
  368. instructions which would cause problems with the delay slot (FK) }
  369. if (a=0) then
  370. list.concat(taicpu.op_reg(A_CLR,reg))
  371. else if (a>=simm13lo) and (a<=simm13hi) then
  372. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  373. else
  374. begin
  375. list.concat(taicpu.op_const_reg(A_SETHI,aint(a) shr 10,reg));
  376. if (aint(a) and aint($3ff))<>0 then
  377. list.concat(taicpu.op_reg_const_reg(A_OR,reg,aint(a) and aint($3ff),reg));
  378. end;
  379. end;
  380. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : TReference);
  381. begin
  382. if a=0 then
  383. a_load_reg_ref(list,size,size,NR_G0,ref)
  384. else
  385. inherited a_load_const_ref(list,size,a,ref);
  386. end;
  387. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  388. var
  389. op : tasmop;
  390. begin
  391. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  392. fromsize := tosize;
  393. if (ref.alignment<>0) and
  394. (ref.alignment<tcgsize2size[tosize]) then
  395. begin
  396. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  397. end
  398. else
  399. begin
  400. case tosize of
  401. { signed integer registers }
  402. OS_8,
  403. OS_S8:
  404. Op:=A_STB;
  405. OS_16,
  406. OS_S16:
  407. Op:=A_STH;
  408. OS_32,
  409. OS_S32:
  410. Op:=A_ST;
  411. else
  412. InternalError(2002122100);
  413. end;
  414. handle_load_store(list,true,op,reg,ref);
  415. end;
  416. end;
  417. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  418. var
  419. op : tasmop;
  420. begin
  421. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  422. fromsize := tosize;
  423. if (ref.alignment<>0) and
  424. (ref.alignment<tcgsize2size[fromsize]) then
  425. begin
  426. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  427. end
  428. else
  429. begin
  430. case fromsize of
  431. OS_S8:
  432. Op:=A_LDSB;{Load Signed Byte}
  433. OS_8:
  434. Op:=A_LDUB;{Load Unsigned Byte}
  435. OS_S16:
  436. Op:=A_LDSH;{Load Signed Halfword}
  437. OS_16:
  438. Op:=A_LDUH;{Load Unsigned Halfword}
  439. OS_S32,
  440. OS_32:
  441. Op:=A_LD;{Load Word}
  442. OS_S64,
  443. OS_64:
  444. Op:=A_LDD;{Load a Long Word}
  445. else
  446. InternalError(2002122101);
  447. end;
  448. handle_load_store(list,false,op,reg,ref);
  449. if (fromsize=OS_S8) and
  450. (tosize=OS_16) then
  451. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  452. end;
  453. end;
  454. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  455. var
  456. instr : taicpu;
  457. begin
  458. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  459. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and
  460. (fromsize <> tosize)) or
  461. { needs to mask out the sign in the top 16 bits }
  462. ((fromsize = OS_S8) and
  463. (tosize = OS_16)) then
  464. case tosize of
  465. OS_8 :
  466. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  467. OS_16 :
  468. begin
  469. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  470. list.concat(taicpu.op_reg_const_reg(A_SRL,reg2,16,reg2));
  471. end;
  472. OS_32,
  473. OS_S32 :
  474. begin
  475. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  476. list.Concat(instr);
  477. { Notify the register allocator that we have written a move instruction so
  478. it can try to eliminate it. }
  479. add_move_instruction(instr);
  480. end;
  481. OS_S8 :
  482. begin
  483. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  484. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  485. end;
  486. OS_S16 :
  487. begin
  488. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  489. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  490. end;
  491. else
  492. internalerror(2002090901);
  493. end
  494. else
  495. begin
  496. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  497. list.Concat(instr);
  498. { Notify the register allocator that we have written a move instruction so
  499. it can try to eliminate it. }
  500. add_move_instruction(instr);
  501. end;
  502. end;
  503. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  504. var
  505. href: treference;
  506. hreg: tregister;
  507. begin
  508. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  509. internalerror(200306171);
  510. if (ref.symbol=nil) then
  511. begin
  512. if (ref.base<>NR_NO) then
  513. begin
  514. if (ref.offset<simm13lo) or (ref.offset>simm13hi) then
  515. begin
  516. hreg:=getintregister(list,OS_INT);
  517. a_load_const_reg(list,OS_INT,ref.offset,hreg);
  518. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,r));
  519. if (ref.index<>NR_NO) then
  520. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  521. end
  522. else if (ref.offset<>0) then
  523. begin
  524. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,r));
  525. if (ref.index<>NR_NO) then
  526. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  527. end
  528. else if (ref.index<>NR_NO) then
  529. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,r))
  530. else
  531. a_load_reg_reg(list,OS_INT,OS_INT,ref.base,r); { (try to) emit optimizable move }
  532. end
  533. else
  534. a_load_const_reg(list,OS_INT,ref.offset,r);
  535. exit;
  536. end;
  537. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment);
  538. if (cs_create_pic in current_settings.moduleswitches) then
  539. begin
  540. include(current_procinfo.flags,pi_needs_got);
  541. href.offset:=0;
  542. if use_unlimited_pic_mode then
  543. begin
  544. href.refaddr:=addr_high;
  545. list.concat(taicpu.op_ref_reg(A_SETHI,href,r));
  546. href.refaddr:=addr_low;
  547. list.concat(taicpu.op_reg_ref_reg(A_OR,r,href,r));
  548. reference_reset_base(href,r,0,sizeof(pint));
  549. href.index:=current_procinfo.got;
  550. end
  551. else
  552. begin
  553. href.base:=current_procinfo.got;
  554. href.refaddr:=addr_pic; { should it be done THAT way?? }
  555. end;
  556. { load contents of GOT slot }
  557. list.concat(taicpu.op_ref_reg(A_LD,href,r));
  558. { add original base/index, if any }
  559. if (ref.base<>NR_NO) then
  560. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.base,r));
  561. if (ref.index<>NR_NO) then
  562. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  563. { finally, add offset }
  564. if (ref.offset<simm13lo) or (ref.offset>simm13hi) then
  565. begin
  566. hreg:=getintregister(list,OS_INT);
  567. a_load_const_reg(list,OS_INT,ref.offset,hreg);
  568. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,r,r));
  569. end
  570. else if (ref.offset<>0) then
  571. list.concat(taicpu.op_reg_const_reg(A_ADD,r,ref.offset,r));
  572. end
  573. else
  574. begin
  575. { load symbol+offset }
  576. href.refaddr:=addr_high;
  577. list.concat(taicpu.op_ref_reg(A_SETHI,href,r));
  578. href.refaddr:=addr_low;
  579. list.concat(taicpu.op_reg_ref_reg(A_OR,r,href,r));
  580. { add original base/index, if any }
  581. if (ref.base<>NR_NO) then
  582. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.base,r));
  583. if (ref.index<>NR_NO) then
  584. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  585. end;
  586. end;
  587. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  588. const
  589. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  590. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  591. var
  592. op: TAsmOp;
  593. instr : taicpu;
  594. begin
  595. op:=fpumovinstr[fromsize,tosize];
  596. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  597. list.Concat(instr);
  598. { Notify the register allocator that we have written a move instruction so
  599. it can try to eliminate it. }
  600. if (op = A_FMOVS) or
  601. (op = A_FMOVD) then
  602. add_move_instruction(instr);
  603. end;
  604. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  605. const
  606. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  607. (A_LDF,A_LDDF);
  608. var
  609. tmpreg: tregister;
  610. begin
  611. tmpreg:=NR_NO;
  612. if (fromsize<>tosize) then
  613. begin
  614. tmpreg:=reg;
  615. reg:=getfpuregister(list,fromsize);
  616. end;
  617. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  618. if (fromsize<>tosize) then
  619. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  620. end;
  621. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  622. const
  623. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  624. (A_STF,A_STDF);
  625. var
  626. tmpreg: tregister;
  627. begin
  628. if (fromsize<>tosize) then
  629. begin
  630. tmpreg:=getfpuregister(list,tosize);
  631. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  632. reg:=tmpreg;
  633. end;
  634. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  635. end;
  636. procedure tcgsparc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  637. const
  638. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  639. begin
  640. if (op in overflowops) and
  641. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  642. a_load_reg_reg(list,OS_32,size,dst,dst);
  643. end;
  644. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);
  645. begin
  646. optimize_op_const(op,a);
  647. case op of
  648. OP_NONE:
  649. exit;
  650. OP_MOVE:
  651. a_load_const_reg(list,size,a,reg);
  652. OP_NEG,OP_NOT:
  653. internalerror(200306011);
  654. else
  655. a_op_const_reg_reg(list,op,size,a,reg,reg);
  656. end;
  657. end;
  658. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  659. var
  660. a : aint;
  661. begin
  662. Case Op of
  663. OP_NEG :
  664. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  665. OP_NOT :
  666. begin
  667. case size of
  668. OS_8 :
  669. a:=aint($ffffff00);
  670. OS_16 :
  671. a:=aint($ffff0000);
  672. else
  673. a:=0;
  674. end;
  675. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  676. end;
  677. else
  678. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  679. end;
  680. maybeadjustresult(list,op,size,dst);
  681. end;
  682. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);
  683. var
  684. l: TLocation;
  685. begin
  686. a_op_const_reg_reg_checkoverflow(list,op,size,a,src,dst,false,l);
  687. end;
  688. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  689. begin
  690. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  691. maybeadjustresult(list,op,size,dst);
  692. end;
  693. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  694. var
  695. tmpreg1,tmpreg2 : tregister;
  696. begin
  697. ovloc.loc:=LOC_VOID;
  698. optimize_op_const(op,a);
  699. case op of
  700. OP_NONE:
  701. begin
  702. a_load_reg_reg(list,size,size,src,dst);
  703. exit;
  704. end;
  705. OP_MOVE:
  706. begin
  707. a_load_const_reg(list,size,a,dst);
  708. exit;
  709. end;
  710. end;
  711. if setflags then
  712. begin
  713. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  714. case op of
  715. OP_MUL:
  716. begin
  717. tmpreg1:=GetIntRegister(list,OS_INT);
  718. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  719. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  720. ovloc.loc:=LOC_FLAGS;
  721. ovloc.resflags:=F_NE;
  722. end;
  723. OP_IMUL:
  724. begin
  725. tmpreg1:=GetIntRegister(list,OS_INT);
  726. tmpreg2:=GetIntRegister(list,OS_INT);
  727. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  728. list.concat(taicpu.op_reg_const_reg(A_SRA,dst,31,tmpreg2));
  729. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  730. ovloc.loc:=LOC_FLAGS;
  731. ovloc.resflags:=F_NE;
  732. end;
  733. end;
  734. end
  735. else
  736. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  737. maybeadjustresult(list,op,size,dst);
  738. end;
  739. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  740. var
  741. tmpreg1,tmpreg2 : tregister;
  742. begin
  743. ovloc.loc:=LOC_VOID;
  744. if setflags then
  745. begin
  746. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  747. case op of
  748. OP_MUL:
  749. begin
  750. tmpreg1:=GetIntRegister(list,OS_INT);
  751. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  752. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  753. ovloc.loc:=LOC_FLAGS;
  754. ovloc.resflags:=F_NE;
  755. end;
  756. OP_IMUL:
  757. begin
  758. tmpreg1:=GetIntRegister(list,OS_INT);
  759. tmpreg2:=GetIntRegister(list,OS_INT);
  760. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  761. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  762. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  763. ovloc.loc:=LOC_FLAGS;
  764. ovloc.resflags:=F_NE;
  765. end;
  766. end;
  767. end
  768. else
  769. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  770. maybeadjustresult(list,op,size,dst);
  771. end;
  772. {*************** compare instructructions ****************}
  773. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);
  774. begin
  775. if (a=0) then
  776. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  777. else
  778. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  779. a_jmp_cond(list,cmp_op,l);
  780. end;
  781. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  782. begin
  783. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  784. a_jmp_cond(list,cmp_op,l);
  785. end;
  786. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  787. begin
  788. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  789. { Delay slot }
  790. list.Concat(TAiCpu.Op_none(A_NOP));
  791. end;
  792. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  793. begin
  794. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  795. { Delay slot }
  796. list.Concat(TAiCpu.Op_none(A_NOP));
  797. end;
  798. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  799. var
  800. ai:TAiCpu;
  801. begin
  802. ai:=TAiCpu.Op_sym(A_Bxx,l);
  803. ai.SetCondition(TOpCmp2AsmCond[cond]);
  804. list.Concat(ai);
  805. { Delay slot }
  806. list.Concat(TAiCpu.Op_none(A_NOP));
  807. end;
  808. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  809. var
  810. ai : taicpu;
  811. begin
  812. ai:=Taicpu.op_sym(A_Bxx,l);
  813. ai.SetCondition(flags_to_cond(f));
  814. list.Concat(ai);
  815. { Delay slot }
  816. list.Concat(TAiCpu.Op_none(A_NOP));
  817. end;
  818. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  819. var
  820. hl : tasmlabel;
  821. begin
  822. current_asmdata.getjumplabel(hl);
  823. a_load_const_reg(list,size,1,reg);
  824. a_jmp_flags(list,f,hl);
  825. a_load_const_reg(list,size,0,reg);
  826. a_label(list,hl);
  827. end;
  828. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  829. var
  830. l : tlocation;
  831. begin
  832. l.loc:=LOC_VOID;
  833. g_overflowCheck_loc(list,loc,def,l);
  834. end;
  835. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  836. var
  837. hl : tasmlabel;
  838. ai:TAiCpu;
  839. hflags : tresflags;
  840. begin
  841. if not(cs_check_overflow in current_settings.localswitches) then
  842. exit;
  843. current_asmdata.getjumplabel(hl);
  844. case ovloc.loc of
  845. LOC_VOID:
  846. begin
  847. if not((def.typ=pointerdef) or
  848. ((def.typ=orddef) and
  849. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  850. pasbool8,pasbool16,pasbool32,pasbool64]))) then
  851. begin
  852. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  853. ai.SetCondition(C_NO);
  854. list.Concat(ai);
  855. { Delay slot }
  856. list.Concat(TAiCpu.Op_none(A_NOP));
  857. end
  858. else
  859. a_jmp_cond(list,OC_AE,hl);
  860. end;
  861. LOC_FLAGS:
  862. begin
  863. hflags:=ovloc.resflags;
  864. inverse_flags(hflags);
  865. cg.a_jmp_flags(list,hflags,hl);
  866. end;
  867. else
  868. internalerror(200409281);
  869. end;
  870. a_call_name(list,'FPC_OVERFLOW',false);
  871. a_label(list,hl);
  872. end;
  873. { *********** entry/exit code and address loading ************ }
  874. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  875. begin
  876. if nostackframe then
  877. exit;
  878. { Althogh the SPARC architecture require only word alignment, software
  879. convention and the operating system require every stack frame to be double word
  880. aligned }
  881. LocalSize:=align(LocalSize,8);
  882. { Execute the SAVE instruction to get a new register window and create a new
  883. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  884. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  885. after execution of that instruction is the called function stack pointer}
  886. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  887. if LocalSize>4096 then
  888. begin
  889. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  890. g1_used:=true;
  891. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  892. g1_used:=false;
  893. end
  894. else
  895. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  896. end;
  897. procedure TCgSparc.g_maybe_got_init(list : TAsmList);
  898. var
  899. ref : treference;
  900. hl : tasmlabel;
  901. begin
  902. if (cs_create_pic in current_settings.moduleswitches) and
  903. ((pi_needs_got in current_procinfo.flags) or
  904. (current_procinfo.procdef.proctypeoption=potype_unitfinalize)) then
  905. begin
  906. current_asmdata.getjumplabel(hl);
  907. list.concat(taicpu.op_sym(A_CALL,hl));
  908. { ABI recommends the following sequence:
  909. 1: call 2f
  910. sethi %hi(_GLOBAL_OFFSET_TABLE_+(.-1b)), %l7
  911. 2: or %l7, %lo(_GLOBAL_OFFSET_TABLE_+(.-1b)), %l7
  912. add %l7, %o7, %l7 }
  913. reference_reset_symbol(ref,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),4,sizeof(pint));
  914. ref.refaddr:=addr_high;
  915. list.concat(taicpu.op_ref_reg(A_SETHI,ref,NR_L7));
  916. cg.a_label(list,hl);
  917. ref.refaddr:=addr_low;
  918. ref.offset:=8;
  919. list.concat(Taicpu.Op_reg_ref_reg(A_OR,NR_L7,ref,NR_L7));
  920. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_L7,NR_O7,NR_L7));
  921. { allocate NR_L7, so reg.allocator does not see it as available }
  922. list.concat(tai_regalloc.alloc(NR_L7,nil));
  923. end;
  924. end;
  925. procedure TCgSparc.g_restore_registers(list:TAsmList);
  926. begin
  927. { The sparc port uses the sparc standard calling convetions so this function has no used }
  928. end;
  929. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  930. var
  931. hr : treference;
  932. begin
  933. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  934. begin
  935. reference_reset(hr,sizeof(pint));
  936. hr.offset:=12;
  937. hr.refaddr:=addr_full;
  938. if nostackframe then
  939. begin
  940. hr.base:=NR_O7;
  941. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  942. list.concat(Taicpu.op_none(A_NOP))
  943. end
  944. else
  945. begin
  946. { We use trivial restore in the delay slot of the JMPL instruction, as we
  947. already set result onto %i0 }
  948. hr.base:=NR_I7;
  949. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  950. list.concat(Taicpu.op_none(A_RESTORE));
  951. end;
  952. end
  953. else
  954. begin
  955. if nostackframe then
  956. begin
  957. { Here we need to use RETL instead of RET so it uses %o7 }
  958. list.concat(Taicpu.op_none(A_RETL));
  959. list.concat(Taicpu.op_none(A_NOP))
  960. end
  961. else
  962. begin
  963. { We use trivial restore in the delay slot of the JMPL instruction, as we
  964. already set result onto %i0 }
  965. list.concat(Taicpu.op_none(A_RET));
  966. list.concat(Taicpu.op_none(A_RESTORE));
  967. end;
  968. end;
  969. end;
  970. procedure TCgSparc.g_save_registers(list : TAsmList);
  971. begin
  972. { The sparc port uses the sparc standard calling convetions so this function has no used }
  973. end;
  974. { ************* concatcopy ************ }
  975. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  976. var
  977. paraloc1,paraloc2,paraloc3 : TCGPara;
  978. pd : tprocdef;
  979. begin
  980. pd:=search_system_proc('MOVE');
  981. paraloc1.init;
  982. paraloc2.init;
  983. paraloc3.init;
  984. paramanager.getintparaloc(pd,1,paraloc1);
  985. paramanager.getintparaloc(pd,2,paraloc2);
  986. paramanager.getintparaloc(pd,3,paraloc3);
  987. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  988. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  989. a_loadaddr_ref_cgpara(list,source,paraloc1);
  990. paramanager.freecgpara(list,paraloc3);
  991. paramanager.freecgpara(list,paraloc2);
  992. paramanager.freecgpara(list,paraloc1);
  993. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  994. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  995. a_call_name(list,'FPC_MOVE',false);
  996. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  997. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  998. paraloc3.done;
  999. paraloc2.done;
  1000. paraloc1.done;
  1001. end;
  1002. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:tcgint);
  1003. var
  1004. tmpreg1,
  1005. hreg,
  1006. countreg: TRegister;
  1007. src, dst: TReference;
  1008. lab: tasmlabel;
  1009. count, count2: aint;
  1010. function reference_is_reusable(const ref: treference): boolean;
  1011. begin
  1012. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  1013. (ref.symbol=nil) and
  1014. (ref.offset>=simm13lo) and (ref.offset+len<=simm13hi);
  1015. end;
  1016. begin
  1017. if len>high(longint) then
  1018. internalerror(2002072704);
  1019. { anybody wants to determine a good value here :)? }
  1020. if len>100 then
  1021. g_concatcopy_move(list,source,dest,len)
  1022. else
  1023. begin
  1024. count:=len div 4;
  1025. if (count<=4) and reference_is_reusable(source) then
  1026. src:=source
  1027. else
  1028. begin
  1029. reference_reset_base(src,getintregister(list,OS_ADDR),0,sizeof(aint));
  1030. a_loadaddr_ref_reg(list,source,src.base);
  1031. end;
  1032. if (count<=4) and reference_is_reusable(dest) then
  1033. dst:=dest
  1034. else
  1035. begin
  1036. reference_reset_base(dst,getintregister(list,OS_ADDR),0,sizeof(aint));
  1037. a_loadaddr_ref_reg(list,dest,dst.base);
  1038. end;
  1039. { generate a loop }
  1040. if count>4 then
  1041. begin
  1042. countreg:=GetIntRegister(list,OS_INT);
  1043. tmpreg1:=GetIntRegister(list,OS_INT);
  1044. a_load_const_reg(list,OS_INT,count,countreg);
  1045. current_asmdata.getjumplabel(lab);
  1046. a_label(list, lab);
  1047. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1048. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1049. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1050. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1051. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1052. a_jmp_cond(list,OC_NE,lab);
  1053. len := len mod 4;
  1054. end;
  1055. { unrolled loop }
  1056. count:=len div 4;
  1057. if count>0 then
  1058. begin
  1059. tmpreg1:=GetIntRegister(list,OS_INT);
  1060. for count2 := 1 to count do
  1061. begin
  1062. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1063. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1064. inc(src.offset,4);
  1065. inc(dst.offset,4);
  1066. end;
  1067. len := len mod 4;
  1068. end;
  1069. if (len and 4) <> 0 then
  1070. begin
  1071. hreg:=GetIntRegister(list,OS_INT);
  1072. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1073. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1074. inc(src.offset,4);
  1075. inc(dst.offset,4);
  1076. end;
  1077. { copy the leftovers }
  1078. if (len and 2) <> 0 then
  1079. begin
  1080. hreg:=GetIntRegister(list,OS_INT);
  1081. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1082. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1083. inc(src.offset,2);
  1084. inc(dst.offset,2);
  1085. end;
  1086. if (len and 1) <> 0 then
  1087. begin
  1088. hreg:=GetIntRegister(list,OS_INT);
  1089. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1090. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1091. end;
  1092. end;
  1093. end;
  1094. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  1095. var
  1096. src, dst: TReference;
  1097. tmpreg1,
  1098. countreg: TRegister;
  1099. i : aint;
  1100. lab: tasmlabel;
  1101. begin
  1102. if len>31 then
  1103. g_concatcopy_move(list,source,dest,len)
  1104. else
  1105. begin
  1106. reference_reset(src,source.alignment);
  1107. reference_reset(dst,dest.alignment);
  1108. { load the address of source into src.base }
  1109. src.base:=GetAddressRegister(list);
  1110. a_loadaddr_ref_reg(list,source,src.base);
  1111. { load the address of dest into dst.base }
  1112. dst.base:=GetAddressRegister(list);
  1113. a_loadaddr_ref_reg(list,dest,dst.base);
  1114. { generate a loop }
  1115. if len>4 then
  1116. begin
  1117. countreg:=GetIntRegister(list,OS_INT);
  1118. tmpreg1:=GetIntRegister(list,OS_INT);
  1119. a_load_const_reg(list,OS_INT,len,countreg);
  1120. current_asmdata.getjumplabel(lab);
  1121. a_label(list, lab);
  1122. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1123. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1124. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1125. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1126. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1127. a_jmp_cond(list,OC_NE,lab);
  1128. end
  1129. else
  1130. begin
  1131. { unrolled loop }
  1132. tmpreg1:=GetIntRegister(list,OS_INT);
  1133. for i:=1 to len do
  1134. begin
  1135. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1136. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1137. inc(src.offset);
  1138. inc(dst.offset);
  1139. end;
  1140. end;
  1141. end;
  1142. end;
  1143. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1144. var
  1145. make_global : boolean;
  1146. href : treference;
  1147. begin
  1148. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1149. Internalerror(200006137);
  1150. if not assigned(procdef.struct) or
  1151. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1152. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1153. Internalerror(200006138);
  1154. if procdef.owner.symtabletype<>ObjectSymtable then
  1155. Internalerror(200109191);
  1156. make_global:=false;
  1157. if (not current_module.is_unit) or create_smartlink or
  1158. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1159. make_global:=true;
  1160. if make_global then
  1161. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1162. else
  1163. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1164. { set param1 interface to self }
  1165. g_adjust_self_value(list,procdef,ioffset);
  1166. if (po_virtualmethod in procdef.procoptions) and
  1167. not is_objectpascal_helper(procdef.struct) then
  1168. begin
  1169. if (procdef.extnumber=$ffff) then
  1170. Internalerror(200006139);
  1171. { mov 0(%rdi),%rax ; load vmt}
  1172. reference_reset_base(href,NR_O0,0,sizeof(pint));
  1173. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_G1);
  1174. g1_used:=true;
  1175. { jmp *vmtoffs(%eax) ; method offs }
  1176. reference_reset_base(href,NR_G1,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),sizeof(pint));
  1177. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1178. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1179. g1_used:=false;
  1180. { Delay slot }
  1181. list.Concat(TAiCpu.Op_none(A_NOP));
  1182. end
  1183. else
  1184. g_external_wrapper(list,procdef,procdef.mangledname);
  1185. List.concat(Tai_symbol_end.Createname(labelname));
  1186. end;
  1187. procedure tcgsparc.g_external_wrapper(list : TAsmList; procdef: tprocdef; const externalname: string);
  1188. begin
  1189. { CALL overwrites %o7 with its own address, we use delay slot to restore it. }
  1190. list.concat(taicpu.op_reg_reg(A_MOV,NR_O7,NR_G1));
  1191. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(externalname)));
  1192. list.concat(taicpu.op_reg_reg(A_MOV,NR_G1,NR_O7));
  1193. end;
  1194. procedure tcgsparc.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1195. begin
  1196. Comment(V_Error,'tcgsparc.g_stackpointer_alloc method not implemented');
  1197. end;
  1198. procedure tcgsparc.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister);
  1199. begin
  1200. Comment(V_Error,'tcgsparc.a_bit_scan_reg_reg method not implemented');
  1201. end;
  1202. {****************************************************************************
  1203. TCG64Sparc
  1204. ****************************************************************************}
  1205. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1206. var
  1207. tmpref: treference;
  1208. begin
  1209. { Override this function to prevent loading the reference twice }
  1210. tmpref:=ref;
  1211. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1212. inc(tmpref.offset,4);
  1213. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1214. end;
  1215. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1216. var
  1217. tmpref: treference;
  1218. begin
  1219. { Override this function to prevent loading the reference twice }
  1220. tmpref:=ref;
  1221. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1222. inc(tmpref.offset,4);
  1223. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1224. end;
  1225. procedure tcg64sparc.a_load64_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1226. var
  1227. hreg64 : tregister64;
  1228. begin
  1229. { Override this function to prevent loading the reference twice.
  1230. Use here some extra registers, but those are optimized away by the RA }
  1231. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1232. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1233. a_load64_ref_reg(list,r,hreg64);
  1234. a_load64_reg_cgpara(list,hreg64,paraloc);
  1235. end;
  1236. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1237. begin
  1238. case op of
  1239. OP_ADD :
  1240. begin
  1241. op1:=A_ADDCC;
  1242. if checkoverflow then
  1243. op2:=A_ADDXCC
  1244. else
  1245. op2:=A_ADDX;
  1246. end;
  1247. OP_SUB :
  1248. begin
  1249. op1:=A_SUBCC;
  1250. if checkoverflow then
  1251. op2:=A_SUBXCC
  1252. else
  1253. op2:=A_SUBX;
  1254. end;
  1255. OP_XOR :
  1256. begin
  1257. op1:=A_XOR;
  1258. op2:=A_XOR;
  1259. end;
  1260. OP_OR :
  1261. begin
  1262. op1:=A_OR;
  1263. op2:=A_OR;
  1264. end;
  1265. OP_AND :
  1266. begin
  1267. op1:=A_AND;
  1268. op2:=A_AND;
  1269. end;
  1270. else
  1271. internalerror(200203241);
  1272. end;
  1273. end;
  1274. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1275. var
  1276. op1,op2 : TAsmOp;
  1277. begin
  1278. case op of
  1279. OP_NEG :
  1280. begin
  1281. { Use the simple code: y=0-z }
  1282. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1283. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1284. exit;
  1285. end;
  1286. OP_NOT :
  1287. begin
  1288. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1289. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1290. exit;
  1291. end;
  1292. end;
  1293. get_64bit_ops(op,op1,op2,false);
  1294. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1295. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1296. end;
  1297. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1298. var
  1299. op1,op2:TAsmOp;
  1300. begin
  1301. case op of
  1302. OP_NEG,
  1303. OP_NOT :
  1304. internalerror(200306017);
  1305. end;
  1306. get_64bit_ops(op,op1,op2,false);
  1307. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,tcgint(lo(value)),regdst.reglo);
  1308. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,tcgint(hi(value)),regdst.reghi);
  1309. end;
  1310. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1311. var
  1312. l : tlocation;
  1313. begin
  1314. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1315. end;
  1316. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1317. var
  1318. l : tlocation;
  1319. begin
  1320. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1321. end;
  1322. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1323. var
  1324. op1,op2:TAsmOp;
  1325. begin
  1326. case op of
  1327. OP_NEG,
  1328. OP_NOT :
  1329. internalerror(200306017);
  1330. end;
  1331. get_64bit_ops(op,op1,op2,setflags);
  1332. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,tcgint(lo(value)),regdst.reglo);
  1333. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,tcgint(hi(value)),regdst.reghi);
  1334. end;
  1335. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1336. var
  1337. op1,op2:TAsmOp;
  1338. begin
  1339. case op of
  1340. OP_NEG,
  1341. OP_NOT :
  1342. internalerror(200306017);
  1343. end;
  1344. get_64bit_ops(op,op1,op2,setflags);
  1345. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1346. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1347. end;
  1348. procedure create_codegen;
  1349. begin
  1350. cg:=TCgSparc.Create;
  1351. if target_info.system=system_sparc_linux then
  1352. TCgSparc(cg).use_unlimited_pic_mode:=true
  1353. else
  1354. TCgSparc(cg).use_unlimited_pic_mode:=false;
  1355. cg64:=TCg64Sparc.Create;
  1356. end;
  1357. end.