florian c7290bfb78 * enclose {$define DEBUG_AOPTCPU} in {$ifdef EXTDEBUG} vor 7 Monaten
..
aasmcpu.pas be9bfbecc5 typo fixed vor 1 Jahr
aoptcpu.pas c7290bfb78 * enclose {$define DEBUG_AOPTCPU} in {$ifdef EXTDEBUG} vor 7 Monaten
aoptcpub.pas 9b0ff05ee8 - get rid of MaxOps, it is redundant with max_operands vor 7 Jahren
aoptcpud.pas 0c8546f94c * more MIPS code of David Zhang integrated vor 16 Jahren
cgcpu.pas f49da05633 * unified g_concatcopy_move vor 1 Jahr
cpubase.pas 8bd1f19639 * few MIPS64 fixes vor 3 Jahren
cpuelf.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 vor 5 Jahren
cpugas.pas e8c6274915 Add -msoft-float or -mhard-float option to GNU assembler calls vor 1 Jahr
cpuinfo.pas 7b02331168 + added fpu_libgcc to MIPS vor 1 Jahr
cpunode.pas a0efde8167 * automatically generate necessary indirect symbols when a new assembler vor 9 Jahren
cpupara.pas 46dcffed42 * MIPS64: make use of DMTC1 instruction vor 11 Monaten
cpupi.pas 034c361804 resolveReadAfterWrite moved to aasmcpu.pas vor 1 Jahr
cputarg.pas 17c0765655 Indentation vor 1 Jahr
hlcgcpu.pas e9d8bcf484 hlcgcpu.pas: uses unit systems + t_ps1.pas: correct Message3 vor 1 Jahr
itcpugas.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would vor 6 Jahren
mipsreg.dat f870b0f8fc Fix stabs number for FPU register, which start at 38 instead of 32 vor 9 Jahren
ncpuadd.pas b2e553d3c4 * mips64el compiler can be compiled vor 3 Jahren
ncpucall.pas 4c68ea1000 * use pocalls_cdecl and cstylearrayofconst more consistently instead of vor 8 Jahren
ncpucnv.pas b077d17cdd * MIPS: don't generate FPU code for int to real conversion when FPU emulation is enabled vor 1 Jahr
ncpuinln.pas bf7bf44727 * MIPS: don't generate FPU code for abs(real), sqr(real) and sqrt(real) in case vor 1 Jahr
ncpuld.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would vor 6 Jahren
ncpumat.pas 85c7368759 * handle also simulated flags in tmipselnotnode.second_boolean, resolves #39877 vor 3 Jahren
ncpuset.pas 07bd4ba517 * let all the case code generation work with tconstexprint instead of aint, vor 6 Jahren
opcode.inc 2f5cbbacb7 DynArrays works vor 1 Jahr
racpugas.pas 637976e83f * patch by Marģers to unify internal error numbers, resolves #37888 vor 5 Jahren
rgcpu.pas 03f4685455 + sanity checks in mips and sparc register allocator vor 3 Jahren
rmipscon.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. vor 11 Jahren
rmipsdwf.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). vor 11 Jahren
rmipsgas.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). vor 11 Jahren
rmipsgri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). vor 11 Jahren
rmipsgss.inc f58fcdf401 + basic mips stuff vor 20 Jahren
rmipsnor.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). vor 11 Jahren
rmipsnum.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). vor 11 Jahren
rmipsrni.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). vor 11 Jahren
rmipssri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). vor 11 Jahren
rmipssta.inc fd6d3b4971 Regenerated after change in mipsreg.dat vor 9 Jahren
rmipsstd.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). vor 11 Jahren
rmipssup.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. vor 11 Jahren
strinst.inc 2f5cbbacb7 DynArrays works vor 1 Jahr
symcpu.pas 7dd1d6aa77 o fixes handling of iso i/o parameters/program parameters: vor 10 Jahren
tripletcpu.pas eb7ba1690e * mark all external assemblers using an LLVM tool using af_llvm vor 5 Jahren