cpuinfo.pas 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. {
  2. Copyright (c) 1998-2002 by the Free Pascal development team
  3. Basic Processor information for the MIPS
  4. See the file COPYING.FPC, included in this distribution,
  5. for details about the copyright.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  9. **********************************************************************}
  10. Unit CPUInfo;
  11. Interface
  12. uses
  13. globtype;
  14. Type
  15. bestreal = double;
  16. ts32real = single;
  17. ts64real = double;
  18. ts80real = type double;
  19. ts128real = type double;
  20. ts64comp = comp;
  21. pbestreal=^bestreal;
  22. { possible supported processors for this target }
  23. tcputype =
  24. (cpu_none,
  25. cpu_mips1,
  26. cpu_mips2,
  27. cpu_mips3,
  28. cpu_mips4,
  29. cpu_mips5,
  30. cpu_mips32,
  31. cpu_mips32r2,
  32. cpu_pic32mx
  33. );
  34. tfputype =(fpu_none,fpu_soft,fpu_mips2,fpu_mips3);
  35. tabitype =
  36. (
  37. abi_none,
  38. abi_default,
  39. abi_o32,
  40. abi_n32,
  41. abi_o64,
  42. abi_n64,
  43. abi_eabi
  44. );
  45. Const
  46. {# Size of native extended floating point type }
  47. extended_size = 8;
  48. {# Size of a multimedia register }
  49. mmreg_size = 0;
  50. { calling conventions supported by the code generator }
  51. supported_calling_conventions : tproccalloptions = [
  52. pocall_internproc,
  53. pocall_stdcall,
  54. pocall_safecall,
  55. { same as stdcall only different name mangling }
  56. pocall_cdecl,
  57. { same as stdcall only different name mangling }
  58. pocall_cppdecl
  59. ];
  60. { cpu strings as accepted by
  61. GNU assembler in -arch=XXX option
  62. this ilist needs to be uppercased }
  63. cputypestr : array[tcputype] of string[8] = ('',
  64. { cpu_mips1 } 'MIPS1',
  65. { cpu_mips2 } 'MIPS2',
  66. { cpu_mips3 } 'MIPS3',
  67. { cpu_mips4 } 'MIPS4',
  68. { cpu_mips5 } 'MIPS5',
  69. { cpu_mips32 } 'MIPS32',
  70. { cpu_mips32r2 } 'MIPS32R2',
  71. { cpu_pic32mx } 'PIC32MX'
  72. );
  73. fputypestr : array[tfputype] of string[9] = ('',
  74. 'SOFT',
  75. 'MIPS2','MIPS3'
  76. );
  77. { abi strings as accepted by
  78. GNU assembler in -abi=XXX option }
  79. abitypestr : array[tabitype] of string[4] =
  80. ({ abi_none } '',
  81. { abi_default } '32',
  82. { abi_o32 } '32',
  83. { abi_n32 } 'n32',
  84. { abi_o64 } 'o64',
  85. { abi_n64 } '64',
  86. { abi_eabi } 'eabi'
  87. );
  88. mips_abi : tabitype = abi_default;
  89. type
  90. tcpuflags=(
  91. CPUMIPS_HAS_CMOV, { conditional move instructions (mips4+) }
  92. CPUMIPS_HAS_ISA32R2 { mips32r2 instructions (also on PIC32) }
  93. );
  94. const
  95. cpu_capabilities : array[tcputype] of set of tcpuflags =
  96. ( { cpu_none } [],
  97. { cpu_mips1 } [],
  98. { cpu_mips2 } [],
  99. { cpu_mips3 } [],
  100. { cpu_mips4 } [CPUMIPS_HAS_CMOV],
  101. { cpu_mips5 } [CPUMIPS_HAS_CMOV],
  102. { cpu_mips32 } [CPUMIPS_HAS_CMOV],
  103. { cpu_mips32r2 } [CPUMIPS_HAS_CMOV,CPUMIPS_HAS_ISA32R2],
  104. { cpu_pic32mx } [CPUMIPS_HAS_CMOV,CPUMIPS_HAS_ISA32R2]
  105. );
  106. {$ifdef MIPSEL}
  107. type
  108. tcontrollertype =
  109. (ct_none,
  110. { pic32mx }
  111. ct_pic32mx110f016b,
  112. ct_pic32mx110f016c,
  113. ct_pic32mx110f016d,
  114. ct_pic32mx120f032b,
  115. ct_pic32mx120f032c,
  116. ct_pic32mx120f032d,
  117. ct_pic32mx130f064b,
  118. ct_pic32mx130f064c,
  119. ct_pic32mx130f064d,
  120. ct_pic32mx150f128b,
  121. ct_pic32mx150f128c,
  122. ct_pic32mx150f128d,
  123. ct_pic32mx210f016b,
  124. ct_pic32mx210f016c,
  125. ct_pic32mx210f016d,
  126. ct_pic32mx220f032b,
  127. ct_pic32mx220f032c,
  128. ct_pic32mx220f032d,
  129. ct_pic32mx230f064b,
  130. ct_pic32mx230f064c,
  131. ct_pic32mx230f064d,
  132. ct_pic32mx250f128b,
  133. ct_pic32mx250f128c,
  134. ct_pic32mx250f128d,
  135. ct_pic32mx775f256h,
  136. ct_pic32mx775f256l,
  137. ct_pic32mx775f512h,
  138. ct_pic32mx775f512l,
  139. ct_pic32mx795f512h,
  140. ct_pic32mx795f512l
  141. );
  142. { We know that there are fields after sramsize
  143. but we don't care about this warning }
  144. {$WARN 3177 OFF}
  145. const
  146. embedded_controllers : array [tcontrollertype] of tcontrollerdatatype =
  147. (
  148. (controllertypestr:''; controllerunitstr:''; flashbase:0; flashsize:0; srambase:0; sramsize:0),
  149. { PIC32MX1xx Series}
  150. (controllertypestr:'PIC32MX110F016B'; controllerunitstr:'PIC32MX1xxFxxxB'; flashbase:$9d000000; flashsize:$00004000; srambase:$A0000000; sramsize:$00001000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  151. (controllertypestr:'PIC32MX110F016C'; controllerunitstr:'PIC32MX1xxFxxxC'; flashbase:$9d000000; flashsize:$00004000; srambase:$A0000000; sramsize:$00001000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  152. (controllertypestr:'PIC32MX110F016D'; controllerunitstr:'PIC32MX1xxFxxxD'; flashbase:$9d000000; flashsize:$00004000; srambase:$A0000000; sramsize:$00001000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  153. (controllertypestr:'PIC32MX120F032B'; controllerunitstr:'PIC32MX1xxFxxxB'; flashbase:$9d000000; flashsize:$00008000; srambase:$A0000000; sramsize:$00002000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  154. (controllertypestr:'PIC32MX120F032C'; controllerunitstr:'PIC32MX1xxFxxxC'; flashbase:$9d000000; flashsize:$00008000; srambase:$A0000000; sramsize:$00002000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  155. (controllertypestr:'PIC32MX120F032D'; controllerunitstr:'PIC32MX1xxFxxxD'; flashbase:$9d000000; flashsize:$00008000; srambase:$A0000000; sramsize:$00002000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  156. (controllertypestr:'PIC32MX130F064B'; controllerunitstr:'PIC32MX1xxFxxxB'; flashbase:$9d000000; flashsize:$00010000; srambase:$A0000000; sramsize:$00004000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  157. (controllertypestr:'PIC32MX130F064C'; controllerunitstr:'PIC32MX1xxFxxxC'; flashbase:$9d000000; flashsize:$00010000; srambase:$A0000000; sramsize:$00004000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  158. (controllertypestr:'PIC32MX130F064D'; controllerunitstr:'PIC32MX1xxFxxxD'; flashbase:$9d000000; flashsize:$00010000; srambase:$A0000000; sramsize:$00004000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  159. (controllertypestr:'PIC32MX150F128B'; controllerunitstr:'PIC32MX1xxFxxxB'; flashbase:$9d000000; flashsize:$00020000; srambase:$A0000000; sramsize:$00008000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  160. (controllertypestr:'PIC32MX150F128C'; controllerunitstr:'PIC32MX1xxFxxxC'; flashbase:$9d000000; flashsize:$00020000; srambase:$A0000000; sramsize:$00008000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  161. (controllertypestr:'PIC32MX150F128D'; controllerunitstr:'PIC32MX1xxFxxxD'; flashbase:$9d000000; flashsize:$00020000; srambase:$A0000000; sramsize:$00008000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  162. { PIC32MX2xx Series}
  163. (controllertypestr:'PIC32MX210F016B'; controllerunitstr:'PIC32MX2xxFxxxB'; flashbase:$9d000000; flashsize:$00004000; srambase:$A0000000; sramsize:$00001000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  164. (controllertypestr:'PIC32MX210F016C'; controllerunitstr:'PIC32MX2xxFxxxC'; flashbase:$9d000000; flashsize:$00004000; srambase:$A0000000; sramsize:$00001000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  165. (controllertypestr:'PIC32MX210F016D'; controllerunitstr:'PIC32MX2xxFxxxD'; flashbase:$9d000000; flashsize:$00004000; srambase:$A0000000; sramsize:$00001000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  166. (controllertypestr:'PIC32MX220F032B'; controllerunitstr:'PIC32MX2xxFxxxB'; flashbase:$9d000000; flashsize:$00008000; srambase:$A0000000; sramsize:$00002000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  167. (controllertypestr:'PIC32MX220F032C'; controllerunitstr:'PIC32MX2xxFxxxC'; flashbase:$9d000000; flashsize:$00008000; srambase:$A0000000; sramsize:$00002000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  168. (controllertypestr:'PIC32MX220F032D'; controllerunitstr:'PIC32MX2xxFxxxD'; flashbase:$9d000000; flashsize:$00008000; srambase:$A0000000; sramsize:$00002000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  169. (controllertypestr:'PIC32MX230F064B'; controllerunitstr:'PIC32MX2xxFxxxB'; flashbase:$9d000000; flashsize:$00010000; srambase:$A0000000; sramsize:$00004000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  170. (controllertypestr:'PIC32MX230F064C'; controllerunitstr:'PIC32MX2xxFxxxC'; flashbase:$9d000000; flashsize:$00010000; srambase:$A0000000; sramsize:$00004000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  171. (controllertypestr:'PIC32MX230F064D'; controllerunitstr:'PIC32MX2xxFxxxD'; flashbase:$9d000000; flashsize:$00010000; srambase:$A0000000; sramsize:$00004000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  172. (controllertypestr:'PIC32MX250F128B'; controllerunitstr:'PIC32MX2xxFxxxB'; flashbase:$9d000000; flashsize:$00020000; srambase:$A0000000; sramsize:$00008000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  173. (controllertypestr:'PIC32MX250F128C'; controllerunitstr:'PIC32MX2xxFxxxC'; flashbase:$9d000000; flashsize:$00020000; srambase:$80000000; sramsize:$00008000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  174. (controllertypestr:'PIC32MX250F128D'; controllerunitstr:'PIC32MX2xxFxxxD'; flashbase:$9d000000; flashsize:$00020000; srambase:$A0000000; sramsize:$00008000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00000BEF),
  175. { PIC32MX7x5 Series}
  176. (controllertypestr:'PIC32MX775F256H'; controllerunitstr:'PIC32MX7x5FxxxH'; flashbase:$9d000000; flashsize:$00040000; srambase:$A0000000; sramsize:$00010000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00002FEF),
  177. (controllertypestr:'PIC32MX775F256L'; controllerunitstr:'PIC32MX7x5FxxxL'; flashbase:$9d000000; flashsize:$00040000; srambase:$A0000000; sramsize:$00010000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00002FEF),
  178. (controllertypestr:'PIC32MX775F512H'; controllerunitstr:'PIC32MX7x5FxxxH'; flashbase:$9d000000; flashsize:$00080000; srambase:$A0000000; sramsize:$00010000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00002FEF),
  179. (controllertypestr:'PIC32MX775F512L'; controllerunitstr:'PIC32MX7x5FxxxL'; flashbase:$9d000000; flashsize:$00080000; srambase:$A0000000; sramsize:$00010000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00002FEF),
  180. (controllertypestr:'PIC32MX795F512H'; controllerunitstr:'PIC32MX7x5FxxxH'; flashbase:$9d000000; flashsize:$00080000; srambase:$A0000000; sramsize:$00020000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00002FEF),
  181. (controllertypestr:'PIC32MX795F512L'; controllerunitstr:'PIC32MX7x5FxxxL'; flashbase:$9d000000; flashsize:$00080000; srambase:$A0000000; sramsize:$00020000; eeprombase:0; eepromsize:0; bootbase:$BFC00000; bootsize:$00002FEF)
  182. );
  183. {$endif MIPSEL}
  184. { Supported optimizations, only used for information }
  185. supported_optimizerswitches = [cs_opt_regvar,cs_opt_loopunroll,cs_opt_nodecse,
  186. cs_opt_reorder_fields,cs_opt_fastmath];
  187. level1optimizerswitches = genericlevel1optimizerswitches;
  188. level2optimizerswitches = level1optimizerswitches + [cs_opt_regvar,cs_opt_stackframe,cs_opt_nodecse];
  189. level3optimizerswitches = level2optimizerswitches + [cs_opt_loopunroll];
  190. level4optimizerswitches = genericlevel4optimizerswitches + level3optimizerswitches + [];
  191. function SetMipsABIType(const s : string) : boolean;
  192. Implementation
  193. uses
  194. cutils;
  195. function SetMipsABIType(const s : string) : boolean;
  196. var
  197. abi : tabitype;
  198. begin
  199. SetMipsABIType:=false;
  200. for abi := low(tabitype) to high(tabitype) do
  201. if (lower(s)=abitypestr[abi]) then
  202. begin
  203. mips_abi:=abi;
  204. SetMipsABIType:=true;
  205. break;
  206. end;
  207. end;
  208. end.