florian 1266491085 o refactored some peephole optimizer code: 9 lat temu
..
aasmcpu.pas 017d58748f Use thumb_func flag to detect selected arm/thumb mode. 9 lat temu
agarmgas.pas 9d1646e2a8 Add support for writeback in RFE and SRS instructions. 9 lat temu
aoptcpu.pas 1266491085 o refactored some peephole optimizer code: 9 lat temu
aoptcpub.pas d37e72dbf9 * ARM: instructions do modify the base register of pre/postindexed references. Report this fact in spilling_get_operation_type_ref and RegModifiedByInstruction functions. 11 lat temu
aoptcpuc.pas 790a4fe2d3 * log and id tags removed 20 lat temu
aoptcpud.pas 790a4fe2d3 * log and id tags removed 20 lat temu
armatt.inc 9d1646e2a8 Add support for writeback in RFE and SRS instructions. 9 lat temu
armatts.inc 9d1646e2a8 Add support for writeback in RFE and SRS instructions. 9 lat temu
armins.dat 9d1646e2a8 Add support for writeback in RFE and SRS instructions. 9 lat temu
armnop.inc 439027a8de Add most pre-UAL VFP instruction forms. 10 lat temu
armop.inc 9d1646e2a8 Add support for writeback in RFE and SRS instructions. 9 lat temu
armreg.dat 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
armtab.inc 439027a8de Add most pre-UAL VFP instruction forms. 10 lat temu
cgcpu.pas 3f2057a2f2 * do not generate blx instructions, the generation of blx instead of bl was introduced some years ago but today it proves to be wrong: if necessary, the linker converts the bl into a blx, this is also how gcc and clang handle it 9 lat temu
cpubase.pas 5ca1740bee Fix issue in is_thumb32_imm. imm<11:10> have to be non-zero meaning the rotate only works from 8 to 31. Caused 0x8000001F to be mistaken for a valid immediate. 10 lat temu
cpuelf.pas 1b02dd27dc Make relocation type more precise compared to output of gas. 9 lat temu
cpuinfo.pas 9aa3c23b18 Added a bunch of new and fixed embedded controller units. From Michael Ring. 9 lat temu
cpunode.pas b57c95043f + support overriding tdef/tsym methods with target-specific functionality: 11 lat temu
cpupara.pas fa3b0ca312 * support marking defs created via the getreusable*() class methods as 9 lat temu
cpupi.pas f2c8824963 * ARM: Do not use R9 as a fixed GOT register. 10 lat temu
cputarg.pas d26f0552a0 * Sync with trunk r23404. 12 lat temu
hlcgcpu.pas 432248cbf1 * Removed lot of unused vars. 10 lat temu
itcpugas.pas 47d43750e4 * remove unused units from uses statements 12 lat temu
narmadd.pas 297c17d4f0 Add missing prefix for VCMP for FPv4_S16. 10 lat temu
narmcal.pas 8b8a786823 * moved ARM/x86 ifdef'ed code from ncgcal to virtual methods 12 lat temu
narmcnv.pas 0fc1fd6ac1 * replaced current_procinfo.currtrue/falselabel with storing the true/false 10 lat temu
narmcon.pas b0ff41406a * grouped all tai_real* types into a single tai_realconst type, 11 lat temu
narminl.pas 432248cbf1 * Removed lot of unused vars. 10 lat temu
narmmat.pas 432248cbf1 * Removed lot of unused vars. 10 lat temu
narmmem.pas d6de2c03cb * generic part of r26050 from the hlcgllvm branch: made tcgvecnode hlcg-safe 10 lat temu
narmset.pas da696057ab * converted register_maybe_adjust_setbase() to the high level code generator 9 lat temu
pp.lpi.template 1f032375c3 * improved template with help from Mattias Gaertner 19 lat temu
raarm.pas 780e75bfac o patch by Jeppe Johansen to fix mantis #17472: 14 lat temu
raarmgas.pas 37cb35d780 + support for the .code directive in arm inline assembler 9 lat temu
rarmcon.inc 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
rarmdwa.inc 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
rarmnor.inc 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
rarmnum.inc 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
rarmrni.inc 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
rarmsri.inc 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
rarmsta.inc 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
rarmstd.inc 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
rarmsup.inc 387824c1ee Added some APSR register bitmask definitions. 10 lat temu
rgcpu.pas 432248cbf1 * Removed lot of unused vars. 10 lat temu
symcpu.pas 7dd1d6aa77 o fixes handling of iso i/o parameters/program parameters: 10 lat temu