florian 69786ffe73 somehow committing went wrong, second part of last commit: il y a 6 ans
..
aasmcpu.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would il y a 6 ans
aoptcpu.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would il y a 6 ans
aoptcpub.pas 9b0ff05ee8 - get rid of MaxOps, it is redundant with max_operands il y a 6 ans
aoptcpud.pas 0c8546f94c * more MIPS code of David Zhang integrated il y a 15 ans
cgcpu.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would il y a 6 ans
cpubase.pas 69786ffe73 somehow committing went wrong, second part of last commit: il y a 6 ans
cpuelf.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would il y a 6 ans
cpugas.pas 74a49b5f91 * restructured the the TExternalAssembler constructors so that the il y a 8 ans
cpuinfo.pas 828a248287 Systematically include fpcdefs.inc at sart of all units used by compiler il y a 6 ans
cpunode.pas a0efde8167 * automatically generate necessary indirect symbols when a new assembler il y a 9 ans
cpupara.pas 77658b925b * disable regular array -> dynamic array type coversion support unless il y a 6 ans
cpupi.pas 880d438704 * renamed t<cpuname>procinfo to tcpuprocinfo for all targets, so we can il y a 8 ans
cputarg.pas b2b26f84cf * partially merged the mips-embedded branch of Michael Ring: il y a 11 ans
hlcgcpu.pas 3fee990218 * on Mach-O, PECOFF and ELF platforms, write local symbols as hidden/ il y a 6 ans
itcpugas.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would il y a 6 ans
mipsreg.dat f870b0f8fc Fix stabs number for FPU register, which start at 38 instead of 32 il y a 8 ans
ncpuadd.pas ce598c15ec * factored out the conditions under which add nodes need to perform il y a 6 ans
ncpucall.pas 4c68ea1000 * use pocalls_cdecl and cstylearrayofconst more consistently instead of il y a 8 ans
ncpucnv.pas a25ebbba3e + added volatility information to all memory references il y a 8 ans
ncpuinln.pas 4065483a50 * completed thlcgobj.location_force_fpureg(), use it everywhere and removed il y a 11 ans
ncpuld.pas 281b3ad276 * fix case completeness and unreachable code warnings in compiler that would il y a 6 ans
ncpumat.pas 7949bebb8d * synchronised with r28168 of trunk il y a 11 ans
ncpuset.pas 07bd4ba517 * let all the case code generation work with tconstexprint instead of aint, il y a 6 ans
opcode.inc 4e7c908b0d + MIPS: added movn and movz instructions. il y a 11 ans
racpugas.pas 1b66995754 * factored out check to determine whether a variable can be subscripted in il y a 7 ans
rgcpu.pas 4686f61002 * keep track of the temp position separately from the offset in references, il y a 7 ans
rmipscon.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. il y a 11 ans
rmipsdwf.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). il y a 11 ans
rmipsgas.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). il y a 11 ans
rmipsgri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). il y a 11 ans
rmipsgss.inc f58fcdf401 + basic mips stuff il y a 20 ans
rmipsnor.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). il y a 11 ans
rmipsnum.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). il y a 11 ans
rmipsrni.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). il y a 11 ans
rmipssri.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). il y a 11 ans
rmipssta.inc fd6d3b4971 Regenerated after change in mipsreg.dat il y a 8 ans
rmipsstd.inc c260879439 * MIPS: updated registers, dropped special registers not recognized by GAS (actually, "pc" is recognized, but it is used only for MIPS16 mode, so it is easier to add back if/when this mode is supported), added FPU condition code registers ($fcc0..$fcc7). il y a 11 ans
rmipssup.inc e367ccc0ee * MIPS: changed superregister number for $fcc0..$fcc7 to start from 32, so that range 0..31 can be used without translating into symbolic names. il y a 11 ans
strinst.inc 4e7c908b0d + MIPS: added movn and movz instructions. il y a 11 ans
symcpu.pas 7dd1d6aa77 o fixes handling of iso i/o parameters/program parameters: il y a 10 ans